



TISP4A250H3BJ

**ASYMMETRICAL-BIDIRECTIONAL THYRISTOR  
OVERVOLTAGE PROTECTOR**

**TISP4A250H3BJ Overvoltage Protector**

**RING Line Protection for:**

- LCAS (Line Card Access Switch) such as Le75181, Le75183 and Le75282

**Voltages Optimized for:**

- **Battery-Backed Ringing Circuits**
- Maximum Ringing a.c.....104 Vrms
- Maximum Battery Voltage .....-52 V

| Device Name   | $V_{DRM}$<br>V | $V_{(BO)}$<br>V |
|---------------|----------------|-----------------|
| TISP4A250H3BJ | +100           | +125            |
|               | -200           | -250            |

**Rated for International Surge Wave Shapes**

| Wave Shape | Standard         | $I_{PPSM}$<br>A |
|------------|------------------|-----------------|
| 2/10       | GR-1089-CORE     | 500             |
| 8/20       | IEC 61000-4-5    | 300             |
| 10/160     | TIA-968-A        | 250             |
| 10/700     | ITU-T K.20/21/45 | 200             |
| 10/560     | TIA-968-A        | 160             |
| 10/1000    | GR-1089-CORE     | 100             |

**SMB Package (Top View)**



Terminal typical application names  
shown in parenthesis

MD-SMB-006-a

**Device Symbol**

(Ring)



(Ground)

SD-TISP4A-001-a



.....UL Recognized Component

**How To Order**

| Device        | Package | Carrier              | Order As         | Marking Code | Standard Quantity |
|---------------|---------|----------------------|------------------|--------------|-------------------|
| TISP4A250H3BJ | SMB     | Embossed Tape Reeled | TISP4A250H3BJR-S | 4A250H       | 3000              |

**Description**

The TISP4A250H3BJ is an asymmetrical bidirectional overvoltage protector. It is designed to limit the peak voltages on the Ring line terminal of the LCAS (Line Card Access Switch) such as Le75181, Le75183 and Le75282. The TISP4A250H3BJ must be connected with bar-indexed terminal 1 to the protective Ground, and terminal 2 to the Ring conductor.

The TISP4A250H3BJ voltages are chosen to give adequate LCAS ring line terminal protection for all switch conditions. The most potentially stressful condition is low level power cross when the LCAS switches are closed. Under this condition, the TISP4A250H3BJ limits the voltage and corresponding LCAS dissipation until the LCAS thermal trip operates and opens the switches.

Under open-circuit ringing conditions, the line Ring conductor will have high peak voltages. For battery backed ringing, the Ring conductor will have a larger peak negative voltage than positive, i.e. the peak voltages are asymmetric. The TISP4A250H3BJ has a similar voltage asymmetry and will allow the maximum possible ringing voltage, while giving the most effective protection. On a connected line, the Tip conductor will have much smaller voltage levels than the open-circuit Ring conductor values. Here a TISP4xxxH3BJ series symmetrical voltage protector gives adequate protection.

Overvoltages are initially clipped by breakdown clamping. If sufficient current is available from the overvoltage, the breakdown voltage will rise to the breakdown level, which causes the device to switch into a low-voltage on-state condition. This switching action removes the high voltage stress from the following circuitry and causes the current resulting from the overvoltage to be safely diverted through the protector. The high holding (switch off) current helps prevent d.c. latchup as the diverted current subsides.

# TISP4A250H3BJ Overvoltage Protector

**BOURNS®**

## Absolute Maximum Ratings, $T_A = 25^\circ\text{C}$ (Unless Otherwise Noted)

| Rating                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Symbol            | Value                                                                                   | Unit             |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------|------------------|
| Repetitive peak off-state voltage (see Note 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $V_{\text{DRM}}$  | +100<br>-200                                                                            | V                |
| Non-repetitive peak impulse current (see Notes 2 and 3)<br>2/10 $\mu\text{s}$ (GR-1089-CORE, 2/10 $\mu\text{s}$ voltage wave shape)<br>8/20 $\mu\text{s}$ (IEC 61000-4-5, 1.2/50 $\mu\text{s}$ voltage, 8/20 $\mu\text{s}$ current combination wave generator)<br>10/160 $\mu\text{s}$ (TIA-968-A, 10/160 $\mu\text{s}$ voltage wave shape)<br>5/310 $\mu\text{s}$ (ITU-T K.44, 10/700 $\mu\text{s}$ voltage wave shape used in K.20/21/45)<br>5/320 $\mu\text{s}$ (TIA-968-A, 9/720 $\mu\text{s}$ voltage wave shape)<br>10/560 $\mu\text{s}$ (TIA-968-A, 10/560 $\mu\text{s}$ voltage wave shape)<br>10/1000 $\mu\text{s}$ (GR-1089-CORE, 10/1000 $\mu\text{s}$ voltage wave shape) | $I_{\text{PPSM}}$ | $\pm 500$<br>$\pm 300$<br>$\pm 250$<br>$\pm 200$<br>$\pm 200$<br>$\pm 160$<br>$\pm 100$ |                  |
| Non-repetitive peak on-state current (see Notes 2, 3 and 4)<br>20 ms, 50 Hz (full sine wave)<br>16.7 ms, 60 Hz (full sine wave)<br>1000 s, 50 Hz or 60 Hz a.c.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $I_{\text{TSM}}$  | 55<br>60<br>2.2                                                                         | A                |
| Initial rate of rise of on-state current, exponential current ramp. Maximum ramp value < 200 A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $di_T/dt$         | 400                                                                                     | A/ $\mu\text{s}$ |
| Junction temperature                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | $T_J$             | -40 to +150                                                                             | $^\circ\text{C}$ |
| Storage temperature range                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $T_{\text{stg}}$  | -65 to +150                                                                             | $^\circ\text{C}$ |

NOTES: 1. See Figure 6 for voltages at other temperatures.

2. Initially the device must be in thermal equilibrium with  $T_J = 25^\circ\text{C}$ .
3. The surge may be repeated after the device returns to its initial conditions.
4. EIA/JESD51-2 environment and EIA/JESD51-3 PCB with standard footprint dimensions connected with 5 A rated printed wiring track widths. See Figure 5 for the current ratings at other durations. Derate current values at  $-0.61\%/\text{ }^\circ\text{C}$  for ambient temperatures above  $25^\circ\text{C}$ .

## Overload Ratings, $T_A = 25^\circ\text{C}$ (Unless Otherwise Noted)

| Rating                                                                                                                                   | Symbol              | Value                     | Unit  |
|------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------|-------|
| Maximum overload on-state current without open circuit, 50 Hz or 60 Hz a.c. (see note 5)<br>0.03 s<br>0.07 s<br>1.6 s<br>5.0 s<br>1000 s | $I_{\text{T(OV)M}}$ | 60<br>40<br>8<br>7<br>2.2 | A rms |

NOTE: 5. Peak overload on-state current during a.c. power cross tests of GR-1089-CORE and UL 1950/60950. These electrical stress levels may damage the TISP4A250H3BJ silicon die. After test, the pass criterion is either that the device is functional or, if it is faulty, that it has a short-circuit fault mode. In the short-circuit fault mode, the following equipment is protected as the device is a permanent short across the line. The equipment would be unprotected if an open-circuit fault mode developed.

# TISP4A250H3BJ Overvoltage Protector

**BOURNS®**

## Electrical Characteristics, $T_A = 25^\circ\text{C}$ (Unless Otherwise Noted)

| Parameter         | Test Conditions                                                                                                     | Min                 | Typ | Max                 | Unit                    |
|-------------------|---------------------------------------------------------------------------------------------------------------------|---------------------|-----|---------------------|-------------------------|
| $I_{\text{DRM}}$  | Repetitive peak off-state current<br>$V_D = V_{\text{DRM}}$<br>$T_A = 25^\circ\text{C}$<br>$T_A = 85^\circ\text{C}$ |                     |     | $\pm 5$<br>$\pm 10$ | $\mu\text{A}$           |
| $V_{(\text{BO})}$ | Breakover voltage<br>$dv/dt = \pm 250 \text{ V/ms}$ , $R_{\text{SOURCE}} = 300 \Omega$                              |                     |     | $+125$<br>$-250$    | $\text{V}$              |
| $I_{(\text{BO})}$ | Breakover current<br>$dv/dt = \pm 250 \text{ V/ms}$ , $R_{\text{SOURCE}} = 300 \Omega$                              | $\pm 150$           |     | $\pm 600$           | $\text{mA}$             |
| $V_T$             | On-state voltage<br>$I_T = \pm 5 \text{ A}$ , $t_w = 100 \mu\text{s}$                                               |                     |     | $\pm 3$             | $\text{V}$              |
| $I_H$             | Holding current<br>$I_T = \pm 5 \text{ A}$ , $di/dt = \pm 30 \text{ mA/ms}$                                         | $\pm 150$           |     | $\pm 600$           | $\text{mA}$             |
| $dv/dt$           | Critical rate of rise of off-state voltage<br>Linear voltage ramp<br>Maximum ramp value $< 0.85V_{\text{DRM}}$      | $\pm 5$             |     |                     | $\text{kV}/\mu\text{s}$ |
| $C_O$             | Off-state capacitance<br>$f = 1 \text{ MHz}$ , $V_d = 1 \text{ V rms}$                                              | $V_D = 2 \text{ V}$ |     | 72                  | $\text{pF}$             |

## Thermal Characteristics, $T_A = 25^\circ\text{C}$ (Unless Otherwise Noted)

| Parameter       | Test Conditions                                                                   | Min | Typ | Max | Unit                      |
|-----------------|-----------------------------------------------------------------------------------|-----|-----|-----|---------------------------|
| $R_{\theta JA}$ | EIA/JESD51-3 PCB, $I_T = I_{\text{TSM}(1000)}$<br>(see Note 6)                    |     |     | 113 | $^\circ\text{C}/\text{W}$ |
|                 | 265 mm x 210 mm populated line card,<br>4-layer PCB, $I_T = I_{\text{TSM}(1000)}$ |     | 50  |     |                           |

NOTE: 6. EIA/JESD51-2 environment and PCB has standard footprint dimensions connected with 5 A rated printed wiring track widths.

## Parameter Measurement Information



**Figure 1. Voltage-Current Characteristic for the Ring and Ground Terminals**  
All Measurements are Referenced to the Ground Terminal

## Typical Characteristics



Figure 2.



Figure 3.



Figure 4.

## Rating and Thermal Information



Figure 5.



Figure 6.

# TISP4A250H3BJ Overvoltage Protector

BOURNs®

## Applications Information



Figure 7. Typical Application Circuit

### **Bourns Sales Offices**

| <b>Region</b> | <b>Phone</b>    | <b>Fax</b>      |
|---------------|-----------------|-----------------|
| The Americas: | +1-951-781-5500 | +1-951-781-5700 |
| Europe:       | +41-41-7685555  | +41-41-7685510  |
| Asia-Pacific: | +886-2-25624117 | +886-2-25624116 |

### **Technical Assistance**

| <b>Region</b> | <b>Phone</b>    | <b>Fax</b>      |
|---------------|-----------------|-----------------|
| The Americas: | +1-951-781-5500 | +1-951-781-5700 |
| Europe:       | +41-41-7685555  | +41-41-7685510  |
| Asia-Pacific: | +886-2-25624117 | +886-2-25624116 |

### **[www.bourns.com](http://www.bourns.com)**

Bourns® products are available through an extensive network of manufacturer's representatives, agents and distributors. To obtain technical applications assistance, a quotation, or to place an order, contact a Bourns representative in your area.



*Reliable Electronic Solutions*