

# DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

## **74HC/HCT4520**

### Dual 4-bit synchronous binary counter

Product specification  
File under Integrated Circuits, IC06

December 1990

## Dual 4-bit synchronous binary counter

## 74HC/HCT4520

## FEATURES

- Output capability: standard
- $I_{CC}$  category: MSI

## GENERAL DESCRIPTION

The 74HC/HCT4520 are high-speed Si-gate CMOS devices and are pin compatible with the "4520" of the "4000B" series. They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT4520 are dual 4-bit internally synchronous binary counters with an active HIGH clock input ( $nCP_0$ ) and an active LOW clock input ( $nCP_1$ ), buffered outputs

from all four bit positions ( $nQ_0$  to  $nQ_3$ ) and an active HIGH overriding asynchronous master reset input ( $nMR$ ).

The counter advances on either the LOW-to-HIGH transition of  $nCP_0$  if  $nCP_1$  is HIGH or the HIGH-to-LOW transition of  $nCP_1$  if  $nCP_0$  is LOW. Either  $nCP_0$  or  $nCP_1$  may be used as the clock input to the counter and the other clock input may be used as a clock enable input. A HIGH on  $nMR$  resets the counter ( $nQ_0$  to  $nQ_3$  = LOW) independent of  $nCP_0$  and  $nCP_1$ .

## APPLICATIONS

- Multistage synchronous counting
- Multistage asynchronous counting
- Frequency dividers

## QUICK REFERENCE DATA

$GND = 0 \text{ V}$ ;  $T_{amb} = 25 \text{ }^{\circ}\text{C}$ ;  $t_r = t_f = 6 \text{ ns}$

| SYMBOL            | PARAMETER                                  | CONDITIONS                                     | TYPICAL |     | UNIT |
|-------------------|--------------------------------------------|------------------------------------------------|---------|-----|------|
|                   |                                            |                                                | HC      | HCT |      |
| $t_{PHL}/t_{PLH}$ | propagation delay $nCP_0, nCP_1$ to $nQ_n$ | $C_L = 15 \text{ pF}$ ; $V_{CC} = 5 \text{ V}$ | 24      | 24  | ns   |
| $t_{PHL}$         | propagation delay $nMR$ to $nQ_n$          |                                                | 13      | 13  | ns   |
| $f_{max}$         | maximum clock frequency                    |                                                | 68      | 64  | MHz  |
| $C_I$             | input capacitance                          |                                                | 3.5     | 3.5 | pF   |
| $C_{PD}$          | power dissipation capacitance per counter  | notes 1 and 2                                  | 29      | 24  | pF   |

## Notes

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu\text{W}$ ):

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o) \text{ where:}$$

$f_i$  = input frequency in MHz

$f_o$  = output frequency in MHz

$\sum (C_L \times V_{CC}^2 \times f_o)$  = sum of outputs

$C_L$  = output load capacitance in pF

$V_{CC}$  = supply voltage in V

2. For HC the condition is  $V_I = GND$  to  $V_{CC}$   
For HCT the condition is  $V_I = GND$  to  $V_{CC} - 1.5 \text{ V}$

## ORDERING INFORMATION

See "74HC/HCT/HCU/HCMOS Logic Package Information".

## Dual 4-bit synchronous binary counter

74HC/HCT4520

## PIN DESCRIPTION

| PIN NO.        | SYMBOL                                | NAME AND FUNCTION                              |
|----------------|---------------------------------------|------------------------------------------------|
| 1, 9           | 1CP <sub>0</sub> , 2CP <sub>0</sub>   | clock inputs (LOW-to-HIGH, edge-triggered)     |
| 2, 10          | 1CP̄ <sub>1</sub> , 2CP̄ <sub>1</sub> | clock inputs (HIGH-to-LOW, edge-triggered)     |
| 3, 4, 5, 6     | 1Q <sub>0</sub> to 1Q <sub>3</sub>    | data outputs                                   |
| 7, 15          | 1MR, 2MR                              | asynchronous master reset inputs (active HIGH) |
| 8              | GND                                   | ground (0 V)                                   |
| 11, 12, 13, 14 | 2Q <sub>0</sub> to 2Q <sub>3</sub>    | data outputs                                   |
| 16             | V <sub>CC</sub>                       | positive supply voltage                        |



Fig.1 Pin configuration.



Fig.2 Logic symbol.



Fig.3 IEC logic symbol.

## Dual 4-bit synchronous binary counter

74HC/HCT4520



Fig.4 Functional diagram.

## FUNCTION TABLE

| <b>nCP<sub>0</sub></b> | <b>nCP<sub>1</sub></b> | <b>MR</b> | <b>MODE</b>                            |
|------------------------|------------------------|-----------|----------------------------------------|
| ↑                      | H                      | L         | counter advances                       |
| L                      | ↓                      | L         | counter advances                       |
| ↓                      | X                      | L         | no change                              |
| X                      | ↑                      | L         | no change                              |
| ↑                      | L                      | L         | no change                              |
| H                      | ↓                      | L         | no change                              |
| X                      | X                      | H         | Q <sub>0</sub> to Q <sub>3</sub> = LOW |

## Notes

1. H = HIGH voltage level  
L = LOW voltage level  
X = don't care  
↑ = LOW-to-HIGH clock transition  
↓ = HIGH-to-LOW clock transition



Fig.5 Logic diagram (one counter).



Fig.6 Timing diagram.

## Dual 4-bit synchronous binary counter

74HC/HCT4520

## DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "[74HC/HCT/HCU/HCMOS Logic Family Specifications](#)".

Output capability: standard

I<sub>CC</sub> category: MSI

## AC CHARACTERISTICS FOR 74HC

GND = 0 V; t<sub>r</sub> = t<sub>f</sub> = 6 ns; C<sub>L</sub> = 50 pF

| SYMBOL                              | PARAMETER                                                                                     | T <sub>amb</sub> (°C) |                  |                 |                 |                 |                 | UNIT            | TEST CONDITIONS     |                   |       |  |
|-------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------|------------------|-----------------|-----------------|-----------------|-----------------|-----------------|---------------------|-------------------|-------|--|
|                                     |                                                                                               | 74HC                  |                  |                 |                 |                 |                 |                 | V <sub>CC</sub> (V) | WAVEFORMS         |       |  |
|                                     |                                                                                               | +25                   |                  |                 | -40 to +85      |                 | -40 to +125     |                 |                     |                   |       |  |
|                                     |                                                                                               | min.                  | typ.             | max.            | min.            | max.            | min.            | max.            |                     |                   |       |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>nCP <sub>0</sub> to nQ <sub>n</sub>                                      |                       | 77<br>28<br>22   | 240<br>48<br>41 |                 | 300<br>60<br>51 |                 | 360<br>72<br>61 | ns                  | 2.0<br>4.5<br>6.0 | Fig.8 |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>nCP <sub>1</sub> to nQ <sub>n</sub>                                      |                       | 77<br>28<br>22   | 240<br>48<br>41 |                 | 300<br>60<br>51 |                 | 360<br>72<br>61 | ns                  | 2.0<br>4.5<br>6.0 | Fig.8 |  |
| t <sub>PHL</sub>                    | propagation delay<br>nMR to nQ <sub>n</sub>                                                   |                       | 44<br>16<br>13   | 150<br>30<br>26 |                 | 190<br>38<br>33 |                 | 225<br>45<br>38 | ns                  | 2.0<br>4.5<br>6.0 | Fig.9 |  |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                                                        |                       | 19<br>7<br>6     | 75<br>15<br>13  |                 | 95<br>19<br>16  |                 | 110<br>22<br>19 | ns                  | 2.0<br>4.5<br>6.0 | Fig.8 |  |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW                                                              | 80<br>16<br>14        | 22<br>8<br>6     |                 | 100<br>20<br>17 |                 | 120<br>24<br>20 |                 | ns                  | 2.0<br>4.5<br>6.0 | Fig.7 |  |
| t <sub>W</sub>                      | master reset pulse width<br>HIGH                                                              | 120<br>24<br>20       | 39<br>14<br>11   |                 | 150<br>30<br>26 |                 | 180<br>36<br>31 |                 | ns                  | 2.0<br>4.5<br>6.0 | Fig.7 |  |
| t <sub>rem</sub>                    | removal time<br>nMR to nCP <sub>0</sub> ; nCP <sub>1</sub>                                    | 0<br>0<br>0           | -28<br>-10<br>-8 |                 | 0<br>0<br>0     |                 | 0<br>0<br>0     |                 | ns                  | 2.0<br>4.5<br>6.0 | Fig.7 |  |
| t <sub>su</sub>                     | set-up time<br>nCP <sub>1</sub> to nCP <sub>0</sub> ;<br>nCP <sub>0</sub> to nCP <sub>1</sub> | 80<br>16<br>14        | 14<br>5<br>4     |                 | 100<br>20<br>17 |                 | 120<br>24<br>20 |                 | ns                  | 2.0<br>4.5<br>6.0 | Fig.8 |  |
| f <sub>max</sub>                    | maximum clock pulse<br>frequency                                                              | 6.0<br>30<br>35       | 19<br>58<br>69   |                 | 4.8<br>24<br>28 |                 | 4.0<br>20<br>24 |                 | MHz                 | 2.0<br>4.5<br>6.0 | Fig.7 |  |

## Dual 4-bit synchronous binary counter

74HC/HCT4520

## DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "[74HC/HCT/HCU/HCMOS Logic Family Specifications](#)".

Output capability: standard

I<sub>CC</sub> category: MSI

## Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications.To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT                               | UNIT LOAD COEFFICIENT |
|-------------------------------------|-----------------------|
| nCP <sub>0</sub> , nCP <sub>1</sub> | 0.80                  |
| nMR                                 | 1.50                  |

## AC CHARACTERISTICS FOR 74HCT

GND = 0 V; t<sub>r</sub> = t<sub>f</sub> = 6 ns; C<sub>L</sub> = 50 pF

| SYMBOL                              | PARAMETER                                                                                     | T <sub>amb</sub> (°C) |      |      |            |      |             | UNIT | TEST CONDITIONS     |           |       |  |
|-------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------|------|------|------------|------|-------------|------|---------------------|-----------|-------|--|
|                                     |                                                                                               | 74HCT                 |      |      |            |      |             |      | V <sub>cc</sub> (V) | WAVEFORMS |       |  |
|                                     |                                                                                               | +25                   |      |      | −40 to +85 |      | −40 to +125 |      |                     |           |       |  |
|                                     |                                                                                               | min.                  | typ. | max. | min.       | max. | min.        | max. |                     |           |       |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>nCP <sub>0</sub> to nQ <sub>n</sub>                                      |                       | 28   | 53   |            | 66   |             | 80   | ns                  | 4.5       | Fig.8 |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>nCP <sub>1</sub> to nQ <sub>n</sub>                                      |                       | 25   | 53   |            | 66   |             | 80   | ns                  | 4.5       | Fig.8 |  |
| t <sub>PHL</sub>                    | propagation delay<br>nMR to nQ <sub>n</sub>                                                   |                       | 16   | 35   |            | 44   |             | 53   | ns                  | 4.5       | Fig.9 |  |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                                                        |                       | 7    | 15   |            | 19   |             | 22   | ns                  | 4.5       | Fig.8 |  |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW                                                              | 20                    | 10   |      | 25         |      | 30          |      | ns                  | 4.5       | Fig.7 |  |
| t <sub>W</sub>                      | master reset pulse width<br>HIGH                                                              | 20                    | 12   |      | 25         |      | 30          |      | ns                  | 4.5       | Fig.7 |  |
| t <sub>rem</sub>                    | removal time<br>nMR to nCP <sub>0</sub> ; nCP <sub>1</sub>                                    | 0                     | −8   |      | 0          |      | 0           |      | ns                  | 4.5       | Fig.7 |  |
| t <sub>su</sub>                     | set-up time<br>nCP <sub>1</sub> to nCP <sub>0</sub> ;<br>nCP <sub>0</sub> to nCP <sub>1</sub> | 16                    | 6    |      | 20         |      | 24          |      | ns                  | 4.5       | Fig.8 |  |
| f <sub>max</sub>                    | maximum clock pulse<br>frequency                                                              | 30                    | 58   |      | 24         |      | 20          |      | MHz                 | 4.5       | Fig.7 |  |

## Dual 4-bit synchronous binary counter

74HC/HCT4520

## AC WAVEFORMS

Conditions:  
 $n\overline{CP}_1$  = HIGH while  $nCP_0$  is triggered on a LOW-to-HIGH transition;  $t_W$  and  $t_{rem}$  also apply when  $nCP_0$  = LOW and  $nCP_1$  is triggered on a HIGH-to-LOW transition.

(1) HC :  $V_M = 50\%$ ;  $V_I = \text{GND to } V_{CC}$ .  
 HCT:  $V_M = 1.3 \text{ V}$ ;  $V_I = \text{GND to } 3 \text{ V}$ .



Fig.7 Waveforms showing removal time for nMR; minimum nCP<sub>0</sub>, nCP<sub>1</sub>, nMR pulse widths and maximum clock pulse frequency.

(1) HC :  $V_M = 50\%$ ;  $V_I = \text{GND to } V_{CC}$ .  
 HCT:  $V_M = 1.3 \text{ V}$ ;  $V_I = \text{GND to } 3 \text{ V}$ .



Fig.8 Waveforms showing set-up times for nCP<sub>0</sub> to nCP<sub>1</sub> and nCP<sub>1</sub> to nCP<sub>0</sub>, propagation delays and output transition times.

(1) HC :  $V_M = 50\%$ ;  $V_I = \text{GND to } V_{CC}$ .  
 HCT:  $V_M = 1.3 \text{ V}$ ;  $V_I = \text{GND to } 3 \text{ V}$ .



Fig.9 Waveforms showing propagation delay from nMR to nQ<sub>n</sub> output.

## PACKAGE OUTLINES

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".

# Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[NXP](#):

[74HC4520D-T](#) [74HC4520PW-T](#) [74HCT4520D](#) [74HCT4520D-T](#) [74HCT4520DB](#) [74HCT4520DB-T](#) [74HCT4520N](#)