

To our customers,

---

## Old Company Name in Catalogs and Other Documents

---

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <http://www.renesas.com>

April 1<sup>st</sup>, 2010  
Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<http://www.renesas.com>)

Send any inquiries to <http://www.renesas.com/inquiry>.

EOL announced

## Notice

1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.

(Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

To all our customers

---

**Regarding the change of names mentioned in the document, such as Mitsubishi Electric and Mitsubishi XX, to Renesas Technology Corp.**

---

The semiconductor operations of Hitachi and Mitsubishi Electric were transferred to Renesas Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.) Accordingly, although Mitsubishi Electric, Mitsubishi Electric Corporation, Mitsubishi Semiconductors, and other Mitsubishi brand names are mentioned in the document, these names have in fact all been changed to Renesas Technology Corp. Thank you for your understanding. Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been made to the contents of the document, and these changes do not constitute any alteration to the contents of the document itself.

Note : Mitsubishi Electric will continue the business operations of high frequency & optical devices and power devices.

Renesas Technology Corp.  
Customer Support Dept.  
April 1, 2003

# PRELIMINARY

MITSUBISHI MICROCOMPUTERS  
**M37733M4LXXXHP**

## SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

## DESCRIPTION

The M37733M4LXXXHP is a single-chip microcomputer using the 7700 Family core. This single-chip microcomputer has a CPU and a bus interface unit. The CPU is a 16-bit parallel processor that can be an 8-bit parallel processor, and the bus interface unit enhances the memory access efficiency to execute instructions fast. This microcomputer also includes a 32 kHz oscillation circuit, in addition to the ROM, RAM, multiple-function timers, serial I/O, A-D converter, and so on.

Its strong points are the low power dissipation, the low supply voltage, and the small package.

## FEATURES

- Number of basic instructions ..... 103
- Memory size      ROM ..... 32 Kbytes
- RAM ..... 2048 bytes
- Instruction execution time  
    The fastest instruction at 12 MHz frequency ..... 333 ns
- Single power supply ..... 2.7–5.5 V
- Low power dissipation (At 3 V supply voltage, 12 MHz frequency)  
..... 9 mW (Typ.)

- Interrupts ..... 19 types, 7 levels
- Multiple-function 16-bit timer ..... 5 + 3
- Serial I/O (UART or clock synchronous) ..... 3
- 10-bit A-D converter ..... 8-channel inputs
- 12-bit watchdog timer
- Programmable input/output  
(ports P0, P1, P2, P3, P4, P5, P6, P7, P8) ..... 68
- Clock generating circuit ..... 2 circuits built-in
- Small package ..... 80-pin plastic molded fine-pitch QFP  
(80P6D-A;0.5 mm lead pitch)

## APPLICATION

Control devices for general commercial equipment such as office automation, office equipment, personal information equipment, and so on.

Control devices for general industrial equipment such as communication equipment, and so on.

## **PIN CONFIGURATION (TOP VIEW)**



Outline 80P6D-A



**PRELIMINARY**

Notice: This is not a final specification.  
Some parametric limits are subject to change.

MITSUBISHI MICROCOMPUTERS

**M37733M4LXXXHP**

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

## FUNCTIONS OF M37733M4LXXXHP

| Parameter                    |                         | Functions                                                                                                                         |
|------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Number of basic instructions |                         | 103                                                                                                                               |
| Instruction execution time   |                         | 333 ns (the fastest instruction at external clock 12 MHz frequency)                                                               |
| Memory size                  | ROM                     | 32 Kbytes                                                                                                                         |
|                              | RAM                     | 2048 bytes                                                                                                                        |
| Input/Output ports           | P0 – P2, P4 – P8        | 8-bit X 8                                                                                                                         |
|                              | P3                      | 4-bit X 1                                                                                                                         |
| Multi-function timers        | TA0, TA1, TA2, TA3, TA4 | 16-bit X 5                                                                                                                        |
|                              | TB0, TB1, TB2           | 16-bit X 3                                                                                                                        |
| Serial I/O                   |                         | (UART or clock synchronous serial I/O) X 3                                                                                        |
| A-D converter                |                         | 10-bit X 1 (8 channels)                                                                                                           |
| Watchdog timer               |                         | 12-bit X 1                                                                                                                        |
| Interrupts                   |                         | 3 external types, 16 internal types<br>Each interrupt can be set to the priority level (0 – 7.)                                   |
| Clock generating circuit     |                         | 2 circuits built-in (externally connected to a ceramic resonator or a quartz-crystal oscillator)                                  |
| Supply voltage               |                         | 2.7 – 5.5 V                                                                                                                       |
| Power dissipation            |                         | 9 mW (at 3 V supply voltage, external clock 12 MHz frequency)<br>22.5 mW (at 5 V supply voltage, external clock 12 MHz frequency) |
| Input/Output characteristic  | Input/Output voltage    | 5 V                                                                                                                               |
|                              | Output current          | 5 mA                                                                                                                              |
| Memory expansion             |                         | Maximum 16 Mbytes                                                                                                                 |
| Operating temperature range  |                         | –40 to 85 °C                                                                                                                      |
| Device structure             |                         | CMOS high-performance silicon gate process                                                                                        |
| Package                      |                         | 80-pin plastic molded fine-pitch QFP (80P6D-A;0.5 mm lead pitch)                                                                  |

**PIN DESCRIPTION**

| Pin           | Name                                    | Input/Output | Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------|-----------------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vcc,<br>Vss   | Power source                            |              | Apply 2.7 – 5.5 V to Vcc and 0 V to Vss.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| CNVss         | CNVss input                             | Input        | This pin controls the processor mode. Connect to Vss for the single-chip mode and the memory expansion mode, and to Vcc for the microprocessor mode.                                                                                                                                                                                                                                                                                                       |
| RESET         | Reset input                             | Input        | When "L" level is applied to this pin, the microcomputer enters the reset state.                                                                                                                                                                                                                                                                                                                                                                           |
| XIN           | Clock input                             | Input        | These are pins of main-clock generating circuit. Connect a ceramic resonator or a quartz-crystal oscillator between XIN and XOUT. When an external clock is used, the clock source should be connected to the XIN pin, and the XOUT pin should be left open.                                                                                                                                                                                               |
| XOUT          | Clock output                            | Output       |                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| E             | Enable output                           | Output       | This pin functions as the enable signal output pin which indicates the access status in the internal bus. When output level of E signal is "L", data/instruction read or data write is performed.                                                                                                                                                                                                                                                          |
| BYTE          | External data bus width selection input | Input        | In the memory expansion mode or the microprocessor mode, this pin determines whether the external data bus has an 8-bit width or a 16-bit width. The data bus has a 16-bit width when "L" signal is input and an 8-bit width when "H" signal is input.                                                                                                                                                                                                     |
| AVcc,<br>AVss | Analog power source input               |              | Power source input pin for the A-D converter. Externally connect AVcc to Vcc and AVss to Vss.                                                                                                                                                                                                                                                                                                                                                              |
| VREF          | Reference voltage input                 | Input        | This is reference voltage input pin for the A-D converter.                                                                                                                                                                                                                                                                                                                                                                                                 |
| P00 – P07     | I/O port P0                             | I/O          | In the single-chip mode, port P0 becomes an 8-bit I/O port. An I/O direction register is available so that each pin can be programmed for input or output. These ports are in the input mode when reset.<br>In the memory expansion mode or the microprocessor mode, these pins output address (A0 – A7).                                                                                                                                                  |
| P10 – P17     | I/O port P1                             | I/O          | In the single-chip mode, these pins have the same functions as port P0. When the BYTE pin is set to "L" in the memory expansion mode or the microprocessor mode and external data bus has a 16-bit width, high-order data (D8 – D15) is input/output or an address (A8 – A15) is output. When the BYTE pin is "H" and an external data bus has an 8-bit width, only address (A8 – A15) is output.                                                          |
| P20 – P27     | I/O port P2                             | I/O          | In the single-chip mode, these pins have the same functions as port P0. In the memory expansion mode or the microprocessor mode, low-order data (D0 – D7) is input/output or an address (A16 – A23) is output.                                                                                                                                                                                                                                             |
| P30 – P33     | I/O port P3                             | I/O          | In the single-chip mode, these pins have the same function as port P0. In the memory expansion mode or the microprocessor mode, R/W, BHE, ALE, and HLDA signals are output.                                                                                                                                                                                                                                                                                |
| P40 – P47     | I/O port P4                             | I/O          | In the single-chip mode, these pins have the same functions as port P0. In the memory expansion mode or the microprocessor mode, P40, P41, and P42 become HOLD and RDY input pins, and clock φ1 output pin, respectively.<br>Functions of the other pins are the same as in the single-chip mode. However, in the memory expansion mode, P42 also functions as an I/O port.                                                                                |
| P50 – P57     | I/O port P5                             | I/O          | In addition to having the same functions as port P0 in the single-chip mode, these pins also function as I/O pins for timers A0 to A3 and input pins for key input interrupt input (K10 – K13).                                                                                                                                                                                                                                                            |
| P60 – P67     | I/O port P6                             | I/O          | In addition to having the same functions as port P0 in the single-chip mode, these pins also function as I/O pins for timer A4, input pins for external interrupt input (INT0 – INT2) and input pins for timers B0 to B2. P67 also functions as sub-clock φSUB output pin.                                                                                                                                                                                 |
| P70 – P77     | I/O port P7                             | I/O          | In addition to having the same functions as port P0 in the single-chip mode, these pins function as input pins for A-D converter. P72 to P75 also function as I/O pins for UART2. Additionally, P76 and P77 have the function as the output pin (Xcout) and the input pin (Xcin) of the sub-clock (32 kHz) oscillation circuit, respectively. When P76 and P77 are used as the Xcout and Xcin pins, connect a resonator or an oscillator between the both. |
| P80 – P87     | I/O port P8                             | I/O          | In addition to having the same functions as port P0 in the single-chip mode, these pins also function as I/O pins for UART 0 and UART 1.                                                                                                                                                                                                                                                                                                                   |

## BASIC FUNCTION BLOCKS

The M37733M4LXXXHP has the same functions as the M37733MHBXXXFP except for the memory allocation, the reset circuit, the ROM area modification function, and the package. Refer to the section on the M37733MHBXXXFP.

## MEMORY

The memory map is shown in Figure 1. The address space has a capacity of 16 Mbytes and is allocated to addresses from 016 to FFFFFFF16. The address space is divided by 64-Kbyte unit called bank. The banks are numbered from 016 to FF16.

Built-in ROM, RAM and control registers for internal peripheral devices are assigned to bank 016.

The 32-Kbyte area from addresses 800016 to FFFF16 is the built-in ROM. Addresses FFD616 to FFFF16 are the RESET and interrupt vector addresses and contain the interrupt vectors. Refer to the section on interrupts for details.

The 2048-byte area allocated to addresses from 8016 to 87F16 is the built-in RAM. In addition to storing data, the RAM is used as stack during a subroutine call or interrupts.

Peripheral devices such as I/O ports, A-D converter, serial I/O, timer, and interrupt control registers are allocated to addresses from 016 to 7F16.

Additionally, the internal ROM area can be modified by software. Refer to the section on ROM area modification function for details.

A 256-byte direct page area can be allocated anywhere in bank 016 by using the direct page register (DPR). In the direct page addressing mode, the memory in the direct page area can be accessed with two words. Hence program steps can be reduced.



Fig. 1 Memory map

| Address (Hexadecimal notation) | Address (Hexadecimal notation)                         |
|--------------------------------|--------------------------------------------------------|
| 000000                         |                                                        |
| 000001                         |                                                        |
| 000002                         | Port P0 register                                       |
| 000003                         | Port P1 register                                       |
| 000004                         | Port P0 direction register                             |
| 000005                         | Port P1 direction register                             |
| 000006                         | Port P2 register                                       |
| 000007                         | Port P3 register                                       |
| 000008                         | Port P2 direction register                             |
| 000009                         | Port P3 direction register                             |
| 00000A                         | Port P4 register                                       |
| 00000B                         | Port P5 register                                       |
| 00000C                         | Port P4 direction register                             |
| 00000D                         | Port P5 direction register                             |
| 00000E                         | Port P6 register                                       |
| 00000F                         | Port P7 register                                       |
| 000010                         | Port P6 direction register                             |
| 000011                         | Port P7 direction register                             |
| 000012                         | Port P8 register                                       |
| 000013                         |                                                        |
| 000014                         | Port P8 direction register                             |
| 000015                         |                                                        |
| 000016                         |                                                        |
| 000017                         |                                                        |
| 000018                         |                                                        |
| 000019                         |                                                        |
| 00001A                         |                                                        |
| 00001B                         |                                                        |
| 00001C                         | Reserved area (Note)                                   |
| 00001D                         | Reserved area (Note)                                   |
| 00001E                         | A-D control register 0                                 |
| 00001F                         | A-D control register 1                                 |
| 000020                         | A-D register 0                                         |
| 000021                         |                                                        |
| 000022                         | A-D register 1                                         |
| 000023                         |                                                        |
| 000024                         | A-D register 2                                         |
| 000025                         |                                                        |
| 000026                         | A-D register 3                                         |
| 000027                         |                                                        |
| 000028                         | A-D register 4                                         |
| 000029                         |                                                        |
| 00002A                         | A-D register 5                                         |
| 00002B                         |                                                        |
| 00002C                         | A-D register 6                                         |
| 00002D                         |                                                        |
| 00002E                         | A-D register 7                                         |
| 00002F                         |                                                        |
| 000030                         | UART 0 transmit/receive mode register                  |
| 000031                         | UART 0 baud rate register                              |
| 000032                         | UART 0 transmission buffer register                    |
| 000033                         |                                                        |
| 000034                         | UART 0 transmit/receive control register 0             |
| 000035                         | UART 0 transmit/receive control register 1             |
| 000036                         | UART 0 receive buffer register                         |
| 000037                         |                                                        |
| 000038                         | UART 1 transmit/receive mode register                  |
| 000039                         | UART 1 baud rate register                              |
| 00003A                         | UART 1 transmission buffer register                    |
| 00003B                         |                                                        |
| 00003C                         | UART 1 transmit/receive control register 0             |
| 00003D                         | UART 1 transmit/receive control register 1             |
| 00003E                         | UART 1 receive buffer register                         |
| 00003F                         |                                                        |
| 000040                         | Count start flag                                       |
| 000041                         |                                                        |
| 000042                         | One-shot start flag                                    |
| 000043                         |                                                        |
| 000044                         | Up-down flag                                           |
| 000045                         |                                                        |
| 000046                         | Timer A0 register                                      |
| 000047                         |                                                        |
| 000048                         | Timer A1 register                                      |
| 000049                         |                                                        |
| 00004A                         | Timer A2 register                                      |
| 00004B                         |                                                        |
| 00004C                         | Timer A3 register                                      |
| 00004D                         |                                                        |
| 00004E                         | Timer A4 register                                      |
| 00004F                         |                                                        |
| 000050                         | Timer B0 register                                      |
| 000051                         |                                                        |
| 000052                         | Timer B1 register                                      |
| 000053                         |                                                        |
| 000054                         | Timer B2 register                                      |
| 000055                         |                                                        |
| 000056                         | Timer A0 mode register                                 |
| 000057                         | Timer A1 mode register                                 |
| 000058                         | Timer A2 mode register                                 |
| 000059                         | Timer A3 mode register                                 |
| 00005A                         | Timer A4 mode register                                 |
| 00005B                         | Timer B0 mode register                                 |
| 00005C                         | Timer B1 mode register                                 |
| 00005D                         | Timer B2 mode register                                 |
| 00005E                         | Processor mode register 0                              |
| 00005F                         | Processor mode register 1                              |
| 000060                         | Watchdog timer register                                |
| 000061                         | Watchdog timer frequency selection flag                |
| 000062                         | Reserved area (Note)                                   |
| 000063                         | Memory allocation control register                     |
| 000064                         | UART 2 transmit/receive mode register                  |
| 000065                         | UART 2 baud rate register                              |
| 000066                         |                                                        |
| 000067                         | UART 2 transmission buffer register                    |
| 000068                         | UART 2 transmit/receive control register 0             |
| 000069                         | UART 2 transmit/receive control register 1             |
| 00006A                         | UART 2 receive buffer register                         |
| 00006B                         |                                                        |
| 00006C                         | Oscillation circuit control register 0                 |
| 00006D                         | Port function control register                         |
| 00006E                         | Serial transmit control register                       |
| 00006F                         | Oscillation circuit control register 1                 |
| 000070                         | A-D/UART 2 trans./rece. interrupt control register     |
| 000071                         | UART 0 transmission interrupt control register         |
| 000072                         | UART 0 receive interrupt control register              |
| 000073                         | UART 1 transmission interrupt control register         |
| 000074                         | UART 1 receive interrupt control register              |
| 000075                         | Timer A0 interrupt control register                    |
| 000076                         | Timer A1 interrupt control register                    |
| 000077                         | Timer A2 interrupt control register                    |
| 000078                         | Timer A3 interrupt control register                    |
| 000079                         | Timer A4 interrupt control register                    |
| 00007A                         | Timer B0 interrupt control register                    |
| 00007B                         | Timer B1 interrupt control register                    |
| 00007C                         | Timer B2 interrupt control register                    |
| 00007D                         | INT <sub>0</sub> interrupt control register            |
| 00007E                         | INT <sub>1</sub> interrupt control register            |
| 00007F                         | INT <sub>2</sub> /Key input interrupt control register |

Note. Do not write to this address.

Fig. 2 Location of internal peripheral devices and interrupt control registers

**PRELIMINARY**

Notice: This is not a final specification.  
Some parametric limits are subject to change.

MITSUBISHI MICROCOMPUTERS

**M37733M4LXXXHP**

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

## RESET CIRCUIT

The microcomputer is released from the reset state when the RESET pin is returned to "H" level after holding it at "L" level with the power source voltage at 2.7 – 5.5 V. Program execution starts at the address formed by setting address A<sub>23</sub> – A<sub>16</sub> to 00<sub>16</sub>, A<sub>15</sub> – A<sub>8</sub> to the contents of address FFFF<sub>16</sub>, and A<sub>7</sub> – A<sub>0</sub> to the contents of address FFFE<sub>16</sub>. Figure 3 shows an example of a reset circuit. When the stabilized clock is input from the external to the main-clock oscillation circuit, the reset input voltage must be 0.55 V or less when the power source voltage reaches 2.7 V. When a resonator/oscillator is connected to the main-clock oscillation circuit, change the reset input voltage from "L" to "H" after the main-clock oscillation is fully stabilized.

The status of the internal registers during reset is the same as the M37733MHBXXXFP's.



Fig. 3 Example of a reset circuit

**PRELIMINARY**

Notice: This is not a final specification.  
Some parametric limits are subject to change.

MITSUBISHI MICROCOMPUTERS

**M37733M4LXXXHP**

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

## ROM AREA MODIFICATION FUNCTION

The internal ROM size and its address area of the M37733M4LXXXHP can be modified by the memory allocation control register's bit 0 shown in Figure 4.

Figure 6 shows the memory allocation in which the internal ROM size and its address area are modified.

Make sure to write data in the memory allocation control register as the flow shown in Figure 5.

This ROM area modification function is valid in memory expansion mode and single-chip mode.

When ordering a mask ROM, Mitsubishi Electric corp. produces the mask ROM using the data within 32 Kbytes (addresses 008000<sub>16</sub> – 00FFFF<sub>16</sub>). It is regardless of the selected ROM size (refer to MASK ROM ORDER CONFIRMATION FORM.) Therefore, program "FF<sub>16</sub>" to the addresses out of the selected ROM area in the EPROM which you tender when ordering a mask ROM.

Address 00FFFF<sub>16</sub> of this microcomputer corresponds to the lowest address of the EPROM which you tender.



**Note.** Write to the memory allocation control register as the flow shown in Figure 5.

Fig. 4 Bit configuration of memory allocation control register



- How to write in memory allocation control register

Fig. 5 How to write in memory allocation control register

**PRELIMINARY**

Notice: This is not a final specification.  
Some parametric limits are subject to change.

MITSUBISHI MICROCOMPUTERS

**M37733M4LXXXHP**

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Fig. 6 Memory allocation (modification of internal ROM area by memory allocation selection bit)

## ADDRESSING MODES

The M37733M4LXXXHP has 28 powerful addressing modes. Refer to the SINGLE-CHIP 16-BIT MICROCOMPUTERS DATA BOOK for the details of each addressing mode.

## MACHINE INSTRUCTION LIST

The M37733M4LXXXHP has 103 machine instructions. Refer to the SINGLE-CHIP 16-BIT MICROCOMPUTERS DATA BOOK for details.

## DATA REQUIRED FOR MASK ROM ORDERING

Please send the following data for mask orders.

- (1) M37733M4LXXXHP mask ROM order confirmation form
- (2) 80P6D mark specification form
- (3) ROM data (EPROM 3 sets)

## ABSOLUTE MAXIMUM RATINGS

| Symbol           | Parameter                                                                                                                                                                                                                                                                                                                                                                                     | Conditions             | Ratings                       | Unit |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------------|------|
| V <sub>cc</sub>  | Power source voltage                                                                                                                                                                                                                                                                                                                                                                          |                        | −0.3 to +7                    | V    |
| A <sub>Vcc</sub> | Analog power source voltage                                                                                                                                                                                                                                                                                                                                                                   |                        | −0.3 to +7                    | V    |
| V <sub>i</sub>   | Input voltage RESET, CNV <sub>ss</sub> , BYTE                                                                                                                                                                                                                                                                                                                                                 |                        | −0.3 to +12                   | V    |
| V <sub>i</sub>   | Input voltage P <sub>00</sub> – P <sub>07</sub> , P <sub>10</sub> – P <sub>17</sub> , P <sub>20</sub> – P <sub>27</sub> ,<br>P <sub>30</sub> – P <sub>33</sub> , P <sub>40</sub> – P <sub>47</sub> , P <sub>50</sub> – P <sub>57</sub> ,<br>P <sub>60</sub> – P <sub>67</sub> , P <sub>70</sub> – P <sub>77</sub> , P <sub>80</sub> – P <sub>87</sub> ,<br>V <sub>REF</sub> , X <sub>IN</sub> |                        | −0.3 to V <sub>cc</sub> + 0.3 | V    |
| V <sub>o</sub>   | Output voltage P <sub>00</sub> – P <sub>07</sub> , P <sub>10</sub> – P <sub>17</sub> , P <sub>20</sub> – P <sub>27</sub> ,<br>P <sub>30</sub> – P <sub>33</sub> , P <sub>40</sub> – P <sub>47</sub> , P <sub>50</sub> – P <sub>57</sub> ,<br>P <sub>60</sub> – P <sub>67</sub> , P <sub>70</sub> – P <sub>77</sub> , P <sub>80</sub> – P <sub>87</sub> ,<br>X <sub>OUT</sub> , $\bar{E}$      |                        | −0.3 to V <sub>cc</sub> + 0.3 | V    |
| P <sub>d</sub>   | Power dissipation                                                                                                                                                                                                                                                                                                                                                                             | T <sub>a</sub> = 25 °C | 200                           | mW   |
| T <sub>opr</sub> | Operating temperature                                                                                                                                                                                                                                                                                                                                                                         |                        | −40 to +85                    | °C   |
| T <sub>stg</sub> | Storage temperature                                                                                                                                                                                                                                                                                                                                                                           |                        | −65 to +150                   | °C   |

## RECOMMENDED OPERATING CONDITIONS (V<sub>cc</sub> = 2.7 – 5.5 V, T<sub>a</sub> = −40 to +85 °C, unless otherwise noted)

| Symbol                | Parameter                                                                                                                                                                                                                                                                                                                                                                 | Limits              |                 |                     | Unit |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|---------------------|------|
|                       |                                                                                                                                                                                                                                                                                                                                                                           | Min.                | Typ.            | Max.                |      |
| V <sub>cc</sub>       | Power source voltage f(X <sub>IN</sub> ) : Operating                                                                                                                                                                                                                                                                                                                      | 2.7                 |                 | 5.5                 | V    |
|                       | f(X <sub>IN</sub> ) : Stopped, f(X <sub>CIN</sub> ) = 32.768 kHz                                                                                                                                                                                                                                                                                                          | 2.7                 |                 | 5.5                 |      |
| A <sub>Vcc</sub>      | Analog power source voltage                                                                                                                                                                                                                                                                                                                                               |                     | V <sub>cc</sub> |                     | V    |
| V <sub>ss</sub>       | Power source voltage                                                                                                                                                                                                                                                                                                                                                      |                     | 0               |                     | V    |
| A <sub>Vss</sub>      | Analog power source voltage                                                                                                                                                                                                                                                                                                                                               |                     | 0               |                     | V    |
| V <sub>iH</sub>       | High-level input voltage P <sub>00</sub> – P <sub>07</sub> , P <sub>30</sub> – P <sub>33</sub> , P <sub>40</sub> – P <sub>47</sub> , P <sub>50</sub> – P <sub>57</sub> , P <sub>60</sub> – P <sub>67</sub> ,<br>P <sub>70</sub> – P <sub>77</sub> , P <sub>80</sub> – P <sub>87</sub> , X <sub>IN</sub> , RESET, CNV <sub>ss</sub> , BYTE, X <sub>CIN</sub> (Note 3)      | 0.8 V <sub>cc</sub> |                 | V <sub>cc</sub>     | V    |
| V <sub>iH</sub>       | High-level input voltage P <sub>10</sub> – P <sub>17</sub> , P <sub>20</sub> – P <sub>27</sub> (in single-chip mode)                                                                                                                                                                                                                                                      | 0.8 V <sub>cc</sub> |                 | V <sub>cc</sub>     | V    |
| V <sub>iH</sub>       | High-level input voltage P <sub>10</sub> – P <sub>17</sub> , P <sub>20</sub> – P <sub>27</sub><br>(in memory expansion mode and microprocessor mode)                                                                                                                                                                                                                      | 0.5 V <sub>cc</sub> |                 | V <sub>cc</sub>     | V    |
| V <sub>iL</sub>       | Low-level input voltage P <sub>00</sub> – P <sub>07</sub> , P <sub>30</sub> – P <sub>33</sub> , P <sub>40</sub> – P <sub>47</sub> , P <sub>50</sub> – P <sub>57</sub> , P <sub>60</sub> – P <sub>67</sub> ,<br>P <sub>70</sub> – P <sub>77</sub> , P <sub>80</sub> – P <sub>87</sub> , X <sub>IN</sub> , RESET, CNV <sub>ss</sub> , BYTE, X <sub>CIN</sub> (Note 3)       | 0                   |                 | 0.2V <sub>cc</sub>  | V    |
| V <sub>iL</sub>       | Low-level input voltage P <sub>10</sub> – P <sub>17</sub> , P <sub>20</sub> – P <sub>27</sub> (in single-chip mode)                                                                                                                                                                                                                                                       | 0                   |                 | 0.2V <sub>cc</sub>  | V    |
| V <sub>iL</sub>       | Low-level input voltage P <sub>10</sub> – P <sub>17</sub> , P <sub>20</sub> – P <sub>27</sub><br>(in memory expansion mode and microprocessor mode)                                                                                                                                                                                                                       | 0                   |                 | 0.16V <sub>cc</sub> | V    |
| I <sub>OH(peak)</sub> | High-level peak output current P <sub>00</sub> – P <sub>07</sub> , P <sub>10</sub> – P <sub>17</sub> , P <sub>20</sub> – P <sub>27</sub> , P <sub>30</sub> – P <sub>33</sub> ,<br>P <sub>40</sub> – P <sub>47</sub> , P <sub>50</sub> – P <sub>57</sub> , P <sub>60</sub> – P <sub>67</sub> , P <sub>70</sub> – P <sub>77</sub> ,<br>P <sub>80</sub> – P <sub>87</sub>    |                     |                 | −10                 | mA   |
| I <sub>OH(avg)</sub>  | High-level average output current P <sub>00</sub> – P <sub>07</sub> , P <sub>10</sub> – P <sub>17</sub> , P <sub>20</sub> – P <sub>27</sub> , P <sub>30</sub> – P <sub>33</sub> ,<br>P <sub>40</sub> – P <sub>47</sub> , P <sub>50</sub> – P <sub>57</sub> , P <sub>60</sub> – P <sub>67</sub> , P <sub>70</sub> – P <sub>77</sub> ,<br>P <sub>80</sub> – P <sub>87</sub> |                     |                 | −5                  | mA   |
| I <sub>OL(peak)</sub> | Low-level peak output current P <sub>00</sub> – P <sub>07</sub> , P <sub>10</sub> – P <sub>17</sub> , P <sub>20</sub> – P <sub>27</sub> , P <sub>30</sub> – P <sub>33</sub> ,<br>P <sub>40</sub> – P <sub>43</sub> , P <sub>54</sub> – P <sub>57</sub> , P <sub>60</sub> – P <sub>67</sub> , P <sub>70</sub> – P <sub>77</sub> ,<br>P <sub>80</sub> – P <sub>87</sub>     |                     |                 | 10                  | mA   |
| I <sub>OL(peak)</sub> | Low-level peak output current P <sub>44</sub> – P <sub>47</sub> , P <sub>50</sub> – P <sub>53</sub>                                                                                                                                                                                                                                                                       |                     |                 | 16                  | mA   |
| I <sub>OL(avg)</sub>  | Low-level average output current P <sub>00</sub> – P <sub>07</sub> , P <sub>10</sub> – P <sub>17</sub> , P <sub>20</sub> – P <sub>27</sub> , P <sub>30</sub> – P <sub>33</sub> ,<br>P <sub>40</sub> – P <sub>43</sub> , P <sub>54</sub> – P <sub>57</sub> , P <sub>60</sub> – P <sub>67</sub> , P <sub>70</sub> – P <sub>77</sub> ,<br>P <sub>80</sub> – P <sub>87</sub>  |                     |                 | 5                   | mA   |
| I <sub>OL(avg)</sub>  | Low-level average output current P <sub>44</sub> – P <sub>47</sub> , P <sub>50</sub> – P <sub>53</sub>                                                                                                                                                                                                                                                                    |                     |                 | 12                  | mA   |
| f(X <sub>IN</sub> )   | Main-clock oscillation frequency (Note 4)                                                                                                                                                                                                                                                                                                                                 |                     |                 | 12                  | MHz  |
| f(X <sub>CIN</sub> )  | Sub-clock oscillation frequency                                                                                                                                                                                                                                                                                                                                           |                     | 32.768          | 50                  | kHz  |

**Notes** 1. Average output current is the average value of a 100 ms interval.

2. The sum of I<sub>OL(peak)</sub> for ports P<sub>0</sub>, P<sub>1</sub>, P<sub>2</sub>, P<sub>3</sub>, and P<sub>8</sub> must be 80 mA or less,  
the sum of I<sub>OH(peak)</sub> for ports P<sub>0</sub>, P<sub>1</sub>, P<sub>2</sub>, P<sub>3</sub>, and P<sub>8</sub> must be 80 mA or less,  
the sum of I<sub>OL(peak)</sub> for ports P<sub>4</sub>, P<sub>5</sub>, P<sub>6</sub>, and P<sub>7</sub> must be 100 mA or less, and  
the sum of I<sub>OH(peak)</sub> for ports P<sub>4</sub>, P<sub>5</sub>, P<sub>6</sub>, and P<sub>7</sub> must be 80 mA or less.
3. Limits V<sub>iH</sub> and V<sub>iL</sub> for X<sub>CIN</sub> are applied when the sub clock external input selection bit = "1".
4. The maximum value of f(X<sub>IN</sub>) = 6 MHz when the main clock division selection bit = "1".

**ELECTRICAL CHARACTERISTICS** (V<sub>CC</sub> = 5 V, V<sub>SS</sub> = 0 V, T<sub>A</sub> = -40 to +85 °C, f(XIN) = 12 MHz, unless otherwise noted)

| Symbol                            | Parameter                                                                                                                                                                                                                                                                                                                                                                                                               | Test conditions                                    | Limits                |       |       | Unit |    |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----------------------|-------|-------|------|----|
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                    | Min.                  | Typ.  | Max.  |      |    |
| V <sub>OH</sub>                   | High-level output voltage P <sub>00</sub> – P <sub>07</sub> , P <sub>10</sub> – P <sub>17</sub> , P <sub>20</sub> – P <sub>27</sub> , P <sub>33</sub> , P <sub>40</sub> – P <sub>47</sub> , P <sub>50</sub> – P <sub>57</sub> , P <sub>60</sub> – P <sub>67</sub> , P <sub>70</sub> – P <sub>77</sub> , P <sub>80</sub> – P <sub>87</sub>                                                                               | V <sub>CC</sub> = 5 V, I <sub>OH</sub> = -10 mA    | 3                     |       |       | V    |    |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 3 V, I <sub>OH</sub> = -1 mA     | 2.5                   |       |       |      |    |
| V <sub>OH</sub>                   | High-level output voltage P <sub>00</sub> – P <sub>07</sub> , P <sub>10</sub> – P <sub>17</sub> , P <sub>20</sub> – P <sub>27</sub> , P <sub>33</sub>                                                                                                                                                                                                                                                                   | V <sub>CC</sub> = 5 V, I <sub>OH</sub> = -400 μA   | 4.7                   |       |       | V    |    |
| V <sub>OH</sub>                   | High-level output voltage P <sub>30</sub> – P <sub>32</sub>                                                                                                                                                                                                                                                                                                                                                             | V <sub>CC</sub> = 5 V, I <sub>OH</sub> = -10 mA    | 3.1                   |       |       | V    |    |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 5 V, I <sub>OH</sub> = -400 μA   | 4.8                   |       |       |      |    |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 3 V, I <sub>OH</sub> = -1 mA     | 2.6                   |       |       |      |    |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 5 V, I <sub>OH</sub> = -10 mA    | 3.4                   |       |       |      |    |
| V <sub>OL</sub>                   | Low-level output voltage P <sub>00</sub> – P <sub>07</sub> , P <sub>10</sub> – P <sub>17</sub> , P <sub>20</sub> – P <sub>27</sub> , P <sub>33</sub> , P <sub>40</sub> – P <sub>43</sub> , P <sub>54</sub> – P <sub>57</sub> , P <sub>60</sub> – P <sub>67</sub> , P <sub>70</sub> – P <sub>77</sub> , P <sub>80</sub> – P <sub>87</sub>                                                                                | V <sub>CC</sub> = 5 V, I <sub>OL</sub> = 10 mA     |                       |       | 2     | V    |    |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 3 V, I <sub>OL</sub> = 1 mA      |                       |       | 0.5   |      |    |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 5 V, I <sub>OL</sub> = 16 mA     |                       |       | 1.8   |      |    |
| V <sub>OL</sub>                   | Low-level output voltage P <sub>44</sub> – P <sub>47</sub> , P <sub>50</sub> – P <sub>53</sub>                                                                                                                                                                                                                                                                                                                          | V <sub>CC</sub> = 3 V, I <sub>OL</sub> = 10 mA     |                       |       | 1.5   | V    |    |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 5 V, I <sub>OL</sub> = 2 mA      |                       |       | 0.45  |      |    |
| V <sub>OL</sub>                   | Low-level output voltage P <sub>00</sub> – P <sub>07</sub> , P <sub>10</sub> – P <sub>17</sub> , P <sub>20</sub> – P <sub>27</sub> , P <sub>33</sub>                                                                                                                                                                                                                                                                    | V <sub>CC</sub> = 5 V, I <sub>OL</sub> = 10 mA     |                       |       | 1.9   | V    |    |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 5 V, I <sub>OL</sub> = 2 mA      |                       |       | 0.43  |      |    |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 3 V, I <sub>OL</sub> = 1 mA      |                       |       | 0.4   |      |    |
| V <sub>OL</sub>                   | Low-level output voltage P <sub>30</sub> – P <sub>32</sub>                                                                                                                                                                                                                                                                                                                                                              | V <sub>CC</sub> = 5 V, I <sub>OL</sub> = 10 mA     |                       |       | 1.6   | V    |    |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 5 V, I <sub>OL</sub> = 2 mA      |                       |       | 0.4   |      |    |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 3 V, I <sub>OL</sub> = 1 mA      |                       |       | 0.4   |      |    |
| V <sub>T+</sub> – V <sub>T-</sub> | Hysteresis HOLD, RDY, TA0IN – TA4IN, TB0IN – TB2IN, INT <sub>0</sub> – INT <sub>2</sub> , AD <sub>TRG</sub> , CTS <sub>0</sub> , CTS <sub>1</sub> , CTS <sub>2</sub> , CLK <sub>0</sub> , CLK <sub>1</sub> , CLK <sub>2</sub> , K <sub>10</sub> – K <sub>13</sub>                                                                                                                                                       | V <sub>CC</sub> = 5 V                              | 0.4                   |       | 1     | V    |    |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 3 V                              | 0.1                   |       | 0.7   |      |    |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 5 V                              | 0.2                   |       | 0.5   |      |    |
| V <sub>T+</sub> – V <sub>T-</sub> | Hysteresis RESET                                                                                                                                                                                                                                                                                                                                                                                                        | V <sub>CC</sub> = 3 V                              | 0.1                   |       | 0.4   | V    |    |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 5 V                              | 0.06                  |       | 0.26  |      |    |
| V <sub>T+</sub> – V <sub>T-</sub> | Hysteresis XIN                                                                                                                                                                                                                                                                                                                                                                                                          | V <sub>CC</sub> = 5 V                              | 0.1                   |       | 0.4   | V    |    |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 3 V                              | 0.06                  |       | 0.26  |      |    |
| V <sub>T+</sub> – V <sub>T-</sub> | Hysteresis XCIN (When external clock is input)                                                                                                                                                                                                                                                                                                                                                                          | V <sub>CC</sub> = 5 V                              | 0.1                   |       | 0.4   | V    |    |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 3 V                              | 0.06                  |       | 0.26  |      |    |
| I <sub>IH</sub>                   | High-level input current P <sub>00</sub> – P <sub>07</sub> , P <sub>10</sub> – P <sub>17</sub> , P <sub>20</sub> – P <sub>27</sub> , P <sub>30</sub> – P <sub>33</sub> , P <sub>40</sub> – P <sub>47</sub> , P <sub>50</sub> – P <sub>57</sub> , P <sub>60</sub> – P <sub>67</sub> , P <sub>70</sub> – P <sub>77</sub> , P <sub>80</sub> – P <sub>87</sub> , XIN, RESET, CNVss, BYTE                                    | V <sub>CC</sub> = 5 V, V <sub>I</sub> = 5 V        |                       |       | 5     | μA   |    |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 3 V, V <sub>I</sub> = 3 V        |                       |       | 4     |      |    |
| I <sub>IL</sub>                   | Low-level input current P <sub>00</sub> – P <sub>07</sub> , P <sub>10</sub> – P <sub>17</sub> , P <sub>20</sub> – P <sub>27</sub> , P <sub>30</sub> – P <sub>33</sub> , P <sub>40</sub> – P <sub>47</sub> , P <sub>50</sub> – P <sub>53</sub> , P <sub>60</sub> , P <sub>61</sub> , P <sub>65</sub> – P <sub>67</sub> , P <sub>70</sub> – P <sub>77</sub> , P <sub>80</sub> – P <sub>87</sub> , XIN, RESET, CNVss, BYTE | V <sub>CC</sub> = 5 V, V <sub>I</sub> = 0 V        |                       |       | -5    | μA   |    |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 3 V, V <sub>I</sub> = 0 V        |                       |       | -4    |      |    |
| I <sub>IL</sub>                   | Low-level input current P <sub>54</sub> – P <sub>57</sub> , P <sub>62</sub> – P <sub>64</sub>                                                                                                                                                                                                                                                                                                                           | V <sub>I</sub> = 0 V, without a pull-up transistor | V <sub>CC</sub> = 5 V |       | -5    | μA   |    |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 3 V                              |                       |       | -4    |      |    |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>I</sub> = 0 V, with a pull-up transistor    | V <sub>CC</sub> = 5 V | -0.25 | -0.5  | -1.0 | mA |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 3 V                              | -0.08                 | -0.18 | -0.35 |      |    |
| V <sub>RAM</sub>                  | RAM hold voltage                                                                                                                                                                                                                                                                                                                                                                                                        | When clock is stopped.                             | 2                     |       |       | V    |    |

**ELECTRICAL CHARACTERISTICS** ( $V_{CC} = 5$  V,  $V_{SS} = 0$  V,  $T_a = -40$  to  $+85$  °C, unless otherwise noted)

| Symbol          | Parameter            | Test conditions                                                            | Limits                                                                                                                                          |      |      | Unit |    |
|-----------------|----------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|----|
|                 |                      |                                                                            | Min.                                                                                                                                            | Typ. | Max. |      |    |
| I <sub>CC</sub> | Power source current | When single-chip mode, output pins are open, and other pins are $V_{SS}$ . | V <sub>CC</sub> = 5 V,<br>$f(X_{IN}) = 12$ MHz (square waveform),<br>$(f(f_2) = 6$ MHz),<br>$f(X_{CIN}) = 32.768$ kHz,<br>in operating (Note 1) |      | 4.5  | 9    | mA |
|                 |                      |                                                                            | V <sub>CC</sub> = 3 V,<br>$f(X_{IN}) = 12$ MHz (square waveform),<br>$(f(f_2) = 6$ MHz),<br>$f(X_{CIN}) = 32.768$ kHz,<br>in operating (Note 1) |      | 3    | 6    | mA |
|                 |                      |                                                                            | V <sub>CC</sub> = 3 V,<br>$f(X_{IN}) = 12$ MHz (square waveform),<br>$(f(f_2) = 0.75$ MHz),<br>$f(X_{CIN})$ : Stopped,<br>in operating          |      | 0.4  | 0.8  | mA |
|                 |                      |                                                                            | V <sub>CC</sub> = 3 V,<br>$f(X_{IN}) = 12$ MHz (square waveform),<br>$f(X_{CIN}) = 32.768$ kHz,<br>when a WIT instruction is executed (Note 2)  |      | 6    | 12   | μA |
|                 |                      |                                                                            | V <sub>CC</sub> = 3 V,<br>$f(X_{IN})$ : Stopped,<br>$f(X_{CIN}) = 32.768$ kHz,<br>in operating (Note 3)                                         |      | 30   | 60   | μA |
|                 |                      |                                                                            | V <sub>CC</sub> = 3 V,<br>$f(X_{IN})$ : Stopped,<br>$f(X_{CIN}) = 32.768$ kHz,<br>when a WIT instruction is executed (Note 4)                   |      | 3    | 6    | μA |
|                 |                      |                                                                            | T <sub>a</sub> = 25 °C,<br>when clock is stopped                                                                                                |      |      | 1    | μA |
|                 |                      |                                                                            | T <sub>a</sub> = 85 °C,<br>when clock is stopped                                                                                                |      |      | 20   | μA |

**Notes**

1. This applies when the main clock external input selection bit = "1", the main clock division selection bit = "0", and the signal output stop bit = "1".
2. This applies when the main clock external input selection bit = "1" and the system clock stop bit at wait state = "1".
3. This applies when CPU and the clock timer are operating with the sub clock (32.768 kHz) selected as the system clock.
4. This applies when the X<sub>OUT</sub> drivability selection bit = "0" and the system clock stop bit at wait state = "1".

**A-D CONVERTER CHARACTERISTICS**

( $V_{CC} = AV_{CC} = 5$  V,  $V_{SS} = AV_{SS} = 0$  V,  $T_a = -40$  to  $+85$  °C,  $f(X_{IN}) = 12$  MHz, unless otherwise noted (Note))

| Symbol              | Parameter            | Test conditions                    | Limits |      |                  | Unit |
|---------------------|----------------------|------------------------------------|--------|------|------------------|------|
|                     |                      |                                    | Min.   | Typ. | Max.             |      |
| —                   | Resolution           | V <sub>REF</sub> = V <sub>CC</sub> |        |      | 10               | Bits |
| —                   | Absolute accuracy    | V <sub>REF</sub> = V <sub>CC</sub> |        |      | ± 3              | LSB  |
| R <sub>LADDER</sub> | Ladder resistance    | V <sub>REF</sub> = V <sub>CC</sub> | 10     |      | 25               | kΩ   |
| t <sub>CONV</sub>   | Conversion time      |                                    | 19.6   |      |                  | μs   |
| V <sub>REF</sub>    | Reference voltage    |                                    | 2.7    |      | V <sub>CC</sub>  | V    |
| V <sub>IA</sub>     | Analog input voltage |                                    | 0      |      | V <sub>REF</sub> | V    |

**Note.** This applies when the main clock division selection bit = "0" and  $f(f_2) = 6$  MHz.

**TIMING REQUIREMENTS** ( $V_{CC} = 2.7 - 5.5$  V,  $V_{SS} = 0$  V,  $T_a = -40$  to  $+85$  °C,  $f(XIN) = 12$  MHz, unless otherwise noted (Note 1))

**Notes 1.** This applies when the main clock division selection bit = "0" and  $f(f_2) = 6$  MHz.

**2.** Input signal's rise/fall time must be 100 ns or less, unless otherwise noted.

**External clock input**

| Symbol     | Parameter                                            | Limits |      | Unit |
|------------|------------------------------------------------------|--------|------|------|
|            |                                                      | Min.   | Max. |      |
| $t_c$      | External clock input cycle time (Note 1)             | 83     |      | ns   |
| $t_{w(H)}$ | External clock input high-level pulse width (Note 2) | 33     |      | ns   |
| $t_{w(L)}$ | External clock input low-level pulse width (Note 2)  | 33     |      | ns   |
| $t_r$      | External clock rise time                             |        | 15   | ns   |
| $t_f$      | External clock fall time                             |        | 15   | ns   |

**Notes 1.** When the main clock division selection bit = "1", the minimum value of  $t_c = 166$  ns.

**2.** When the main clock division selection bit = "1", values of  $t_{w(H)} / t_c$  and  $t_{w(L)} / t_c$  must be set to values from 0.45 through 0.55.

**Single-chip mode**

| Symbol          | Parameter                | Limits |      | Unit |
|-----------------|--------------------------|--------|------|------|
|                 |                          | Min.   | Max. |      |
| $t_{su(P0D-E)}$ | Port P0 input setup time | 200    |      | ns   |
| $t_{su(P1D-E)}$ | Port P1 input setup time | 200    |      | ns   |
| $t_{su(P2D-E)}$ | Port P2 input setup time | 200    |      | ns   |
| $t_{su(P3D-E)}$ | Port P3 input setup time | 200    |      | ns   |
| $t_{su(P4D-E)}$ | Port P4 input setup time | 200    |      | ns   |
| $t_{su(P5D-E)}$ | Port P5 input setup time | 200    |      | ns   |
| $t_{su(P6D-E)}$ | Port P6 input setup time | 200    |      | ns   |
| $t_{su(P7D-E)}$ | Port P7 input setup time | 200    |      | ns   |
| $t_{su(P8D-E)}$ | Port P8 input setup time | 200    |      | ns   |
| $t_{h(E-P0D)}$  | Port P0 input hold time  | 0      |      | ns   |
| $t_{h(E-P1D)}$  | Port P1 input hold time  | 0      |      | ns   |
| $t_{h(E-P2D)}$  | Port P2 input hold time  | 0      |      | ns   |
| $t_{h(E-P3D)}$  | Port P3 input hold time  | 0      |      | ns   |
| $t_{h(E-P4D)}$  | Port P4 input hold time  | 0      |      | ns   |
| $t_{h(E-P5D)}$  | Port P5 input hold time  | 0      |      | ns   |
| $t_{h(E-P6D)}$  | Port P6 input hold time  | 0      |      | ns   |
| $t_{h(E-P7D)}$  | Port P7 input hold time  | 0      |      | ns   |
| $t_{h(E-P8D)}$  | Port P8 input hold time  | 0      |      | ns   |

**Memory expansion mode and microprocessor mode**

| Symbol            | Parameter             | Limits |      | Unit |
|-------------------|-----------------------|--------|------|------|
|                   |                       | Min.   | Max. |      |
| $t_{su(D-E)}$     | Data input setup time | 80     |      | ns   |
| $t_{su(RDY-φ1)}$  | RDY input setup time  | 80     |      | ns   |
| $t_{su(HOLD-φ1)}$ | HOLD input setup time | 80     |      | ns   |
| $t_{h(E-D)}$      | Data input hold time  | 0      |      | ns   |
| $t_{h(φ1-RDY)}$   | RDY input hold time   | 0      |      | ns   |
| $t_{h(φ1-HOLD)}$  | HOLD input hold time  | 0      |      | ns   |

**PRELIMINARY**

Notice: This is not a final specification.  
Some parametric limits are subject to change.

MITSUBISHI MICROCOMPUTERS

**M37733M4LXXXHP**

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

**Timer A input** (Count input in event counter mode)

| Symbol  | Parameter                          | Limits |      | Unit |
|---------|------------------------------------|--------|------|------|
|         |                                    | Min.   | Max. |      |
| tc(TA)  | TAiIN input cycle time             | 250    |      | ns   |
| tw(TAH) | TAiIN input high-level pulse width | 125    |      | ns   |
| tw(TAL) | TAiIN input low-level pulse width  | 125    |      | ns   |

**Timer A input** (Gating input in timer mode)

| Symbol  | Parameter                                 | Limits |      | Unit |
|---------|-------------------------------------------|--------|------|------|
|         |                                           | Min.   | Max. |      |
| tc(TA)  | TAiIN input cycle time (Note)             | 666    |      | ns   |
| tw(TAH) | TAiIN input high-level pulse width (Note) | 333    |      | ns   |
| tw(TAL) | TAiIN input low-level pulse width (Note)  | 333    |      | ns   |

**Note.** Limits change depending on f(XIN). Refer to "DATA FORMULAS".

**Timer A input** (External trigger input in one-shot pulse mode)

| Symbol  | Parameter                          | Limits |      | Unit |
|---------|------------------------------------|--------|------|------|
|         |                                    | Min.   | Max. |      |
| tc(TA)  | TAiIN input cycle time (Note)      | 666    |      | ns   |
| tw(TAH) | TAiIN input high-level pulse width | 166    |      | ns   |
| tw(TAL) | TAiIN input low-level pulse width  | 166    |      | ns   |

**Note.** Limits change depending on f(XIN). Refer to "DATA FORMULAS".

**Timer A input** (External trigger input in pulse width modulation mode)

| Symbol  | Parameter                          | Limits |      | Unit |
|---------|------------------------------------|--------|------|------|
|         |                                    | Min.   | Max. |      |
| tw(TAH) | TAiIN input high-level pulse width | 166    |      | ns   |
| tw(TAL) | TAiIN input low-level pulse width  | 166    |      | ns   |

**Timer A input** (Up-down input in event counter mode)

| Symbol      | Parameter                           | Limits |      | Unit |
|-------------|-------------------------------------|--------|------|------|
|             |                                     | Min.   | Max. |      |
| tc(UP)      | TAiOUT input cycle time             | 3333   |      | ns   |
| tw(UPH)     | TAiOUT input high-level pulse width | 1666   |      | ns   |
| tw(UPL)     | TAiOUT input low-level pulse width  | 1666   |      | ns   |
| tsu(UP-TIN) | TAiOUT input setup time             | 666    |      | ns   |
| th(TIN-UP)  | TAiOUT input hold time              | 666    |      | ns   |

**Timer A input** (Two-phase pulse input in event counter mode)

| Symbol            | Parameter               | Limits |      | Unit |
|-------------------|-------------------------|--------|------|------|
|                   |                         | Min.   | Max. |      |
| tc(TA)            | TAjIN input cycle time  | 2000   |      | ns   |
| tsu(TAjIN-TAjout) | TAjIN input setup time  | 500    |      | ns   |
| tsu(TAjout-TAjIN) | TAjOUT input setup time | 500    |      | ns   |

**Timer B input** (Count input in event counter mode)

| Symbol  | Parameter                                            | Limits |      | Unit |
|---------|------------------------------------------------------|--------|------|------|
|         |                                                      | Min.   | Max. |      |
| tc(TB)  | TBiN input cycle time (one edge count)               | 250    |      | ns   |
| tw(TBH) | TBiN input high-level pulse width (one edge count)   | 125    |      | ns   |
| tw(TBL) | TBiN input low-level pulse width (one edge count)    | 125    |      | ns   |
| tc(TB)  | TBiN input cycle time (both edges count)             | 500    |      | ns   |
| tw(TBH) | TBiN input high-level pulse width (both edges count) | 250    |      | ns   |
| tw(TBL) | TBiN input low-level pulse width (both edges count)  | 250    |      | ns   |

**Timer B input** (Pulse period measurement mode)

| Symbol  | Parameter                                | Limits |      | Unit |
|---------|------------------------------------------|--------|------|------|
|         |                                          | Min.   | Max. |      |
| tc(TB)  | TBiN input cycle time (Note)             | 666    |      | ns   |
| tw(TBH) | TBiN input high-level pulse width (Note) | 333    |      | ns   |
| tw(TBL) | TBiN input low-level pulse width (Note)  | 333    |      | ns   |

**Note.** Limits change depending on f(Xin). Refer to "DATA FORMULAS".

**Timer B input** (Pulse width measurement mode)

| Symbol  | Parameter                                | Limits |      | Unit |
|---------|------------------------------------------|--------|------|------|
|         |                                          | Min.   | Max. |      |
| tc(TB)  | TBiN input cycle time (Note)             | 666    |      | ns   |
| tw(TBH) | TBiN input high-level pulse width (Note) | 333    |      | ns   |
| tw(TBL) | TBiN input low-level pulse width (Note)  | 333    |      | ns   |

**Note.** Limits change depending on f(Xin). Refer to "DATA FORMULAS".

**A-D trigger input**

| Symbol  | Parameter                                          | Limits |      | Unit |
|---------|----------------------------------------------------|--------|------|------|
|         |                                                    | Min.   | Max. |      |
| tc(AD)  | ADTRG input cycle time (minimum allowable trigger) | 1333   |      | ns   |
| tw(ADL) | ADTRG input low-level pulse width                  | 166    |      | ns   |

**Serial I/O**

| Symbol   | Parameter                         | Limits |      | Unit |
|----------|-----------------------------------|--------|------|------|
|          |                                   | Min.   | Max. |      |
| tc(CK)   | CLKi input cycle time             | 333    |      | ns   |
| tw(CKH)  | CLKi input high-level pulse width | 166    |      | ns   |
| tw(CKL)  | CLKi input low-level pulse width  | 166    |      | ns   |
| td(C-Q)  | TxDi output delay time            |        | 100  | ns   |
| th(C-Q)  | TxDi hold time                    | 0      |      | ns   |
| tsu(D-C) | RxDi input setup time             | 65     |      | ns   |
| th(C-D)  | RxDi input hold time              | 75     |      | ns   |

**External interrupt INTi input, key input interrupt Kli input**

| Symbol  | Parameter                         | Limits |      | Unit |
|---------|-----------------------------------|--------|------|------|
|         |                                   | Min.   | Max. |      |
| tw(INH) | INTi input high-level pulse width | 250    |      | ns   |
| tw(INL) | INTi input low-level pulse width  | 250    |      | ns   |
| tw(KIL) | Kli input low-level pulse width   | 250    |      | ns   |

## DATA FORMULAS

### Timer A input (Gating input in timer mode)

| Symbol  | Parameter                          | Limits                                 |      | Unit |
|---------|------------------------------------|----------------------------------------|------|------|
|         |                                    | Min.                                   | Max. |      |
| tc(TA)  | TAiIN input cycle time             | $\frac{8 \times 10^9}{2 \cdot f(f_2)}$ |      | ns   |
| tw(TAH) | TAiIN input high-level pulse width | $\frac{4 \times 10^9}{2 \cdot f(f_2)}$ |      | ns   |
| tw(TAL) | TAiIN input low-level pulse width  | $\frac{4 \times 10^9}{2 \cdot f(f_2)}$ |      | ns   |

### Timer A input (External trigger input in one-shot pulse mode)

| Symbol | Parameter              | Limits                                 |      | Unit |
|--------|------------------------|----------------------------------------|------|------|
|        |                        | Min.                                   | Max. |      |
| tc(TA) | TAiIN input cycle time | $\frac{8 \times 10^9}{2 \cdot f(f_2)}$ |      | ns   |

### Timer B input (In pulse period measurement mode or pulse width measurement mode)

| Symbol  | Parameter                          | Limits                                 |      | Unit |
|---------|------------------------------------|----------------------------------------|------|------|
|         |                                    | Min.                                   | Max. |      |
| tc(TB)  | TBiIN input cycle time             | $\frac{8 \times 10^9}{2 \cdot f(f_2)}$ |      | ns   |
| tw(TBH) | TBiIN input high-level pulse width | $\frac{4 \times 10^9}{2 \cdot f(f_2)}$ |      | ns   |
| tw(TBL) | TBiIN input low-level pulse width  | $\frac{4 \times 10^9}{2 \cdot f(f_2)}$ |      | ns   |

**Note.**  $f(f_2)$  represents the clock  $f_2$  frequency.

For the relation to the main clock and sub clock, refer to Table 9 in data sheet "M37733MHBXXXFP".

**PRELIMINARY**

Notice: This is not a final specification.  
Some parametric limits are subject to change.

MITSUBISHI MICROCOMPUTERS

**M37733M4LXXXHP**

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

## SWITCHING CHARACTERISTICS

( $V_{CC} = 2.7 - 5.5$  V,  $V_{SS} = 0$  V,  $T_a = -40$  to  $+85^\circ\text{C}$ ,  $f(X_{IN}) = 12$  MHz, unless otherwise noted (Note))

### Single-chip mode

| Symbol      | Parameter                      | Test conditions | Limits |      | Unit |
|-------------|--------------------------------|-----------------|--------|------|------|
|             |                                |                 | Min.   | Max. |      |
| $td(E-P0Q)$ | Port P0 data output delay time | Fig. 7          |        | 300  | ns   |
| $td(E-P1Q)$ | Port P1 data output delay time |                 |        | 300  | ns   |
| $td(E-P2Q)$ | Port P2 data output delay time |                 |        | 300  | ns   |
| $td(E-P3Q)$ | Port P3 data output delay time |                 |        | 300  | ns   |
| $td(E-P4Q)$ | Port P4 data output delay time |                 |        | 300  | ns   |
| $td(E-P5Q)$ | Port P5 data output delay time |                 |        | 300  | ns   |
| $td(E-P6Q)$ | Port P6 data output delay time |                 |        | 300  | ns   |
| $td(E-P7Q)$ | Port P7 data output delay time |                 |        | 300  | ns   |
| $td(E-P8Q)$ | Port P8 data output delay time |                 |        | 300  | ns   |

**Note.** This applies when the main clock division selection bit = "0" and  $f(f_2) = 6$  MHz.



Fig. 7 Measuring circuit for ports P0 – P8 and  $\phi_1$

**Memory expansion mode and microprocessor mode**

( $V_{CC} = 2.7 - 5.5$  V,  $V_{SS} = 0$  V,  $T_a = -40$  to  $+85^\circ$ C,  $f(X_{IN}) = 12$  MHz (Note 1), unless otherwise noted)

| Symbol             | Parameter                     | (Note 2)<br>Wait mode       | Test<br>conditions | Limits |      | Unit |
|--------------------|-------------------------------|-----------------------------|--------------------|--------|------|------|
|                    |                               |                             |                    | Min.   | Max. |      |
| td(An-E)           | Address output delay time     | No wait<br>Wait 1<br>Wait 0 | Wait mode          | 20     |      | ns   |
| td(A-E)            | Address output delay time     | No wait<br>Wait 1<br>Wait 0 |                    | 182    |      | ns   |
| th(E-An)           | Address hold time             |                             |                    | 20     |      | ns   |
| tw(ALE)            | ALE pulse width               | No wait<br>Wait 1<br>Wait 0 | Wait mode          | 162    |      | ns   |
| tsu(A-ALE)         | Address output set up time    | No wait<br>Wait 1<br>Wait 0 |                    | 40     |      | ns   |
| th(ALE-A)          | Address hold time             | No wait<br>Wait 1<br>Wait 0 |                    | 123    |      | ns   |
| td(ALE-E)          | ALE output delay time         | No wait<br>Wait 1<br>Wait 0 | Wait mode          | 10     |      | ns   |
| td(E-DQ)           | Data output delay time        |                             |                    | 93     |      | ns   |
| th(E-DQ)           | Data hold time                |                             |                    | 9      |      | ns   |
| tw(EL)             | $\bar{E}$ pulse width         | No wait<br>Wait 1<br>Wait 0 | Wait mode          | 40     |      | ns   |
| tpxz(E-DZ)         | Floating start delay time     |                             |                    | 4      |      | ns   |
| tpzx(E-DZ)         | Floating release delay time   |                             |                    | 40     |      | ns   |
| td(BHE-E)          | $\bar{BHE}$ output delay time | No wait<br>Wait 1<br>Wait 0 | Wait mode          | 90     |      | ns   |
| td(R/W-E)          | $R/\bar{W}$ output delay time | No wait<br>Wait 1<br>Wait 0 |                    | 40     |      | ns   |
| th(E-BHE)          | $\bar{BHE}$ hold time         |                             |                    | 131    |      | ns   |
| th(E-R/W)          | $R/W$ hold time               |                             | Wait mode          | 298    |      | ns   |
| td(E- $\phi$ 1)    | $\phi$ 1 output delay time    |                             |                    | 10     |      | ns   |
| td( $\phi$ 1-HLDA) | HLDA output delay time        |                             |                    | 53     |      | ns   |
|                    |                               |                             | Wait mode          | 20     |      | ns   |
|                    |                               |                             |                    | 182    |      | ns   |
|                    |                               |                             |                    | 20     |      | ns   |
|                    |                               |                             | Wait mode          | 182    |      | ns   |
|                    |                               |                             |                    | 33     |      | ns   |
|                    |                               |                             |                    | 33     |      | ns   |
|                    |                               |                             | Wait mode          | 0      | 30   | ns   |
|                    |                               |                             |                    |        | 120  | ns   |

Fig. 7

**Notes 1.** This applies when the main clock division selection bit = "0" and  $f(f_2) = 6$  MHz.

**2.** No wait : Wait bit = "1".

Wait 1 : The external memory area is accessed with wait bit = "0" and wait selection bit = "1".

Wait 0 : The external memory area is accessed with wait bit = "0" and wait selection bit = "0".

**Bus timing data formulas** (V<sub>CC</sub> = 2.7 – 5.5 V, V<sub>SS</sub> = 0 V, T<sub>A</sub> = –40 to +85 °C, f(X<sub>IN</sub>) = 12 MHz (Max., Note 1), unless otherwise noted)

| Symbol     | Parameter                   | Wait mode | Limits                              |      | Unit |
|------------|-----------------------------|-----------|-------------------------------------|------|------|
|            |                             |           | Min.                                | Max. |      |
| td(An-E)   | Address output delay time   | No wait   | $1 \times 10^9$                     | – 63 | ns   |
|            |                             | Wait 1    | $2 \cdot f(f_2)$                    |      |      |
|            |                             | Wait 0    | $3 \times 10^9$<br>$2 \cdot f(f_2)$ | – 68 |      |
| td(A-E)    | Address output delay time   | No wait   | $1 \times 10^9$<br>$2 \cdot f(f_2)$ | – 63 | ns   |
|            |                             | Wait 1    | $3 \times 10^9$<br>$2 \cdot f(f_2)$ | – 88 |      |
|            |                             | Wait 0    | $2 \times 10^9$<br>$2 \cdot f(f_2)$ | – 88 |      |
| th(E-An)   | Address hold time           |           | $1 \times 10^9$<br>$2 \cdot f(f_2)$ | – 43 | ns   |
| tw(ALE)    | ALE pulse width             | No wait   | $1 \times 10^9$                     | – 43 | ns   |
|            |                             | Wait 1    | $2 \cdot f(f_2)$                    |      |      |
|            |                             | Wait 0    | $2 \times 10^9$<br>$2 \cdot f(f_2)$ | – 43 |      |
| tsu(A-ALE) | Address output set up time  | No wait   | $1 \times 10^9$                     | – 73 | ns   |
|            |                             | Wait 1    | $2 \cdot f(f_2)$                    |      |      |
|            |                             | Wait 0    | $2 \times 10^9$<br>$2 \cdot f(f_2)$ | – 73 |      |
| th(ALE-A)  | Address hold time           | No wait   | 9                                   |      | ns   |
|            |                             | Wait 1    |                                     |      |      |
|            |                             | Wait 0    | $1 \times 10^9$<br>$2 \cdot f(f_2)$ | – 43 |      |
| td(ALE-E)  | ALE output delay time       | No wait   | 4                                   |      | ns   |
|            |                             | Wait 1    |                                     |      |      |
|            |                             | Wait 0    | $1 \times 10^9$<br>$2 \cdot f(f_2)$ | – 43 |      |
| td(E-DQ)   | Data output delay time      |           |                                     | 90   | ns   |
| th(E-DQ)   | Data hold time              |           | $1 \times 10^9$<br>$2 \cdot f(f_2)$ | – 43 | ns   |
| tw(EL)     | E pulse width               | No wait   | $2 \times 10^9$<br>$2 \cdot f(f_2)$ | – 35 | ns   |
|            |                             | Wait 1    | $4 \times 10^9$<br>$2 \cdot f(f_2)$ | – 35 |      |
|            |                             | Wait 0    | $2 \times 10^9$<br>$2 \cdot f(f_2)$ | – 35 |      |
| tpxz(E-DZ) | Floating start delay time   |           |                                     | 10   | ns   |
| tpzx(E-DZ) | Floating release delay time |           | $1 \times 10^9$<br>$2 \cdot f(f_2)$ | – 30 | ns   |
| td(BHE-E)  | BHE output delay time       | No wait   | $1 \times 10^9$<br>$2 \cdot f(f_2)$ | – 63 | ns   |
|            |                             | Wait 1    |                                     |      |      |
|            |                             | Wait 0    | $3 \times 10^9$<br>$2 \cdot f(f_2)$ | – 68 |      |
| td(R/W-E)  | R/W output delay time       | No wait   | $1 \times 10^9$<br>$2 \cdot f(f_2)$ | – 63 | ns   |
|            |                             | Wait 1    |                                     |      |      |
|            |                             | Wait 0    | $3 \times 10^9$<br>$2 \cdot f(f_2)$ | – 68 |      |
| th(E-BHE)  | BHE hold time               |           | $1 \times 10^9$<br>$2 \cdot f(f_2)$ | – 50 | ns   |
| th(E-R/W)  | R/W hold time               |           | $1 \times 10^9$<br>$2 \cdot f(f_2)$ | – 50 | ns   |
| td(E-φ1)   | φ1 output delay time        |           | 0                                   | 30   | ns   |

**Notes 1.** This applies when the main-clock division selection bit = "0".

**2.** f(f<sub>2</sub>) represents the clock f<sub>2</sub> frequency.

For the relation to the main clock and sub clock, refer to Table 9 in data sheet "M37733MHBXXXFP".

**TIMING DIAGRAM**







Memory expansion mode and microprocessor mode  
(When wait bit = "1")



( When wait bit = "0" )



(When wait bit = "1" or "0" in common)



Test conditions

- $V_{CC} = 2.7 - 5.5$  V
- Input timing voltage :  $V_{IL} = 0.2$   $V_{CC}$ ,  $V_{IH} = 0.8$   $V_{CC}$
- Output timing voltage :  $V_{OL} = 0.8$  V,  $V_{OH} = 2.0$  V

Memory expansion mode and microprocessor mode  
(No wait : When wait bit = "1")



Test conditions

- $V_{CC} = 2.7 - 5.5$  V
- Output timing voltage :  $V_{OL} = 0.8$  V,  $V_{OH} = 2.0$  V
- Data input DMIN :  $V_{IL} = 0.16$   $V_{CC}$ ,  $V_{IH} = 0.5$   $V_{CC}$

Memory expansion mode and microprocessor mode  
(Wait 1 : The external area is accessed when wait bit = "0" and wait selection bit = "1".)



## Test conditions

- $V_{CC} = 2.7 - 5.5$  V
- Output timing voltage :  $V_{OL} = 0.8$  V,  $V_{OH} = 2.0$  V
- Data input  $D_{MIN}$  :  $V_{IL} = 0.16$   $V_{CC}$ ,  $V_{IH} = 0.5$   $V_{CC}$

Memory expansion mode and microprocessor mode  
(Wait 0 : The external memory area is accessed when wait bit = "0" and wait selection bit = "0".)



Test conditions

- $V_{CC} = 2.7 - 5.5$  V
- Output timing voltage :  $V_{OL} = 0.8$  V,  $V_{OH} = 2.0$  V
- Data input  $D_{MIN}$  :  $V_{IL} = 0.16$   $V_{CC}$ ,  $V_{IH} = 0.5$   $V_{CC}$

**PRELIMINARY**

Notice: This is not a final specification.  
Some parametric limits are subject to change.

MITSUBISHI MICROCOMPUTERS

**M37733M4LXXXHP**

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

## PACKAGE OUTLINE

### 80P6D-A



**7700 FAMILY MASK ROM ORDER CONFIRMATION FORM**  
**SINGLE-CHIP 16-BIT MICROCOMPUTER**  
**M37733M4LXXXHP**  
**MITSUBISHI ELECTRIC**

|                 |  |
|-----------------|--|
| Mask ROM number |  |
|-----------------|--|

|         |                           |                         |
|---------|---------------------------|-------------------------|
| Receipt | Date:                     |                         |
|         | Section head<br>signature | Supervisor<br>signature |

Note : Please fill in all items marked **※**

|            |              |                 |                                            |            |
|------------|--------------|-----------------|--------------------------------------------|------------|
| ※ Customer | Company name | TEL<br>(      ) | Responsible officer<br>Issuance signatures | Supervisor |
|            | Date issued  | Date:           |                                            |            |

## ※1. Confirmation

Specify the name of the product being ordered.

Three sets of EPROMs are required for each pattern (Check  in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce masks based on this data.

We shall assume the responsibility for errors only if the mask ROM data on the products we produce differ from this data.

Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.

Checksum code for entire EPROM areas

|  |  |  |  |
|--|--|--|--|
|  |  |  |  |
|--|--|--|--|

(hexadecimal notation)

## EPROM Type :



- (1) Set "FF16" in the shaded area.
- (2) Address 016 to 1016 are the area for storing the data on model designation and options. This area must be written with the data shown below.

Details for option data are given next in the section describing the STP instruction option.

Address and data are written in hexadecimal notation.

|    | Address | Address | Address |
|----|---------|---------|---------|
| 4D | 0       | 4C      | 8       |
| 33 | 1       | FF      | 9       |
| 37 | 2       | FF      | A       |
| 37 | 3       | FF      | B       |
| 33 | 4       | FF      | C       |
| 33 | 5       | FF      | D       |
| 4D | 6       | FF      | E       |
| 34 | 7       | FF      | F       |

## ※2. STP instruction option

One of the following sets of data should be written to the option data address (1016) of the EPROM you have ordered.

Check  in the appropriate box.

|                                                  |      |              |
|--------------------------------------------------|------|--------------|
| <input type="checkbox"/> STP instruction enable  | 0116 | Address 1016 |
| <input type="checkbox"/> STP instruction disable | 0016 | Address 1016 |

## ※3. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 80P6D Mark Specification Form (for M37733M4LXXXHP) and attach to the Mask ROM Order Confirmation Form.

## ※4. Comments

---

## 80P6S (80-PIN QFP) MARK SPECIFICATION FORM

### 80P6D, 80P6Q (80-PIN Fine-pitch QFP)

Mitsubishi IC catalog name

Please choose one of the marking types below (A, B, C), and enter the Mitsubishi IC catalog name and the special mark (if needed).

#### A. Standard Mitsubishi Mark



#### B. Customer's Parts Number + Mitsubishi IC Catalog Name



#### C. Special Mark Required



Notes 1 : If Special mark is to be printed, indicate the desired layout of the mark in the left figure. The layout will be duplicated technically as close as possible. Mitsubishi product number (6-digit, or 7-digit) and Mask ROM number (3-digit) are always marked for sorting the products.

2 : If special character fonts (e.g., customer's trade mark logo) must be used in Special Mark, check the box below.

For the new special character fonts, a clean font original (ideally logo drawing) must be submitted.

Special character fonts required

**PRELIMINARY**  
Notice: This is not a final specification.  
Some parametric limits are subject to change.

MITSUBISHI MICROCOMPUTERS

**M37733M4LXXXHP**

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

**EOL announced**

## Renesas Technology Corp.

Nippon Bldg., 6-2, Otemachi 2-chome, Chiyoda-ku, Tokyo, 100-0004 Japan

### Keep safety first in your circuit designs!

- Mitsubishi Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap.

### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Mitsubishi semiconductor product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party.
- Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts or circuit application examples contained in these materials.
- All information contained in these materials, including product data, diagrams and charts, represent information on products at the time of publication of these materials, and are subject to change by Mitsubishi Electric Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for the latest product information before purchasing a product listed herein.
- Mitsubishi Electric semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- The prior written approval of Mitsubishi Electric Corporation is necessary to reprint or reproduce in whole or in part these materials.
- If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for further details on these materials or the products contained therein.

## REVISION DESCRIPTION LIST

## M37733M4LXXXHP DATA SHEET

| Rev. No. | Revision Description                                                                                                                               | Rev. date |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| 1.0      | First Edition                                                                                                                                      | 970604    |
| 1.01     | <p>The following are added:</p> <ul style="list-style-type: none"><li>•MASK ROM ORDER CONFIRMATION FORM</li><li>•MARK SPECIFICATION FORM</li></ul> | 980526    |