

# VIN = 4.5 V to 5.6 V, 6 A Synchronous DC-DC Step down Regulator comprising of Controller IC and Power MOSFET with I<sup>2</sup>C Interface

#### **FEATURES**

- High-Speed Response DC-DC Step Down Regulator Circuit that employs Hysteretic Control System
- Two 25 mΩ (Typ.)
   MOSFETs for High Efficiency at 6 A
- Mode Selection Option via I<sup>2</sup>C:
  - (1) Pulse Skip Mode (PSM) with coast mode function for high light load efficiency
  - (2) Forced Continuous Conduction Mode (FCCM) for quick load transient response
- Up to 6 A Output Current
- Input VoltageRange: AVIN: 4.5 V to 5.6 V,
   PVIN: 3.1 V to 5.6 V, VDD: 1.7 V to 3.6 V
   Output Voltage Range: 0.6 V to 3.5 V
   Selectable Switching Frequency 500 kHz to 2 MHz
   (7 steps) using I<sup>2</sup>C: Default 1MHz
- Adjustable Soft Start
- Low Operating and Standby Quiescent Current
- Open Drain Power Good Indication for Output Over , Under Voltage
- Built-in Under Voltage Lockout (UVLO), Thermal Shut Down (TSD), Over Voltage Detection (OVD), Under Voltage Detection (UVD), Over Current Protection (OCP), Short Circuit Protection (SCP)
- ●HQFN024-A3-0404A (Size: 4 mm X 4 mm, 0.5 mm pitch), 24pin Plastic Quad Flat Non-leaded Package Heat Slug Down (QFN Type)

#### DESCRIPTION

NN30295A is a synchronous DC-DC Step down Regulator (1-ch) comprising of a Controller IC and two power MOSFETs and employs the hysteretic control system.

By this system, when load current changes suddenly, it responds at high speed and minimizes the changes of output voltage.

Since it is possible to use capacitors with small capacitance and it is unnecessary to add external parts for system phase compensation, this IC realizes downsizing of set and reducing in the number of external parts. Output voltage is adjustable by user.

Maximum current is 6 A.

## **APPLICATIONS**

High Current Distributed Power Systems such as

- · HDDs (Hard Disk Drives)
- · SSDs (Solid State Drives)
- · PCs
- · Game consoles
- Servers
- · Security Cameras
- Network TVs
- · Home Appliances
- · OA Equipment etc.

## SIMPLIFIED APPLICATION



Notes) This application circuit is an example. The operation of mass production set is not guaranteed. You should perform enough evaluation and verification on the design of mass production set. You are fully responsible for the incorporation of the above application circuit and information in the design of your equipment.

#### **EFFICIENCY CURVE**



Condition )

 $V_{IN} = 5.0 \text{ V}$ , Vout = 1.2 V , 1.8 V , 3.3 V, Lo = 1  $\mu$ H, Co = 44  $\mu$ F (22  $\mu$ F x 2), Frequency = 500 kHz



#### **ABSOLUTE MAXIMUM RATINGS**

| Parameter                      | Symbol                 | Rating                            | Unit | Notes  |
|--------------------------------|------------------------|-----------------------------------|------|--------|
| Cupply voltage                 | V <sub>IN</sub>        | 6.0                               | V    | *1     |
| Supply voltage                 | VDD                    | 3.6                               | V    | *1     |
| Operating free-air temperature | T <sub>opr</sub>       | - 40 to + 85                      | °C   | *2     |
| Operating junction temperature | T <sub>j</sub>         | - 40 to + 150                     | °C   | *2     |
| Storage temperature            | T <sub>stg</sub>       | - 55 to + 150                     | °C   | *2     |
| Innut Voltage Range            | EN,VFB,VOUT            | -0.3 to ( V <sub>IN</sub> + 0.3 ) | V    | *1, *3 |
| Input Voltage Range            | SCL,SDA                | -0.3 to ( VDD + 0.3 )             | V    | *1, *3 |
| Output Voltage Range           | LX,PGOOD               | -0.3 to ( V <sub>IN</sub> + 0.3 ) | V    | *1, *3 |
| ESD                            | HBM (Human Body Model) | 2                                 | kV   | _      |

Notes) Do not apply external currents and voltages to any pin not specifically mentioned.

This product may sustain permanent damage if subjected to conditions higher than the above stated absolute maximum rating.

This rating is the maximum rating and device operating at this range is not guaranteeable as it is higher than our stated recommended operating range. When subjected under the absolute maximum rating for a long time, the reliability of the product may be affected.

# **■ POWER DISSIPATION RATING**

| PACKAGE                                                                  | $\theta_{JA}$ | PD ( Ta = 25 °C) | PD ( Ta = 85 °C ) | Notes |
|--------------------------------------------------------------------------|---------------|------------------|-------------------|-------|
| 24 pin Plastic Quad Flat Non-leaded Package<br>Heat Slug Down (QFN Type) | 61.6 °C / W   | 2.03 W           | 1.06 W            | *1    |

Note). For the actual usage, please refer to the PD-Ta characteristics diagram in the package specification, follow the power supply voltage, load and ambient temperature conditions to ensure that there is enough margin and the thermal design does not exceed the allowable value.

<sup>\*1:</sup>Glass Epoxy Substrate ( 4 Layers ) [ Glass-Epoxy: 50 X 50 X 0.8 t ( mm ) ], Die Pad Exposed , Soldered.



#### CAUTION

Although this has limited built-in ESD protection circuit, but permanent damage may occur on it. Therefore, proper ESD precautions are recommended to avoid electrostatic damage to the MOS gates

<sup>\*1:</sup>The values under the condition not exceeding the above absolute maximum ratings and the power dissipation. V<sub>IN</sub> is voltage for AVIN, PVIN. VDD is voltage for VDD.

<sup>\*2:</sup>Except for the power dissipation, operating ambient temperature, and storage temperature, all ratings are for Ta = 25 °C.

<sup>\*3:(</sup> $V_{IN}$  + 0.3) V must not exceed 6 V. (VDD + 0.3) V must not be exceeded 3.6 V.



# **■ RECOMMENDED OPERATING CONDITIONS**

| Parameter             | Pin Name | Min.  | Тур. | Max.                  | Unit | Notes |
|-----------------------|----------|-------|------|-----------------------|------|-------|
|                       | AVIN     | 4.5   | 5.0  | 5.6                   | V    | _     |
| Supply voltage range  | PVIN     | 3.1   | 5.0  | 5.6                   | V    | _     |
|                       | VDD      | 1.7   | 1.85 | 3.3                   | V    | _     |
|                       | EN       | - 0.3 | _    | V <sub>IN</sub> + 0.3 | V    | *1    |
| Input Voltage Range   | SDA      | - 0.3 | _    | VDD + 0.3             | V    | *1    |
|                       | SCL      | - 0.3 | _    | VDD + 0.3             | V    | *1    |
| Output Valta as Bassa | LX       | - 0.3 | _    | V <sub>IN</sub> + 0.3 | V    | *1    |
| Output Voltage Range  | PGOOD    | - 0.3 | _    | V <sub>IN</sub> + 0.3 | V    | *1    |

Note) Do not apply external currents and voltages to any pin not specifically mentioned.

Voltage values, unless otherwise specified, are with respect to GND. GND is voltage for AGND, PGND. AGND = PGND Vin is voltage for AVIN, PVIN. AVIN = PVIN.

The values under the condition not exceeding the above absolute maximum ratings and the power dissipation.

<sup>\*1 : (</sup>  $V_{IN}$  + 0.3 ) V must not be exceeded 6 V. (VDD + 0.3) V must not be exceeded 3.6 V.



# **ELECRTRICAL CHARACTERISTICS**

Co = 22  $\mu$ F X 2, Lo= 1  $\mu$ H, VOUT Setting = 1.0 V,  $V_{IN}$  = AV $_{IN}$  = PV $_{IN}$  = 5 V, Switching Frequency = 1 MHz, MODE = Low (Skip),  $T_a$  = 25 °C ± 2 °C unless otherwise noted.

| Barranatar                                      | O multi al         | O a sa alisti a sa                                                            |       | Limits |                       | 1124 | NI-4- |
|-------------------------------------------------|--------------------|-------------------------------------------------------------------------------|-------|--------|-----------------------|------|-------|
| Parameter                                       | Symbol             | Condition                                                                     | Min   | Тур    | Max                   | Unit | Note  |
| Current Consumption                             |                    |                                                                               |       |        |                       |      |       |
| Consumption current at active                   | IVDDACT            | CTL1 = 5 V, $I_{OUT}$ = 0 A<br>RFB1 = 1.0 k $\Omega$<br>RFB2 = 1.5 k $\Omega$ | _     | 400    | 700                   | μA   | _     |
| Consumption current at standby                  | IVDDSTB            | EN = 0 V, I <sub>OUT</sub> = 0 A                                              | -     | _      | 2                     | μΑ   | _     |
| Enable Pin Characteristics                      |                    |                                                                               | •     |        |                       |      |       |
| EN pin Low-level input voltage                  | V <sub>EN1</sub> L | _                                                                             | - 0.3 | _      | 0.3                   | V    | _     |
| EN pin High-level input voltage                 | V <sub>EN1</sub> H | _                                                                             | 1.5   | _      | V <sub>IN</sub> + 0.3 | V    | _     |
| EN pin leak current                             | ILEAKEN1           | EN = 5 V                                                                      | _     | 3.5    | 10.0                  | μΑ   | _     |
| Internal Reference Characteristics              | -                  |                                                                               |       |        | •                     |      | -     |
| VFB comparator threshold                        | VFBTS              | _                                                                             | 0.595 | 0.603  | 0.611                 | V    | _     |
| Under Voltage Lock Out                          |                    |                                                                               | •     |        |                       |      |       |
| PVIN UVLO start voltage 1                       | Vuvlodet1          | PV <sub>IN</sub> = 5 V to 0 V                                                 | 2.45  | 2.60   | 2.75                  | V    | _     |
| PVIN UVLO recover voltage 1                     | Vuvlohys1          | PV <sub>IN</sub> = 0 V to 5 V                                                 | 50    | 200    | 350                   | mV   | _     |
| AVIN UVLO start voltage 2                       | VUVLODET2          | $AV_{IN} = 5 V to 0 V$                                                        | 3.25  | 3.40   | 3.55                  | V    | _     |
| AVIN UVLO recover voltage 2                     | Vuvlohys2          | AV <sub>IN</sub> = 0 V to 5 V                                                 | 10    | 100    | 250                   | mV   | _     |
| VDD UVLO start voltage 2                        | Vuvlodet3          | VDD = 3 V to 0 V                                                              | 1.00  | 1.25   | 1.50                  | V    | _     |
| VDD UVLO recover voltage 2                      | Vuvlohys3          | VDD = 0 V to 3 V                                                              | 10    | 50     | 90                    | mV   | _     |
| PGOOD Pin Characteristics                       |                    |                                                                               | •     |        | ,                     |      |       |
| PGOOD Threshold 1<br>(VFB ratio for UVD detect) | VTHPG1             | PGOOD : High to Low                                                           | 78    | 85     | 92                    | %    | _     |
| PGOOD Hysteresis 1<br>(UVD Hysteresis)          | VHYSPG1            | PGOOD : Low to High                                                           | 2     | 5      | 8                     | %    | _     |
| PGOOD Threshold 2<br>(VFB ratio for OVD detect) | VTHPG2             | PGOOD : High to Low                                                           | 108   | 115    | 122                   | %    | _     |
| PGOOD Hysteresis 2<br>(OVD Hysteresis)          | VHYSPG2            | PGOOD : Low to High                                                           | 2     | 5      | 8                     | %    | _     |
| PGOOD ON resistance                             | RPG                | EN = 0 V                                                                      | _     | 10     | 15                    | Ω    | _     |



# **ELECRTRICAL CHARACTERISTICS** ( Continued )

Co = 22  $\mu$ F X 2, Lo= 1  $\mu$ H, VOUT Setting = 1.0 V,  $V_{IN}$  = AV $_{IN}$  = PV $_{IN}$  = 5 V, Switching Frequency = 1 MHz, MODE = Low (Skip),  $T_a$  = 25 °C ± 2 °C unless otherwise noted.

| Davameter                                      | Symbol  | Condition                                                                                             |     | Limits |     | Unit        | Note |
|------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------|-----|--------|-----|-------------|------|
| Parameter                                      | Symbol  | Condition                                                                                             | Min | Тур    | Max | Unit        | Note |
| DC-DC Characteristics                          |         |                                                                                                       |     |        |     |             |      |
| DC-DC line regulation                          | DDREGIN | PVIN = 4.5 V to 5.6 V<br>I <sub>OUT</sub> = - 1.5 A                                                   | _   | 0.5    | 1.5 | %/V         | 1    |
| DC-DC load regulation                          | DDREGLD | $I_{OUT} = -10 \text{ mA to } -6 \text{ A}$                                                           | _   | 3      | _   | %           | *1   |
| DC-DC output current limit                     | DDILMT  | _                                                                                                     | _   | 9.0    | _   | А           | *1   |
| DC-DC efficiency 1                             | DDEFF1  | I <sub>OUT</sub> = - 10 mA                                                                            | _   | 70     | _   | %           | *1   |
| DC-DC efficiency 2                             | DDEFF2  | $I_{OUT} = -4 A$                                                                                      | _   | 81     | _   | %           | *1   |
| DC-DC output ripple voltage 1                  | DDvrpl1 | I <sub>OUT</sub> = - 10 mA                                                                            | _   | 25     | _   | mV<br>[p-p] | *1   |
| DC-DC output ripple voltage 2                  | DDvrpl2 | I <sub>OUT</sub> = -4 A                                                                               | _   | 10     | _   | mV<br>[p-p] | *1   |
| DC-DC load transient response                  | DDdvac  | $I_{OUT} = -100 \text{ mA} \leftrightarrow -4 \text{ A}$<br>$\Delta t = 0.5 \text{ A} / \mu \text{s}$ | _   | 20     | _   | mV          | *1   |
| DC-DC High Side MOS ON resistance              | DDronh  | VGS = 5 V                                                                                             | _   | 25     | 50  | mΩ          |      |
| DC-DC Low Side MOS ON resistance               | DDRONL  | VGS = 5 V                                                                                             | _   | 25     | 50  | mΩ          |      |
| PROTECTION                                     |         |                                                                                                       |     |        |     |             |      |
| DC-DC Output GND Short<br>Protection Threshold | DDshpth | FB = 0.6 V to 0.0 V                                                                                   | 55  | 70     | 85  | %           | _    |

<sup>\*1 :</sup> Typical Value checked by design.



# **ELECRTRICAL CHARACTERISTICS** ( Continued )

Co = 22  $\mu$ F X 2, Lo= 1  $\mu$ H, VOUT Setting = 1.0 V,  $V_{IN}$  = AV $_{IN}$  = PV $_{IN}$  = 5 V, Switching Frequency = 1 MHz, MODE = Low (Skip),  $T_a$  = 25 °C  $\pm$  2 °C unless otherwise noted.

|     | Darameter                               | Cumbal   | Condition                                        |            | Limits |     | I Imit     | Note |  |
|-----|-----------------------------------------|----------|--------------------------------------------------|------------|--------|-----|------------|------|--|
|     | Parameter                               | Symbol   | Condition                                        | Min        | Тур    | Max | Unit       | Note |  |
|     | Soft-Start Timing                       |          |                                                  |            |        |     |            |      |  |
|     | SS Charge Current                       | Isschg   | V <sub>SS</sub> = 0.3 V                          | - 4        | -2     | _   | μΑ         |      |  |
|     | SS Discharge Resistance (Shut-down)     | Rssdis   | EN = 0 V, I <sub>OUT</sub> = 0 A                 | _          | 2      | 4   | <b>k</b> Ω | _    |  |
|     | Switching Frequency Adjustment          |          |                                                  |            |        |     |            |      |  |
|     | DC-DC Switching Frequency 1             | DDFSW1   | I <sub>OUT</sub> = -6 A<br>I2C Setting: 10h:10h  | _          | 500    | _   | kHz        | *1   |  |
|     | DC-DC Switching Frequency 2             | DDFSW2   | I <sub>OUT</sub> = - 6 A<br>I2C Setting: 10h:30h | _          | 1000   | _   | kHz        | *1   |  |
|     | DC-DC Switching Frequency 3             | DDFSW3   | I <sub>OUT</sub> = - 6 A<br>I2C Setting: 10h:70h | _          | 2000   | _   | kHz        | *1   |  |
| [ 5 | Soft-Start Timing                       |          |                                                  |            |        |     |            |      |  |
|     | VFB pin leak current 1                  | ILEAKFB1 | VFB = 0 V                                        | - 1        | _      | 1   | μΑ         | _    |  |
|     | VFB pin leak current 2                  | ILEAKFB2 | VFB = 3.6 V                                      | <b>–</b> 1 | _      | 1   | μΑ         | _    |  |
| [   | DC-DC                                   |          |                                                  |            |        |     |            |      |  |
|     | MIN Input and output voltage difference | DV       | DV = PVIN – VOUT                                 | _          | 2      | _   | V          | *1   |  |

<sup>\*1 :</sup> Typical Value checked by design.



# APPLICATION INFORMATION REFERENCE VALUES FOR DESIGN

Co = 22  $\mu$ F X 2, Lo= 1  $\mu$ H, VOUT Setting = 1.0 V,  $V_{IN}$  = AV $_{IN}$  = PV $_{IN}$  = 5 V, Switching Frequency = 1 MHz, MODE = Low (Skip),  $T_a$  = 25 °C  $\pm$  2 °C unless otherwise noted.

| Danamatan.                                                         | 0          | O a malitia m                                                                                           | Refe                      | rence V | 'alues                     | 11!1 | N-4- |
|--------------------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------|---------------------------|---------|----------------------------|------|------|
| Parameter                                                          | Symbol     | Condition                                                                                               | Min                       | Тур     | Max                        | Unit | Note |
| <sup>2</sup> C Bus ( Internal I/O Stage Characte                   | eristics ) |                                                                                                         |                           |         |                            |      |      |
| Low-level input voltage                                            | VIL1       | Voltage which recognized that SDA and SCL are Low-level                                                 | -0.5                      | _       | 0.3×<br>VDD                | V    | *1   |
| High-level input voltage                                           | VIH1       | Voltage which recognized that SDA and SCL are High-level                                                | 0.7×<br>VDD               | _       | VDD <sub>max</sub><br>+0.5 | V    | *1   |
| Low-level output voltage 1                                         | VOL1       | VDD > 2 V<br>SDA (sink current=3 mA)                                                                    | 0                         | _       | 0.4                        | V    | _    |
| Low-level output voltage 2                                         | VOL2       | VDD < 2 V<br>SDA (sink current=3 mA)                                                                    | 0                         | _       | 0.2×<br>VDD                | V    | _    |
| Input current each I/O pin                                         | IL         | SDA, SCL = $0.1 \times VDD_{max}$ to $0.9 \times VDD_{max}$                                             | -10                       | _       | 10                         | μΑ   | _    |
| SCL clock frequency                                                | FOSC       | _                                                                                                       | 0                         | _       | 400                        | kHz  | _    |
| Hysteresis of Schmitt trigger input 1                              | Vhys1      | V <sub>IO</sub> > 2 V,<br>Hysteresis 1 of SDA, SCL                                                      | 0.05×<br>VDD              | _       | _                          | V    | *2   |
| Hysteresis of Schmitt trigger input 2                              | Vhys2      | V <sub>IO</sub> < 2 V,<br>Hysteresis 2 of SDA, SCL                                                      | 0.1×<br>VDD               | _       | _                          | V    | *2   |
| Output fall time from V <sub>IHmin</sub> to V <sub>ILmax</sub>     | Tof        | Bus capacitance : 10pF to 400pF $I_P \le 6$ mA, $(V_{OLmax} = 0.6 \text{ V})$ $I_P$ : Max. sink current | 20+<br>0.1×C <sub>b</sub> | _       | 250                        | ns   | *2   |
| Pulse width of spikes which must be suppressed by the input filter | Tsp        | _                                                                                                       | 0                         | _       | 50                         | ns   | *2   |
| Capacitance for each I/O pin                                       | Ci         | _                                                                                                       | -                         | _       | 10                         | pF   | *2   |

Note) Checked by design, not production tested.

In case the pull-up voltage is not VDD, the threshold voltage (Vth) is fixed to ((VDD / 2)  $\pm$  (Schmitt width) / 2 ) and High-level, Low-level of input voltage are not specified.

 $<sup>^{\</sup>star}1$ : The input threshold voltage of I2C bus (Vth) is linked to VDD.

In this case, pay attention to Low-level (max.) value ( $V_{\text{ILmax}}$ ).

It is recommended that the pull-up voltage of  $\ \ l^2C$  bus is set to the  $\ \ l^2C$  bus I/O stage supply voltage (VDD).

<sup>\*2 :</sup> The timing of Fast-mode devices in I2C-bus is specified as the following. All values referred to VIHmin and VILmax level.



# **APPLICATION INFORMATION** ( Continued ) REFERENCE VALUES FOR DESIGN

Co = 22  $\mu$ F X 2, Lo= 1  $\mu$ H, VOUT Setting = 1.0 V,  $V_{IN}$  = AV $_{IN}$  = PV $_{IN}$  = 5 V, Switching Frequency = 1 MHz, MODE = Low (Skip),  $T_a$  = 25 °C ± 2 °C unless otherwise noted.

| Developer                                                | Cumb al             | Condition                                                      | Refe                      | rence V | alues | Unit | Note |
|----------------------------------------------------------|---------------------|----------------------------------------------------------------|---------------------------|---------|-------|------|------|
| Parameter                                                | Symbol              | Condition                                                      | Min                       | Тур     | Max   | Unit | Note |
| I <sup>2</sup> C bus (Internal I/O stage characteri      | stics)              |                                                                |                           |         |       |      |      |
| Hold time (repeated) START condition                     | t <sub>HD:STA</sub> | The first clock pulse is generated after t <sub>HD:STA</sub> . | 0.6                       | _       | _     | μs   | *3   |
| Low period of the SCL clock                              | t <sub>LOW</sub>    | _                                                              | 1.3                       | _       | _     | μs   | *3   |
| High period of the SCL clock                             | t <sub>HIGH</sub>   | _                                                              | 0.6                       | _       | _     | μs   | *3   |
| Set-up time for a repeat START condition                 | t <sub>SU:STA</sub> | _                                                              | 0.6                       |         | _     | μs   | *3   |
| Data hold time                                           | t <sub>HD:DAT</sub> | _                                                              | 0                         | _       | 0.9   | μs   | *3   |
| Data set-up time                                         | t <sub>SU:DAT</sub> | _                                                              | 100                       | _       | _     | ns   | *3   |
| Rise time of both SDA and SCL signals                    | t <sub>r</sub>      | _                                                              | 20+<br>0.1×C <sub>b</sub> | _       | 300   | ns   | *3   |
| Fall time of both SDA and SCL signals                    | t <sub>f</sub>      | _                                                              | 20+<br>0.1×C <sub>b</sub> | _       | 300   | ns   | *3   |
| Set-up time of STOP condition                            | t <sub>SU:STO</sub> | _                                                              | 0.6                       | _       | _     | μs   | *3   |
| Bus free time between STOP and START condition           | t <sub>BUF</sub>    | _                                                              | 1.3                       |         | _     | μs   | *3   |
| Capacitive load for each bus line                        | Сь                  | _                                                              | _                         |         | 400   | pF   | *3   |
| Noise margin at the Low-level for each connected device  | V <sub>nL</sub>     | _                                                              | 0.1×<br>VDD               | _       | _     | V    | *3   |
| Noise margin at the High-level for each connected device | V <sub>nH</sub>     | _                                                              | 0.2×<br>VDD               |         |       | V    | *3   |

Note) Checked by design, not production tested.

 $^{\star}3$  : The timing of Fast-mode devices in I²C-bus is specified as the following. All values referred to V\_{IHmin} and V\_ILmax level.



S: START condition Sr: Repeat START condition

P: STOP condition



# **PIN CONFIGURATION**



# **PIN FUNCTIONS**

| Pin No. | Pin name          | Туре            | Description                                    |  |  |  |  |  |
|---------|-------------------|-----------------|------------------------------------------------|--|--|--|--|--|
| 1       |                   |                 |                                                |  |  |  |  |  |
| 2       |                   |                 |                                                |  |  |  |  |  |
| 3       | 1. 1/             |                 | D. MOOFFT 4 4 5                                |  |  |  |  |  |
| 4       | LX                | Output          | Power MOSFET output pin                        |  |  |  |  |  |
| 5       |                   |                 |                                                |  |  |  |  |  |
| 6       |                   |                 |                                                |  |  |  |  |  |
| 7       |                   |                 |                                                |  |  |  |  |  |
| 8       | PGND Ground       |                 | Ground pin for Power MOSFET                    |  |  |  |  |  |
| 9       |                   |                 |                                                |  |  |  |  |  |
| 10      | SCL               | Input           | I <sup>2</sup> C Interface Clock Input pin     |  |  |  |  |  |
| 11      | AGND              | Ground          | Ground pin                                     |  |  |  |  |  |
| 12      | EN                | Input           | ON/OFF control pin                             |  |  |  |  |  |
| 13      | SDA               | Input/Output    | I <sup>2</sup> C Interface Data I/O pin        |  |  |  |  |  |
| 14      | VDD               | Power<br>Supply | Power supply pin for Digital Circuit           |  |  |  |  |  |
| 15      | VFB               | Input           | Comparator negative input pin                  |  |  |  |  |  |
| 16      | VOUT              | Input           | Output voltage sense pin                       |  |  |  |  |  |
| 17      | SS                | Output          | Soft start capacitor connect pin               |  |  |  |  |  |
| 18      | AVIN              | Power supply    | Power supply pin                               |  |  |  |  |  |
| 19      | PGOOD             | Output          | Power good open drain pin                      |  |  |  |  |  |
| 20      | AGND              | Ground          | Ground pin                                     |  |  |  |  |  |
| 21      | BST               | Output          | Supply input pin for high side FET gate driver |  |  |  |  |  |
| 22      |                   |                 |                                                |  |  |  |  |  |
| 23      | PVIN Power supply |                 | Power supply pin for Power MOSFET              |  |  |  |  |  |
| 24      |                   |                 |                                                |  |  |  |  |  |
| 25      | AGND              | Ground          | Ground pin for radiation of heat               |  |  |  |  |  |
| 26      | PVIN              | Power supply    | Power supply pin for radiation of heat         |  |  |  |  |  |
| 27      | LX                | Output          | Power MOSFET output pin for radiation of heat  |  |  |  |  |  |

Notes) Concerning detail about pin description, please refer to OPERATION and APPLICATION INFORMATION section.



# **FUNCTIONAL BLOCK DIAGRAM**



Notes) This block diagram is for explaining functions. Part of the block diagram may be omitted, or it may be simplified.



#### **OPERATION**

Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

#### 1. Protection

# (1).Output Over-Current Protection (OCP) function And Short-Circuit Protection (SCP) function

- The Over Current Protection is activated at about 9 A (Typ.) During the OCP, the output voltage continues to drop at the specified current.
- 2) The Short-Circuit Protection function is implemented when the output voltage decreases and the VFB pin reaches to about 70 % of the set voltage of 0.6 V.
- 3) The SCP operates intermittently at 2 ms-ON, 16 ms OFF intervals.



Figure: OCP and SCP Operation

# (2).Over Voltage Detection (OVD) and Under Voltage Detection (UVD)

- 1). The NMOS connected to the PGOOD pin turns ON when the output voltage rises and the VFB pin voltage reaches 115 % of its set voltage (0.6 V).
- 2). After (1) above, the NMOS connected to the PGOOD pin is turned OFF after 1 ms when the output voltage drops and the VFB pin voltage reaches 110 % of its set voltage (0.6 V).
- 3). The NMOS connected to the PGOOD pin turns ON when the output voltage drops and the VFB pin voltage reaches 85 % of its set voltage (0.6 V).
- 4). After (3) above, the NMOS connected to the PGOOD pin is turned OFF after 1 ms when the output voltage drops and the VFB pin voltage reaches 90 % of its set voltage (0.6 V).

#### (3). Thermal Shut Down (TSD)

When the IC internal temperature becomes more than about 140  $^{\circ}$ C, TSD operates and DCDC turns off.



Figure: OVD and UVD Operation

#### 2. Output Voltage Setting

The Output Voltage is set by adjusting the value of the external resistors RFB1 and RFB2. The equation below represents the relation between the external resistors and VOUT.

$$(VIN = 5V, IOUT = -1 A, FCCM, Fsw = 1 MHz)$$



VOUT = 
$$-0.0119 \left( \frac{\text{RFB1}}{\text{RFB2}} \right)^2 + 0.616 \left( \frac{\text{RFB1}}{\text{RFB2}} \right) + 0.593$$

The following table represents the Feedback Resistor setting (RFB) Below resistors are recommended for following popular output voltage.

| VOUT [V] | RFB1 [Ω] | RFB2 [Ω] |
|----------|----------|----------|
| 1.8      | 3.0 k    | 1.5 k    |
| 1.2      | 1.0 k    | 1.0 k    |
| 1.0      | 1.0 k    | 1.5 k    |

Note: RFB2 can be set to a maximum value of 10 k $\Omega$ . A larger FBR2 value will be more susceptible to noise.

VFB comparator threshold is adjusted to  $\pm$  1.33 %, but the actual output voltage accuracy becomes more than  $\pm$  1.33 % due to the influence from the circuits other than VFB comparator.

In the case of VOUT setting = 1.0 V, the actual output voltage accuracy becomes  $\pm$  2 %.

(VIN = 5.0 V, IOUT = -1 A, Skip Mode, Fsw = 1 MHz).

11



Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

#### 3. Soft Start Setting

Soft Start function maintains the smooth control of the output voltage during start up by adjusting soft start time. When the CTL1 or CTL2 (or both) pin becomes High, the current (2 µA) begin to charge toward the external capacitor (Css) of SS pin, and the voltage of SS pin increases straightly.

Because the voltage of FB pin is controlled by the voltage of SS pin during start up, the voltage of FB increase straightly to the regulation voltage (0.6 V) together with the voltage of SS pin and keep the regulation voltage after that. On the other hand, the voltage of SS pin increase to about 2.8 V and keep the voltage. The calculation of Soft Start Time is as follows.

Soft Start Time(sec) = 
$$\frac{0.6}{2\mu} \times Css$$

When Css is set at 10 nF, soft-start time is approximately 3 ms.



Figure: Soft Start Operation

#### 4. Power ON / OFF sequence

- (1) When the EN pin is set to "High" after the VIN settles, UVLO is released if VIN exceeds its threshold, then the VREG starts up.
- (2) When VREG voltage exceeds its threshold, the SOFT START sequence is enabled. The capacitor connected to the SS pin begins to charge and the SS pin voltage increases linearly.
- (3) The VOUT pin (DCDC Output) voltage increases at the same rate as the SS pin. Normal operation begins after the VOUT pin reaches the set voltage.
- (4) When the EN pin is set to "Low", VREG and UVLO stop operation. The VOUT pin / SS pin voltage drops to 0  $^{\circ}$  V

Note: The SS pin capacitor should be discharged completely before restarting the startup sequence. An incomplete discharge process might result in an overshoot of the output voltage.



Soft Start Time (s) = 
$$\frac{0.6}{2 \,\mu}$$
 × Css



Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

#### 5. Inductor and Output Capacitor Setting





Given the desired input and output voltages, the inductor value and operating frequency determine the ripple Current.

$$\Delta IL = \frac{Eo \cdot (Ei - Eo)}{Ei \cdot Lo \cdot f}$$

$$Iox = \frac{\Delta IL}{2}$$

Highest efficiency operation is obtained at low frequency with small ripple current. However, achieving this requires a large inductor. There is a trade-off among component size, efficiency and operating frequency. A reasonable starting point is to choose a ripple current that is about 40 % of IOUT(MAX). The largest ripple current occurs at the highest VIN. To guarantee that ripple current does not exceed a specified maximum, the inductance should be chosen according to:

$$Lo \ge \frac{Eo \cdot (Ei - Eo)}{2Ei \cdot Iox \cdot f}$$
 @ Ei = Ei\_max

And its maximum current rating is

$$IL_{\text{max}} = \text{Io}_{\text{max}} + \frac{\Delta IL}{2} \ (@ Ei = Ei_{\text{max}})$$

The selection of COUT is primarily determined by the ESR (Rc) required to minimize voltage ripple and load transients. The output ripple Vrpl is approximately bounded by:

$$Vrpl = Vop - Vob = Ei \cdot \frac{Co \cdot Rc^{2}}{2Lo} + \frac{\Delta IL}{8Co \cdot f}$$
$$= Ei \cdot \frac{Co \cdot Rc^{2}}{2Lo} + \frac{Eo \cdot (Ei - Eo)}{8Ei \cdot Lo \cdot Co \cdot f^{2}}$$

From the above equation, to achieve desired output ripple, low ESR ceramic capacitors are recommended, and its required RMS current rating is:

$$Ic(rms)_max = \frac{\Delta IL}{2\sqrt{3}}$$
 (@ Ei = Ei\_max)



Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

#### 6. I2C-bus Interface

#### a.) Basic Rules

This IC, I2C-bus, is designed to correspond to the Standard-mode (100 kbps) and Fast-mode(400 kbps) devices in the version 2.1 of NXP's specification. However, it does not correspond to the HS-mode (to 3.4 Mbps). This IC will operate as a slave device in the I²C-bus system. This IC will not operate as a master device. The program operation check of this IC has not been conducted on the multi-master bus system and the mix-speed bus system, yet. The connected confirmation of this IC to the CBUS receiver also has not been checked. Please confirm with our company if the IC will be used in these mode systems. The I²C is the brand of NXP.

#### b.) START and STOP conditions

A High to Low transition on the SDA line while SCL is High is one such unique case. This situation indicates START condition. A Low to High transition on the SDA line while SCL is High defines STOP condition. START and STOP conditions are always generated by the master. After START condition occur, the bus will be busy. The bus is considered to be free again a certain time after the STOP condition.



Every byte put on the SDA line must be 8-bits long. The number of bytes that can be transmitted per transfer is unrestricted. Each byte has to be followed by an acknowledge bit. Data is transferred with the most significant bit (MSB) first.



#### d.) Data format

#### Slave Address

| Ì | A6 | A5 | A4 | А3 | A2 | A1 | A0 | R/W | Hex |
|---|----|----|----|----|----|----|----|-----|-----|
|   | 1  | 1  | 1  | 0  | 0  | 1  | 0  | х   | 72h |

#### Write mode



#### Read mode

#### d1.) When Sub address is not specified

When data is read without assigning sub-address, it is possible to read the value of sub-address specified in Write mode immediately before.



Ex) When writing data into address and reading data from "01 h".



#### d2.) When Sub address is specified





Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

# 6. I<sup>2</sup>C-bus Interface

| Sub     | R/W | Register<br>Name | l Bit   | Data  |      |      |             |    |    |    |    |      |         |  |
|---------|-----|------------------|---------|-------|------|------|-------------|----|----|----|----|------|---------|--|
| Address |     |                  |         | D7    | D6   | D5   | D4          | D3 | D2 | D1 | D0 |      |         |  |
| 10h     | R/W | D/M/             | CNIT    | CNT   | Name | _    | - FSEL[2:0] |    |    | _  | _  | FCCM | DCDCOFF |  |
| 1011    |     | CIVI             | Default | _     | 0    | 0    | 0           | -  | _  | 0  | 0  |      |         |  |
| 441     | R/W | 544 546          | D 0.44  | D 444 |      | Name | _           | _  | _  | _  |    | VDC  | [3:0]   |  |
| 11h     |     | /W DAC           | Default | 1     | -    | _    | _           | 0  | 0  | 0  | 0  |      |         |  |

| Sub     | R/W   | Register | Bit     | Data |    |       |      |    |    |      |         |
|---------|-------|----------|---------|------|----|-------|------|----|----|------|---------|
| Address | IK/VV | Name     | DIL     | D7   | D6 | D5    | D4   | D3 | D2 | D1   | D0      |
| 10h     | R/W   | CNT      | Name    | _    | FS | SEL[2 | ::0] | -  | -  | FCCM | DCDCOFF |
|         |       | CNI CNI  | Default | _    | 0  | 0     | 0    | -  | -  | 0    | 0       |

| Sub<br>Address | R/W   | Register<br>Name | Bit     | Data |    |    |    |          |    |    |    |
|----------------|-------|------------------|---------|------|----|----|----|----------|----|----|----|
|                |       |                  |         | D7   | D6 | D5 | D4 | D3       | D2 | D1 | D0 |
| 11h            | R/W   | DAC              | Name    | _    | _  | _  | _  | VDC[3:0] |    |    |    |
|                | FK/VV | DAC              | Default | _    | _  | _  | _  | 0        | 0  | 0  | 0  |

## D6-D4 (FSEL Setting)

|    | FREQUENCY |    |                  |  |  |
|----|-----------|----|------------------|--|--|
| D6 | D5        | D4 | (MHz)            |  |  |
| 0  | 0         | 0  | 1.00 ( Default ) |  |  |
| 0  | 0         | 1  | 0.50             |  |  |
| 0  | 1         | 0  | 0.75             |  |  |
| 0  | 1         | 1  | 1.00             |  |  |
| 1  | 0         | 0  | 1.25             |  |  |
| 1  | 0         | 1  | 1.50             |  |  |
| 1  | 1         | 0  | 1.75             |  |  |
| 1  | 1         | 1  | 2.00             |  |  |

#### D1: FCCM:

0 : Default ( Skip Mode )
1 : Force CCM Mode

### D0: DCDCOFF

0: Default (DCDC On)

1: DCDC Off

# D3-0 : DCDC Output Voltage Setting Register

|    | VDC | Output Voltage |    |                   |
|----|-----|----------------|----|-------------------|
| D3 | D2  | D1             | D0 | [V]               |
| 0  | 0   | 0              | 0  | 1.000 ( Default ) |
| 0  | 0   | 0              | 1  | 0.880             |
| 0  | 0   | 1              | 0  | 0.895             |
| 0  | 0   | 1              | 1  | 0.910             |
| 0  | 1   | 0              | 0  | 0.925             |
| 0  | 1   | 0              | 1  | 0.940             |
| 0  | 1   | 1              | 0  | 0.955             |
| 0  | 1   | 1              | 1  | 0.970             |
| 1  | 0   | 0              | 0  | 0.985             |
| 1  | 0   | 0              | 1  | 1.000             |
| 1  | 0   | 1              | 0  | 1.015             |
| 1  | 0   | 1              | 1  | 1.030             |
| 1  | 1   | 0              | 0  | 1.045             |
| 1  | 1   | 0              | 1  | 1.060             |
| 1  | 1   | 1              | 0  | 1.075             |
| 1  | 1   | 1              | 1  | 1.090             |
|    |     |                |    |                   |

Note) The required output voltage is set by changing the DAC step by 1 bit at a time. An interval of more than 50  $\mu$ s is required at every bit step while changing the DAC.



# **TYPICAL CHARACTERISTICS CURVES**

# (1) Output Ripple Voltage

Condition: VIN=5V, Vout = 1.0V, Frequency = 1000kHz, Skip Mode











# (1) Output Ripple Voltage

Condition: VIN=5V, Vout = 1.0V, Frequency = 1000kHz, FCCM Mode











# (2) Load transient

Condition : VIN = 5.0 V, Vout = 1.0 V, Frequency = 1 MHz, lout = 10 mA  $\leftrightarrow$  6 A ( 0.5 A /  $\mu s$  ) Skip Mode FCCM Mode





Condition : VIN = 5.0 V, Vout = 1.0 V, Frequency = 1 MHz, lout = 0.6 A  $\longleftrightarrow$  5.4 A ( 0.5 A /  $\mu s$  )





### (3) Efficiency

Condition : Vin = 5.0 V, Vout = 1.0 V / 1.2 V / 1.8V / 3.3V, L = 1  $\mu$ H, Cout = 44  $\mu$ F (22  $\mu$ F x 2), Frequency = 500 kHz

Condition : Vin = 5.0 V, Vout = 1.0 V / 1.2 V / 1.8V / 3.3V, L = 1  $\mu$ H, Cout = 44  $\mu$ F (22  $\mu$ F x 2), Frequency = 1 MHz







# (4) Load regulation

Condition: VIN = 5.0 V, Vout = 1.0 V, Frequency = 500 kHz





Condition: VIN = 5.0 V, Vout = 1.0 V, Frequency = 1 MHz





# (5) Line regulation

Condition: VIN = 5.0 V, Vout = 1.0 V, Frequency = 1 MHz, lout = 1.5 A







# (6) start/shut down



# (7) Short Current Protection







# (8) Switching Frequency

Condition: Vin = 5.0 V, Vout = 1.0 V, Frequency = 1 MHz, lout = 10 mA ~ 6 A





Condition: Vout = 1.0 V, Frequency = 1 MHz, lout = 3 A







# (9) Thermal Performance

Condition : VIN=5V, Vout = 1.0V, Frequency = 1000kHz, ILoad = 5A, FCCM Mode



# **Panasonic**

# PACKAGE INFORMATION (Reference Data)

# **Outline Drawing**

Package Code: HQFN024-A3-0404A

Unit: mm







0.50

2 80.0

Body Material: Br/Sb Free Epoxy Resin

Lead Material: Cu Alloy

Lead Finish Method: Pd Plating



## PACKAGE INFORMATION (Reference Data)

#### Power dissipation (Supplementary explanation)

#### [Experiment environment]

Power Dissipation (Technical Report) is a result in the experiment environment of SEMI standard conformity. (Ambient air temperature (Ta) is 25 degrees C)

#### [Supplementary information of PWB to be used for measurement]

The supplement of PWB information for Power Dissipation data (Technical Report) are shown below.

| Indication  | Total Layer | Resin Material |  |  |
|-------------|-------------|----------------|--|--|
| Glass-Epoxy | 1-layer     | FR-4           |  |  |
| 4-layer     | 4-layer     | FR-4           |  |  |

## [Notes about Power Dissipation (Thermal Resistance) ]

Power Dissipation values (Thermal Resistance) depend on the conditions of the surroundings, such as specification of PWB and a mounting condition, and a ambient temperature. (Power Dissipation (Thermal Resistance) is not a fixed value.)

The Power Dissipation value (Technical Report) is the experiment result in specific conditions (evaluation environment of SEMI standard conformity), and keep in mind that Power Dissipation values (Thermal resistance) depend on circumference conditions and also change.

#### [Definition of each temperature and thermal resistance]

Ta : Ambient air temperature

The temperature of the air is defined at the position where the convection, radiation, etc. don't affect the temperature value, and it's separated from the heating elements.

Tc : It's the temperature near the center of a package surface. The package surface is defined at the opposite side if the PWB.

Tj : Semiconductor element surface temperature (Junction temperature.)

Rth(j-c): The thermal resistance (difference of temperature of per 1 Watts) between a semiconductor element junction part and the package surface

Rth(c-a): The thermal resistance (difference of temperature of per 1 Watts) between the package surface and the ambient air

 $Rth(j\text{-}a): The \ thermal\ resistance\ (difference\ of\ temperature\ of\ per\ 1\ Watts)\ between\ a$  semiconductor element junction part and the ambient air





#### **IMPORTANT NOTICE**

- 1.The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements.
- 2. When using the LSI for new models, verify the safety including the long-term reliability for each product.
- 3. When the application system is designed by using this LSI, be sure to confirm notes in this book. Be sure to read the notes to descriptions and the usage notes in the book.
- 4.The technical information described in this book is intended only to show the main characteristics and application circuit examples of the products. No license is granted in and to any intellectual property right or other right owned by Panasonic Corporation or any other company. Therefore, no responsibility is assumed by our company as to the infringement upon any such right owned by any other company which may arise as a result of the use of technical information de-scribed in this book.
- 5. This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of our company.
- 6. This LSI is intended to be used for general electronic equipment.

Consult our sales staff in advance for information on the following applications: Special applications in which exceptional quality and reliability are required, or if the failure or malfunction of this LSI may directly jeopardize life or harm the human body.

Any applications other than the standard applications intended.

- (1) Space appliance (such as artificial satellite, and rocket)
- (2) Traffic control equipment (such as for automobile, airplane, train, and ship)
- (3) Medical equipment for life support
- (4) Submarine transponder
- (5) Control equipment for power plant
- (6) Disaster prevention and security device
- (7) Weapon
- (8) Others: Applications of which reliability equivalent to (1) to (7) is required

It is to be understood that our company shall not be held responsible for any damage incurred as a result of or in connection with your using the LSI described in this book for any special application, unless our company agrees to your using the LSI in this book for any special application.

- 7.This LSI is neither designed nor intended for use in automotive applications or environments unless the specific product is designated by our company as compliant with the ISO/TS 16949 requirements.
  - Our company shall not be held responsible for any damage incurred by you or any third party as a result of or in connection with your using the LSI in automotive application, unless our company agrees to your using the LSI in this book for such application.
- 8.If any of the products or technical information described in this book is to be exported or provided to non-residents, the laws and regulations of the exporting country, especially, those with regard to security export control, must be observed.
- 9. Please use this product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive.
  - Our company shall not be held responsible for any damage incurred as a result of your using the LSI not complying with the applicable laws and regulations.



#### **USAGE NOTES**

- 1. When designing your equipment, comply with the range of absolute maximum rating and the guaranteed operating conditions (operating power supply voltage and operating environment etc.). Especially, please be careful not to exceed the range of absolute maximum rating on the transient state, such as power-on, power-off and mode-switching. Otherwise, we will not be liable for any defect which may arise later in your equipment.
  - Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products.
- 2. Comply with the instructions for use in order to prevent breakdown and characteristics change due to external factors (ESD, EOS, thermal stress and mechanical stress) at the time of handling, mounting or at customer's process. When using products for which damp-proof packing is required, satisfy the conditions, such as shelf life and the elapsed time since first opening the packages.
- 3. Pay attention to the direction of LSI. When mounting it in the wrong direction onto the PCB (printed-circuit-board), it might smoke or ignite.
- 4. Pay attention in the PCB (printed-circuit-board) pattern layout in order to prevent damage due to short circuit between pins. In addition, refer to the Pin Description for the pin configuration.
- 5. Perform a visual inspection on the PCB before applying power, otherwise damage might happen due to problems such as a solder-bridge between the pins of the semiconductor device. Also, perform a full technical verification on the assembly quality, because the same damage possibly can happen due to conductive substances, such as solder ball, that adhere to the LSI during transportation.
- 6. Take notice in the use of this product that it might break or occasionally smoke when an abnormal state occurs such as output pin-VCC short (Power supply fault), output pin-GND short (Ground fault), or output-to-output-pin short (load short).
  - And, safety measures such as an installation of fuses are recommended because the extent of the abovementioned damage and smoke emission will depend on the current capability of the power supply.
- 7. The protection circuit is for maintaining safety against abnormal operation. Therefore, the protection circuit should not work during normal operation.
  - Especially for the thermal protection circuit, if the area of safe operation or the absolute maximum rating is momentarily exceeded due to output pin to VCC short (Power supply fault), or output pin to GND short (Ground fault), the LSI might be damaged before the thermal protection circuit could operate.
- 8. Unless specified in the product specifications, make sure that negative voltage or excessive voltage are not applied to the pins because the device might be damaged, which could happen due to negative voltage or excessive voltage generated during the ON and OFF timing when the inductive load of a motor coil or actuator coils of optical pick-up is being driven.
- 9. The product which has specified ASO (Area of Safe Operation) should be operated in ASO
- 10. Verify the risks which might be caused by the malfunctions of external components.
- 11. Connect the metallic plates on the back side of the LSI with their respective potentials (AGND, PVIN, LX). The thermal resistance and the electrical characteristics are guaranteed only when the metallic plates are connected with their respective potentials.

# Request for your special attention and precautions in using the technical information and semiconductors described in this book

- (1) If any of the products or technical information described in this book is to be exported or provided to non-residents, the laws and regulations of the exporting country, especially, those with regard to security export control, must be observed.
- (2) The technical information described in this book is intended only to show the main characteristics and application circuit examples of the products. No license is granted in and to any intellectual property right or other right owned by Panasonic Corporation or any other company. Therefore, no responsibility is assumed by our company as to the infringement upon any such right owned by any other company which may arise as a result of the use of technical information described in this book.
- (3) The products described in this book are intended to be used for general applications (such as office equipment, communications equipment, measuring instruments and household appliances), or for specific applications as expressly stated in this book.

  Consult our sales staff in advance for information on the following applications:
  - Special applications (such as for airplanes, aerospace, automotive equipment, traffic signaling equipment, combustion equipment, life support systems and safety devices) in which exceptional quality and reliability are required, or if the failure or malfunction of the products may directly jeopardize life or harm the human body.
  - It is to be understood that our company shall not be held responsible for any damage incurred as a result of or in connection with your using the products described in this book for any special application, unless our company agrees to your using the products in this book for any special application.
- (4) The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements.
- (5) When designing your equipment, comply with the range of absolute maximum rating and the guaranteed operating conditions (operating power supply voltage and operating environment etc.). Especially, please be careful not to exceed the range of absolute maximum rating on the transient state, such as power-on, power-off and mode-switching. Otherwise, we will not be liable for any defect which may arise later in your equipment.
  - Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products.
- (6) Comply with the instructions for use in order to prevent breakdown and characteristics change due to external factors (ESD, EOS, thermal stress and mechanical stress) at the time of handling, mounting or at customer's process. When using products for which damp-proof packing is required, satisfy the conditions, such as shelf life and the elapsed time since first opening the packages.
- (7) This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of our company.

20100202