

# MPQ3425-AEC1

3A, 55V Boost Converter with Programmable Switching Frequency, AEC-Q100 Qualified

## DESCRIPTION

The MPQ3425 is a current-mode, step-up converter with a 3.5A,  $90m\Omega$  internal switch that provides a highly efficient regulator with fast response. The MPQ3425 features programmed frequency of up to 2MHz that provides easy filtering and low noise. An external compensation pin allows for flexibility in setting loop dynamics and operates with small, low ESR ceramic output capacitors. The soft-start feature provides a small inrush current and can be programmed with an external capacitor. The MPQ3425 operates with an input voltage as low as 3.1V and can generate 48V at up to 350mA from a 12V supply.

Full protection features include under-voltage lockout (UVLO), current limiting, and thermal overload protection. The MPQ3425 is available in a low-profile QFN-14 (3mmx4mm) package with an exposed pad.

#### **FEATURES**

- Guaranteed Industrial and Automotive Temp Range Limits
- 3.5A, 90mΩ, 55V Power MOSFET
- Uses Small Capacitors and Inductors
- Wide Input Range: 3.1V to 22V
- Output Voltage up to 55V
- Programmable F<sub>SW</sub>: 300kHz 2MHz
- Programmable Under-Voltage Lockout (UVLO), Soft-Start, UVLO Hysteresis
- Micropower Shutdown <1µA</li>
- Thermal Shutdown
- Available in a QFN-14 (3mmx4mm) Package
- AEC-Q100 Qualified Grade 1

# **APPLICATIONS**

- Telecom and Power Supplies
- Microphones and Tuner Bias
- Automotive

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.

# TYPICAL APPLICATION





## ORDERING INFORMATION

| Part Number      | Package          | Top Marking |  |
|------------------|------------------|-------------|--|
| MPQ3425DL*       | QFN-14 (3mmx4mm) | 3425        |  |
| MPQ3425DL-AEC1** | QFN-14 (3mmx4mm) | 3425        |  |

\* For Tape & Reel, add suffix -Z (e.g. MPQ3425DL-Z)
For RoHS Compliant Packaging, add suffix -LF (e.g. MPQ3425DL-LF-Z)

\*\* For Tape & Reel, add suffix -Z (e.g. MPQ3425DL-AEC1-Z)
For RoHS Compliant Packaging, add suffix -LF (e.g. MPQ3425DL-AEC1-LF-Z)

# **PACKAGE REFERENCE**



| <b>ABSOLUTE MAXIMUM</b>                 | RATINGS (1)                  |
|-----------------------------------------|------------------------------|
| SW                                      | 0.5V to +55V                 |
| IN                                      | 0.5V to +22V                 |
| All other pins                          | 0.3V to +6.5V                |
| Continuous power dissipation            | $(T_A = +25^{\circ}C)^{(2)}$ |
| QFN-14                                  |                              |
| Junction temperature                    | 150°C                        |
| Lead temperature                        | 260°C                        |
| Storage temperature                     | 65°C to +150°C               |
| Recommended Operating                   | Conditions (3)               |
| Supply voltage (V <sub>IN</sub> )       | 3.1V to 22V                  |
| Output voltage (V <sub>OUT</sub> )      | 3.1V to 55V                  |
| Operating junct. temp (T <sub>J</sub> ) | - 40°C to +125°C             |

| Thermal Resistance | $oldsymbol{	heta}_{JA}$ | $\boldsymbol{\theta}_{JC}$ |       |
|--------------------|-------------------------|----------------------------|-------|
| QFN-14             | 50                      | . 12                       | .°C/W |

#### NOTES:

- Absolute maximum are rated under room temperature unless otherwise noted. Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J(MAX)\text{-}T_A)/\theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = V_{EN} = 5V$ ,  $T_J = -40$ °C to +125°C. Typical values are  $T_J = +25$ °C, unless otherwise noted.

| Parameter                                            | Symbol             | Condition                          | Min                                                                    | Тур           | Max   | Units         |      |
|------------------------------------------------------|--------------------|------------------------------------|------------------------------------------------------------------------|---------------|-------|---------------|------|
| Operating input voltage                              | $V_{IN}$           |                                    |                                                                        | 3.1           |       | 22            | V    |
| Under-voltage lockout                                |                    | V <sub>IN</sub> rising             | $T_J = +25^{\circ}C$<br>$T_J = -40^{\circ}C \text{ to } +125^{\circ}C$ | 2.8           |       | 3.1           | V    |
| Under-voltage lockout<br>hysteresis                  |                    | 0                                  | $ I_{J} = -40^{\circ}C \text{ to } +125^{\circ}C $                     | 2.75          | 250   | 3.15          | mV   |
| VDD voltage gate driver voltage supply               | V <sub>VDD</sub>   | C = 10nF                           |                                                                        |               |       | 6             | V    |
| Supply current (shutdown)                            | I <sub>IN-SD</sub> | $V_{EN} = 0V$                      |                                                                        |               |       | 1             | μA   |
| Supply current (quiescent)                           | I <sub>IN</sub>    | V <sub>FB</sub> = 1.35V            | $T_J = +25^{\circ}C$<br>$T_J = -40^{\circ}C \text{ to } +125^{\circ}C$ |               | 650   | 900<br>950    | μΑ   |
| Switching frequency                                  | F <sub>SW</sub>    | $FSET = 84.5k\Omega$               |                                                                        | 0.44          | 0.55  | 0.66          | MHz  |
| Minimum off time                                     | T <sub>OFF</sub>   | $V_{FB} = 0V$                      |                                                                        |               | 40    |               | ns   |
| Minimum on time (4)                                  | T <sub>ON</sub>    | $V_{FB} = 1.35V$                   |                                                                        |               | 100   |               | ns   |
| EN high threshold                                    |                    | V <sub>EN</sub> rising (switching) | $T_J = +25^{\circ}C$<br>$T_J = -40^{\circ}C \text{ to } +125^{\circ}C$ | 1.45<br>1.4   | 1.5   | 1.55<br>1.6   | V    |
| EN high threshold                                    |                    | V <sub>EN</sub> rising (micro      | power)                                                                 |               |       | 1.0           | V    |
| EN low threshold                                     |                    |                                    | $T_J = +25^{\circ}C$<br>$T_J = -40^{\circ}C$ to +125°C                 | 0.5<br>0.45   |       |               | V    |
| EN input bias current                                |                    | V <sub>EN</sub> = 0V, 5V           |                                                                        |               | 0.1   | 1             | μA   |
| UVLO hysteresis current into EN                      |                    | 1.0 < EN < 1.4                     |                                                                        |               | 4     |               | μΑ   |
| Soft-start current                                   | I <sub>SS</sub>    |                                    |                                                                        |               | 6     |               | μA   |
| FB voltage                                           | $V_{FB}$           |                                    | $T_J = +25^{\circ}C$<br>$T_J = -40^{\circ}C \text{ to } +125^{\circ}C$ | 1.200<br>1.19 | 1.225 | 1.250<br>1.26 | V    |
| FB input bias current                                |                    |                                    |                                                                        | -200          | -100  |               | nA   |
| Error amp voltage gain (4)                           | $A_{VEA}$          |                                    |                                                                        |               | 300   |               | V/V  |
| Error amp transconductance $(\frac{\mu A}{V})^{(4)}$ | G <sub>EA</sub>    |                                    |                                                                        |               | 160   |               | μΑ/V |
| Error amp output current (4)                         |                    |                                    |                                                                        |               | 20    |               | μA   |
| GCS: I(SW) / V <sub>COMP</sub> (4)                   | G <sub>CS</sub>    |                                    |                                                                        |               | 9     |               | A/V  |
| SW on resistance                                     | R <sub>ON</sub>    |                                    |                                                                        |               | 90    |               | mΩ   |
| SW current limit                                     | I <sub>LIMIT</sub> | Duty cycle = 0%                    | $T_J = +25^{\circ}C$<br>$T_J = -40^{\circ}C \text{ to } +125^{\circ}C$ | 3.5<br>3      | 5     |               | Α    |
| Thermal shutdown (4)                                 | T <sub>SD</sub>    |                                    |                                                                        |               | 160   |               | °C   |

#### NOTE:

<sup>4)</sup> Guaranteed by design, not tested in production.



# **PIN FUNCTIONS**

| QFN-14<br>Pin #          | Name | Description                                                                                                                                                                                                                                                                                                                            |
|--------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                        | COMP | <b>Compensation.</b> Connect a capacitor and resistor in series from COMP to AGND for loop stability.                                                                                                                                                                                                                                  |
| 2                        | EN   | <b>Regulator on/off control input.</b> A high input at EN turns on the converter; a low input at EN turns off the converter. When not in use, connect EN to the input source through a $100k\Omega$ pull-up resistor for automatic start-up if $V_{IN} > 6V$ . EN can also be used to program $V_{IN}$ UVLO. Do not leave EN floating. |
| 3                        | VIN  | Input supply. VIN must be bypassed locally.                                                                                                                                                                                                                                                                                            |
| 4, 5, 6                  | SW   | <b>Power switch output.</b> SW is the drain of the internal MOSFET switch. Connect the power inductor and output rectifier to SW.                                                                                                                                                                                                      |
| 7                        | VDD  | LDO output.                                                                                                                                                                                                                                                                                                                            |
| 8, 9, 10,<br>Exposed Pad | PGND | <b>Power ground.</b> The bottom exposed pad is the power ground. For best thermal resistance, solder the exposed pad to the underlying PCB.                                                                                                                                                                                            |
| 11                       | AGND | Analog ground. Connect AGND to the ground plane through the exposed pad.                                                                                                                                                                                                                                                               |
| 12                       | SS   | <b>Soft-start control.</b> Connect a soft-start capacitor to SS. The soft-start capacitor is charged with a constant current of $5\mu A$ . Leave SS disconnected if the soft-start is not needed.                                                                                                                                      |
| 13                       | FB   | Feedback input. Reference voltage is 1.25V. Connect a resistor divider to FB.                                                                                                                                                                                                                                                          |
| 14                       | FSET | <b>Frequency programming.</b> Connect a resistor from FSET to AGND. The voltage on FSET is regulated internally to 0.5V. The current flowing out of FSET sets the operation frequency linearly.                                                                                                                                        |
|                          |      | <b>Exposed pad.</b> The bottom exposed pad is the power ground. For best thermal resistance, solder the exposed pad to the underlying PCB.                                                                                                                                                                                             |



# TYPICAL CHARACTERISTICS

 $V_{IN}$  = 12V,  $V_{OUT}$  = 48V, L = 33 $\mu$ H,  $C_{OUT}$  = 4.7 $\mu$ F,  $f_{SW}$  = 300kHz,  $T_A$  = +25°C, unless otherwise noted.





# TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}$  = 12V,  $V_{OUT}$  = 48V, L = 33 $\mu$ H,  $C_{OUT}$  = 4.7 $\mu$ F,  $f_{SW}$  = 300kHz,  $T_A$  = +25°C, unless otherwise noted.





# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}$  = 12V,  $V_{OUT}$  = 48V, L = 33 $\mu$ H,  $C_{OUT}$  = 4.7 $\mu$ F,  $f_{SW}$  = 300kHz,  $T_A$  = +25°C, unless otherwise noted.









# **BLOCK DIAGRAM**



**Figure 1: Functional Block Diagram** 



### APPLICATION INFORMATION

Components referenced below apply to the "Typical Application Circuit".

# **Theory of Operation**

The MPQ3425 uses a constant-frequency, peakcurrent-mode boost regulation architecture to regulate feedback voltage. For operation details of the MPQ3425, refer to the functional block diagram on page 8.

At the beginning of each cycle, the N-channel MOSFET switch is turned on, forcing the inductor current to rise. The current at the source of the switch is measured internally and converted to a voltage by the current sense amplifier. That voltage is compared to the error voltage at COMP. The voltage at the output of the error amplifier is an amplified version of the difference between the 1.225V reference voltage and the feedback voltage.

When theses two voltages are equal, the PWM comparator turns the switch off. The inductor current flows to the output capacitor through the external rectifier diode. This causes the inductor current to decrease. The peak inductor current is controlled by the COMP voltage, which is controlled by the output voltage. The output voltage is regulated by the inductor current to satisfy the load. Current mode regulation improves transient response and control loop stability.

## **Selecting the Switching Frequency**

The switching frequency is set by R5 and can be calculated with Equation (1):

$$F_{SET} = 23 \times (R5^{-0.86})$$
 (1)

Where R5 is in  $k\Omega$ . See Table 1 for more frequency options

#### **UVLO Hysteresis**

The MPQ3425 features a programmable UVLO hysteresis (see Figure 2). When VIN powers up, a 4 $\mu$ A current sink is applied to the resistor divider attached to EN. Therefore, VIN must increase by an extra amount to overcome the current sink. This extra amount is the current sink times the resistor from VIN to EN. Once EN reaches 1.5V, the current sink turns off to create the reverse hysteresis for VIN falling.



Figure 2: UVLO Hysteresis

UVLO hysteresis can be calculated with Equation (2):

UVLOHysteresis = 
$$4\mu A \times R_{TOP}$$
 (2)

**Table 1: Frequency Selection** 

| R5 (kΩ) | Freq (MHz) |
|---------|------------|
| 180     | 0.26       |
| 160     | 0.29       |
| 150     | 0.31       |
| 143     | 0.32       |
| 66.5    | 0.62       |
| 35.7    | 1.06       |
| 25      | 1.44       |
| 18      | 1.91       |
| 16      | 2.12       |
| 14      | 2.37       |

#### **Selecting the Soft-Start Capacitor**

The MPQ3425 uses a soft-start timer that limits the voltage at COMP during start-up to prevent excessive current at input. This prevents premature termination of the source voltage at start-up due to an input current overshoot.

When power is applied to the MPQ3425 and enable is asserted, a  $5\mu A$  internal current source charges the external capacitor at SS. As the SS capacitor is charged, the SS voltage rises. When the SS voltage reaches 250mV, the MPQ3425 begins switching at a quarter of the programmed frequency. This is known as frequency foldback mode.

At 800mV, the switching frequency becomes the programmed value. The soft-start ends when the voltage at SS reaches 2.5V. This limits the inductor current at start-up, forcing the input current to rise slowly to the current required to regulate the output voltage.



The soft-start period is determined with Equation (3):

$$t_{SS} = \frac{C_{SS} \times 10^{-9} \times 2.5V}{6\mu A}$$
 (3)

Where  $C_{SS}$  (nF) is the soft-start capacitor from SS to GND.

### **Setting the Output Voltage**

The output voltage is sensed through two sensing resistors in series (R2 and R3). The feedback voltage is 1.225V, typically. The output voltage can be calculated with Equation (4):

$$V_{OUT} = V_{REF} \times \left(1 + \frac{R2}{R3}\right) \tag{4}$$

Where R2 is the top feedback resistor, R3 is the bottom feedback resistor, and  $V_{\text{REF}}$  is the reference voltage (typically 1.225V).

Select feedback resistors in the 10k range or higher for optimum efficiency.

### Selecting the Input Capacitor

An input capacitor is required to supply AC ripple current to the inductor while limiting noise at the input source. A low ESR capacitor is required to keep the noise at the IC minimal. Ceramic capacitors are recommended, but tantalum or low ESR electrolytic capacitors are also sufficient.

Use an input capacitor with a value greater than  $4.7\mu F$ . The capacitor can be electrolytic, tantalum, or ceramic. However, since the capacitor absorbs the input switching current, it requires an adequate ripple current rating. Use a capacitor with an RMS current rating greater than the inductor ripple current. See the "Selecting the Inductor" section to determine the inductor ripple current.

To ensure stable operation, place the input capacitor as close to the IC as possible. Alternately, a smaller, high-quality, 0.1µF ceramic capacitor may be placed closer to the IC with the larger capacitor placed further away. If using this technique, it is recommended that the larger capacitor be tantalum or electrolytic. All ceramic capacitors should be placed close to the MPQ3425.

#### **Selecting the Output Capacitor**

The output capacitor is required to maintain the DC output voltage. Low ESR capacitors are recommended to keep the output voltage ripple low. The characteristics of the output capacitor also affect the stability of the regulation control system. Ceramic, tantalum, or low ESR electrolytic capacitors are recommended. With ceramic capacitors, the impedance of the capacitor at the switching frequency is dominated by the capacitance, so the output voltage ripple is independent of the ESR. The output voltage ripple can be estimated with Equation (5):

$$V_{RIPPLE} \cong \frac{(1 - \frac{V_{IN}}{V_{OUT}}) \times I_{LOAD}}{C_{OUT} \times F_{SW}}$$
 (5)

Where  $V_{\text{IN}}$  and  $V_{\text{OUT}}$  are the DC input and output voltages respectively,  $I_{\text{LOAD}}$  is the load current,  $F_{\text{SW}}$  is the switching frequency, and  $C_{\text{OUT}}$  is the capacitance of the output capacitor.

With tantalum or low ESR electrolytic capacitors, the ESR dominates the impedance at the switching frequency. The output ripple can be estimated with Equation (6):

$$V_{\text{RIPPLE}} \cong \frac{(1 - \frac{V_{\text{IN}}}{V_{\text{OUT}}}) \times I_{\text{LOAD}}}{C_{\text{OUT}} \times F_{\text{SW}}} + \frac{I_{\text{LOAD}} \times R_{\text{ESR}} \times V_{\text{OUT}}}{V_{\text{IN}}}$$
(6)

Where  $R_{\text{ESR}}$  is the equivalent series resistance of the output capacitors.

Choose an output capacitor to satisfy the output ripple and load transient requirements of the design. A  $4.7\mu F$  -  $22\mu F$  ceramic capacitor is suitable for most applications.

#### Selecting the Inductor

An inductor with a larger value results in less ripple current and a lower peak inductor current, reducing stress on the internal N-channel switch. However, the larger-value inductor has a larger physical size, higher series resistance, and lower saturation current.



Allow the peak-to-peak ripple current to be approximately 30-50% of the maximum input current. Ensure that the peak inductor current is below 75% of the current limit at the operating duty cycle to prevent regulation loss caused by the current limit. Also ensure that the inductor does not saturate under the worst-case load transient and start-up conditions. Calculate the required inductance value with Equation (7) and Equation (8):

$$L = \frac{V_{IN} \times (V_{OUT} - V_{IN})}{V_{OUT} \times F_{SW} \times \Delta I}$$
 (8)

$$I_{IN(max)} = \frac{V_{OUT} \times I_{LOAD(MAX)}}{V_{IN} \times \eta}$$
 (9)

Where  $I_{\text{LOAD}(\text{MAX})}$  is the maximum load current,  $\Delta I$  is the peak-to-peak inductor ripple current,  $\Delta I$ = (30% - 50%) x  $I_{LOAD (MAX)}$ , and  $\eta$  is the efficiency.

# **Selecting the Diode**

The output rectifier diode supplies current to the inductor when the internal MOSFET is off. Use a Schottky diode to reduce losses caused by the diode forward voltage and recovery time. The diode should be treated for a reverse voltage equal to or greater than the output voltage used. The average current rating must be greater than the maximum load current, and the peak current rating must be greater than the peak inductor current.

### Compensation

The output of the transconductance error amplifier (COMP) is used to compensate for the regulation control system. The system uses two poles ( $F_{P1}$  and  $F_{P2}$ ) and one zero ( $F_{Z1}$ ) to stabilize the control loop. F<sub>P1</sub> is set by the output capacitor (C<sub>OUT</sub>) and the load resistance (R<sub>LOAD</sub>). F<sub>P2</sub> is set by the compensation capacitor ( $C_{COMP}$ ).  $F_{Z1}$  is set by compensation resistor (R<sub>COMP</sub>) and C<sub>COMP</sub>.

These poles are determined by Equation (10). Equation (11), and Equation (12):

$$F_{P1} = \frac{1}{2 \times \Pi \times R_{LOAD} \times C_{OUT}} (Hz)$$
 (10)

$$F_{P2} = \frac{G_{EA}}{2 \times \Pi \times A_{VEA} \times C_{COMP}} (Hz)$$
 (11)

$$F_{z_1} = \frac{1}{2 \times \Pi \times R_{COMP} \times C_{COMP}} (Hz)$$
 (12)

Where R<sub>LOAD</sub> is the load resistance, G<sub>FA</sub> is the error amplifier transconductance, and AVEA is the error amplifier voltage gain.

The DC loop gain can be calculated with Equation (13):

$$A_{VDC} = \frac{A_{VEA} \times V_{IN} \times R_{LOAD} \times V_{FB} \times G_{CS}}{0.5 \times V_{OLT}^{2}} (V/V) \quad (13)$$

Where G<sub>CS</sub> is the compensation voltage to the inductor current gain, and the V<sub>FB</sub> is the feedback regulation threshold.

There is also a right-half-plane zero (F<sub>RHPZ</sub>) that exists in continuous conduction mode in stepup converters, where the inductor current does not drop to zero in each cycle. The frequency of the right-half-plane zero can be calculated with Equation (14):

$$F_{RHP} = \frac{R_{LOAD}}{2 \times \Pi \times L} \times (\frac{V_{IN}}{V_{OUT}})^2 (Hz) \quad (14)$$

11

Table 2 lists the recommended compensation components for different input voltages, output voltages, and capacitances of the most frequently used output ceramic capacitors. Ceramic capacitors have extremely low ESR values, so a second compensation capacitor from COMP to GND is not required.



| Table 2: | Component | Selection |
|----------|-----------|-----------|
|----------|-----------|-----------|

| V <sub>IN</sub> (V) | V <sub>OUT</sub> (V) | C <sub>OUT</sub> (µF) | Rcomp (kΩ) | C <sub>COMP</sub> (nF) | Switching Frequency (kHz) | Inductor (µH) |
|---------------------|----------------------|-----------------------|------------|------------------------|---------------------------|---------------|
| 3                   | 12                   | 4.7                   | 10         | 6.8                    | 600                       | 8.2           |
| 3                   | 12                   | 10                    | 15         | 6.8                    | 600                       | 8.2           |
| 3                   | 12                   | 22                    | 30         | 6.8                    | 600                       | 8.2           |
| 5                   | 12                   | 10                    | 12         | 4.9                    | 600                       | 6.8           |
| 5                   | 12                   | 22                    | 25         | 4.9                    | 600                       | 6.8           |
| 5                   | 18                   | 4.7                   | 12         | 4.9                    | 600                       | 10            |
| 5                   | 18                   | 10                    | 25         | 4.9                    | 600                       | 10            |
| 5                   | 18                   | 22                    | 50         | 4.9                    | 600                       | 10            |
| 12                  | 24                   | 4.7                   | 10         | 6.8                    | 600                       | 10            |
| 12                  | 24                   | 10                    | 20         | 6.8                    | 600                       | 10            |
| 12                  | 24                   | 22                    | 40         | 6.8                    | 600                       | 10            |
| 12                  | 48                   | 4.7                   | 30         | 4.7                    | 600                       | 33            |
| 12                  | 48                   | 10                    | 60         | 4.7                    | 600                       | 33            |
| 12                  | 48                   | 22                    | 60         | 10                     | 600                       | 33            |

For a faster control loop and better transient response, set the capacitor C7 to the recommended value in Table 2. Then, slowly increase the resistor (R6) and check the load step response on a bench to ensure that the ringing and overshoot on the output voltage at the edge of the load steps is minimal. Finally, the compensation needs to be checked by calculating the DC loop gain and the crossover frequency.

The crossover frequency where the loop gain drops to 0dB (a gain of 1) can be obtained visually by placing a -20dB/decade slope at each pole, and a +20dB/decade slope at each zero. The crossover frequency should be at least one decade below the frequency of the right-half-plane zero at the maximum output load current to obtain a high enough phase margin for stability.

### **PCB Layout Guidelines**

Efficient PCB layout is critical for stable operation and low noise. For best results, refer to the MPQ3425 demo board and follow the guidelines below.

- 1. Place all components as close to the IC as possible.
- Keep the path between L1, D1, and C<sub>OUT</sub> extremely short for minimal noise and ringing.
- Place C<sub>IN</sub> close to IN for best decoupling results
- Keep all feedback components close to FB to prevent noise injections on the FB trace.
- 5. Tie the ground return of  $C_{\text{IN}}$  and  $C_{\text{OUT}}$  close to GND.

5/24/2016



# **PACKAGE INFORMATION**

# QFN-14 (3mmx4mm)







RECOMMENDED LAND PATTERN

**SIDE VIEW** 

#### NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS
- 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH
- 3) LEAD COPLANARITY SHALL BE0.10 MILLIMETER MAX

**DETAIL A** 

- 4) DRAWING CONFORMS TO JEDEC MO229, VARIATION VEED-5.
- 5) DRAWING IS NOT TO SCALE

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.