

## Voltage Regulator – 2% and 4%

400 mA

### NCV4274, NCV4274A

#### Description

The NCV4274 and NCV4274A is a precision micro-power voltage regulator with an output current capability of 400 mA available in the DPAK, D2PAK and SOT-223 packages.

The output voltage is accurate within  $\pm 2.0\%$  or  $\pm 4.0\%$  depending on the version with a maximum dropout voltage of 0.5 V with an input up to 40 V. Low quiescent current is a feature drawing only 150  $\mu$ A with a 1 mA load. This part is ideal for automotive and all battery operated microprocessor equipment.

The regulator is protected against reverse battery, short circuit, and thermal overload conditions. The device can withstand load dump transients making it suitable for use in automotive environments.

#### Features

- 2.5, 3.3 V, 5.0 V, 8.5 V,  $\pm 2.0\%$  Output Options
- 2.5, 3.3 V, 5.0 V,  $\pm 4.0\%$  Output Options
- Low 150  $\mu$ A Quiescent Current at 1 mA load current
- 400 mA Output Current Capability
- Fault Protection
- +60 V Peak Transient Voltage with Respect to GND
  - -42 V Reverse Voltage
  - Short Circuit
  - Thermal Overload
- Very Low Dropout Voltage
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These are Pb-Free Devices



#### MARKING DIAGRAMS



X = A or blank  
 xx = Voltage Ratings  
 A = Assembly Location  
 L, WL = Wafer Lot  
 Y = Year  
 WW, W = Work Week  
 G, ■ = Pb-Free Package

(Note: Microdot may be in either location)

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 15 of this data sheet.

NOTE: Some of the devices on this data sheet have been DISCONTINUED. Please refer to the table on page 15.

# NCV4274, NCV4274A



Figure 1. Block Diagram

## Pin Definitions and Functions

| Symbol | Pin No. | Function                                                     |
|--------|---------|--------------------------------------------------------------|
| I      | 1       | Input; Bypass directly at the IC a ceramic capacitor to GND. |
| GND    | 2,4     | Ground                                                       |
| Q      | 3       | Output; Bypass with a capacitor to GND.                      |

1. DPAK 3LD package code 6025
2. D2PAK 3LD package code 6083

## ABSOLUTE MAXIMUM RATINGS

| Symbol                 | Pin Symbol, Parameter                                            | Condition | Min                | Max                | Unit |
|------------------------|------------------------------------------------------------------|-----------|--------------------|--------------------|------|
| $V_I$                  | I, Input-to-Regulator                                            | Voltage   | -42                | 45                 | V    |
| $I_I$                  |                                                                  | Current   | Internally Limited | Internally Limited |      |
| $V_I$                  | I, Input peak Transient Voltage to Regulator with Respect to GND |           |                    | 60                 | V    |
| $V_Q$                  | Q, Regulated Output                                              | Voltage   | $V_Q = V_I$        | -1.0               | V    |
| $I_Q$                  |                                                                  | Current   | Internally Limited | Internally Limited |      |
| $I_{GND}$              | GND, Ground Current                                              |           | -                  | 100                | mA   |
| $T_J$<br>$T_{Stg}$     | Junction Temperature<br>Storage Temperature                      |           | -50                | 150                | °C   |
| ESD <sub>HB</sub>      | ESD Capability, Human Body Model                                 |           | 4                  |                    | kV   |
| ESD <sub>MM</sub>      | ESD Capability, Machine Model                                    |           | 200                |                    | V    |
| ESD <sub>CD</sub><br>M | ESD Capability, Charged Device Model                             |           | 1                  |                    | kV   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

3. This device series incorporates ESD protection and is tested by the following methods:

ESD HBM tested per AEC-Q100-002 (EIA/JESD22-A114)

ESD MM tested per AEC-Q100-003 (EIA/JESD22-A115)

ESD CDM tested per EIA/JESD22-C101, Field Induced Charge Model

# NCV4274, NCV4274A

## OPERATING RANGE

| Symbol | Parameter                                | Condition | Min | Max | Unit |
|--------|------------------------------------------|-----------|-----|-----|------|
| $V_I$  | Input Voltage (8.5 V Version)            |           | 9.0 | 40  | V    |
| $V_I$  | Input Voltage (5.0 V Version)            |           | 5.5 | 40  | V    |
| $V_I$  | Input Voltage (3.3 V, and 2.5 V Version) |           | 4.5 | 40  | V    |
| $T_J$  | Junction Temperature                     |           | -40 | 150 | °C   |

## THERMAL RESISTANCE

| Symbol                       | Parameter           | Condition | Min | Max               | Unit |
|------------------------------|---------------------|-----------|-----|-------------------|------|
| $R_{thja}$                   | Junction-to-Ambient | DPAK      | -   | 70<br>(Note 4)    | °C/W |
| $R_{thja}$                   | Junction-to-Ambient | D2PAK     | -   | 60<br>(Note 4)    | °C/W |
| $R_{thjc}$                   | Junction-to-Case    | DPAK      | -   | 4                 | °C/W |
| $R_{thjc}$                   | Junction-to-Case    | D2PAK     | -   | 3                 | °C/W |
| $\Psi_{-JLX}, \Psi_{LX}$     | Junction-to-Tab     | SOT-223   | -   | 14.5<br>(Note 5)  | °C/W |
| $R_{\theta JA}, \theta_{JA}$ | Junction-to-Ambient | SOT-223   | -   | 169.7<br>(Note 5) | °C/W |

4. Soldered in, minimal footprint, FR4

5. 1 oz copper, 5 mm<sup>2</sup> copper area, FR4

## LEAD FREE SOLDERING TEMPERATURE AND MSL

| Symbol    | Parameter                                                          | Condition                                | Min    | Max    | Unit |
|-----------|--------------------------------------------------------------------|------------------------------------------|--------|--------|------|
| $T_{sld}$ | Lead Free Soldering, (Note 6)<br>Reflow (SMD styles only), Pb-Free | 60s – 150s Above 217s<br>40s Max at Peak | -      | 265 pk | °C   |
| MSL       | Moisture Sensitivity Level                                         | DPAK and D2PAK<br>SOT-223                | 1<br>3 | -<br>- |      |

6. Per IPC/JEDEC J-STD-020C

# NCV4274, NCV4274A

## ELECTRICAL CHARACTERISTICS

$-40^\circ\text{C} < T_J < 150^\circ\text{C}$ ;  $V_I = 13.5\text{ V}$  unless otherwise noted.

| Symbol                | Parameter                        | Test Conditions                                                                                                       | Min      | Typ | Max  | Min     | Typ | Max  | Unit                 |
|-----------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------|-----|------|---------|-----|------|----------------------|
|                       |                                  |                                                                                                                       | NCV4274A |     |      | NCV4274 |     |      |                      |
| <b>REGULATOR</b>      |                                  |                                                                                                                       |          |     |      |         |     |      |                      |
| $V_Q$                 | Output Voltage (8.5 V Version)   | $5\text{ mA} < I_Q < 200\text{ mA}$<br>$9.5\text{ V} < V_I < 40\text{ V}$                                             | 8.33     | 8.5 | 8.67 | —       | —   | —    | V                    |
| $V_Q$                 | Output Voltage (8.5 V Version)   | $5\text{ mA} < I_Q < 400\text{ mA}$<br>$9.5\text{ V} < V_I < 28\text{ V}$                                             | 8.33     | 8.5 | 8.67 | —       | —   | —    | V                    |
| $V_Q$                 | Output Voltage (5.0 V Version)   | $5\text{ mA} < I_Q < 400\text{ mA}$<br>$6\text{ V} < V_I < 28\text{ V}$                                               | 4.9      | 5.0 | 5.1  | 4.8     | 5.0 | 5.2  | V                    |
| $V_Q$                 | Output Voltage (5.0 V Version)   | $5\text{ mA} < I_Q < 200\text{ mA}$<br>$6\text{ V} < V_I < 40\text{ V}$                                               | 4.9      | 5.0 | 5.1  | 4.8     | 5.0 | 5.2  | V                    |
| $V_Q$                 | Output Voltage (3.3 V Version)   | $5\text{ mA} < I_Q < 400\text{ mA}$<br>$4.5\text{ V} < V_I < 28\text{ V}$                                             | 3.23     | 3.3 | 3.37 | 3.17    | 3.3 | 3.43 | V                    |
| $V_Q$                 | Output Voltage (3.3 V Version)   | $5\text{ mA} < I_Q < 200\text{ mA}$<br>$4.5\text{ V} < V_I < 40\text{ V}$                                             | 3.23     | 3.3 | 3.37 | 3.17    | 3.3 | 3.43 | V                    |
| $V_Q$                 | Output Voltage (2.5 V Version)   | $5\text{ mA} < I_Q < 400\text{ mA}$<br>$4.5\text{ V} < V_I < 28\text{ V}$                                             | 2.45     | 2.5 | 2.55 | 2.4     | 2.5 | 2.6  | V                    |
| $V_Q$                 | Output Voltage (2.5 V Version)   | $5\text{ mA} < I_Q < 200\text{ mA}$<br>$4.5\text{ V} < V_I < 40\text{ V}$                                             | 2.45     | 2.5 | 2.55 | 2.4     | 2.5 | 2.6  | V                    |
| $I_Q$                 | Current Limit                    | —                                                                                                                     | 400      | 600 | —    | 400     | 600 | —    | mA                   |
| $I_Q$                 | Quiescent Current                | $I_Q = 1\text{ mA}$<br>$V_Q = 8.5\text{ V}$<br>$V_Q = 5.0\text{ V}$<br>$V_Q = 3.3\text{ V}$<br>$V_Q = 2.5\text{ V}$   | —        | 195 | 250  | —       | —   | —    | $\mu\text{A}$        |
|                       |                                  | $I_Q = 250\text{ mA}$<br>$V_Q = 8.5\text{ V}$<br>$V_Q = 5.0\text{ V}$<br>$V_Q = 3.3\text{ V}$<br>$V_Q = 2.5\text{ V}$ | —        | 190 | 250  | —       | 190 | 250  | $\mu\text{A}$        |
|                       |                                  | $I_Q = 400\text{ mA}$<br>$V_Q = 8.5\text{ V}$<br>$V_Q = 5.0\text{ V}$<br>$V_Q = 3.3\text{ V}$<br>$V_Q = 2.5\text{ V}$ | —        | 145 | 250  | —       | 145 | 250  | $\mu\text{A}$        |
|                       |                                  | $I_Q = 250\text{ mA}$<br>$V_Q = 8.5\text{ V}$<br>$V_Q = 5.0\text{ V}$<br>$V_Q = 3.3\text{ V}$<br>$V_Q = 2.5\text{ V}$ | —        | 140 | 250  | —       | 140 | 250  | $\mu\text{A}$        |
|                       |                                  | $I_Q = 1\text{ mA}$<br>$V_Q = 8.5\text{ V}$<br>$V_Q = 5.0\text{ V}$<br>$V_Q = 3.3\text{ V}$<br>$V_Q = 2.5\text{ V}$   | —        | 10  | 15   | —       | —   | —    | mA                   |
|                       |                                  | $I_Q = 250\text{ mA}$<br>$V_Q = 8.5\text{ V}$<br>$V_Q = 5.0\text{ V}$<br>$V_Q = 3.3\text{ V}$<br>$V_Q = 2.5\text{ V}$ | —        | 10  | 15   | —       | 10  | 15   | mA                   |
|                       |                                  | $I_Q = 400\text{ mA}$<br>$V_Q = 8.5\text{ V}$<br>$V_Q = 5.0\text{ V}$<br>$V_Q = 3.3\text{ V}$<br>$V_Q = 2.5\text{ V}$ | —        | 13  | 20   | —       | 13  | 20   | mA                   |
|                       |                                  | $I_Q = 1\text{ mA}$<br>$V_Q = 8.5\text{ V}$<br>$V_Q = 5.0\text{ V}$<br>$V_Q = 3.3\text{ V}$<br>$V_Q = 2.5\text{ V}$   | —        | 12  | 20   | —       | 12  | 20   | mA                   |
|                       |                                  | $I_Q = 250\text{ mA}$<br>$V_Q = 8.5\text{ V}$<br>$V_Q = 5.0\text{ V}$<br>$V_Q = 3.3\text{ V}$<br>$V_Q = 2.5\text{ V}$ | —        | 20  | 35   | —       | —   | —    | mA                   |
|                       |                                  | $I_Q = 400\text{ mA}$<br>$V_Q = 8.5\text{ V}$<br>$V_Q = 5.0\text{ V}$<br>$V_Q = 3.3\text{ V}$<br>$V_Q = 2.5\text{ V}$ | —        | 20  | 35   | —       | 20  | 35   | mA                   |
|                       |                                  | $I_Q = 1\text{ mA}$<br>$V_Q = 8.5\text{ V}$<br>$V_Q = 5.0\text{ V}$<br>$V_Q = 3.3\text{ V}$<br>$V_Q = 2.5\text{ V}$   | —        | 30  | 45   | —       | 30  | 45   | mA                   |
|                       |                                  | $I_Q = 250\text{ mA}$<br>$V_Q = 8.5\text{ V}$<br>$V_Q = 5.0\text{ V}$<br>$V_Q = 3.3\text{ V}$<br>$V_Q = 2.5\text{ V}$ | —        | 28  | 45   | —       | 28  | 45   | mA                   |
|                       |                                  | $I_Q = 1\text{ mA}$<br>$V_Q = 8.5\text{ V}$<br>$V_Q = 5.0\text{ V}$<br>$V_Q = 3.3\text{ V}$<br>$V_Q = 2.5\text{ V}$   | —        | 250 | 500  | —       | —   | —    | mV                   |
|                       |                                  | $I_Q = 250\text{ mA}$<br>$V_Q = 8.5\text{ V}$<br>$V_Q = 5.0\text{ V}$<br>$V_Q = 3.3\text{ V}$<br>$V_Q = 2.5\text{ V}$ | —        | 250 | 500  | —       | 250 | 500  | mV                   |
|                       |                                  | $I_Q = 400\text{ mA}$<br>$V_Q = 8.5\text{ V}$<br>$V_Q = 5.0\text{ V}$<br>$V_Q = 3.3\text{ V}$<br>$V_Q = 2.5\text{ V}$ | —        | —   | 1.27 | —       | —   | 1.33 | V                    |
|                       |                                  | $I_Q = 1\text{ mA}$<br>$V_Q = 8.5\text{ V}$<br>$V_Q = 5.0\text{ V}$<br>$V_Q = 3.3\text{ V}$<br>$V_Q = 2.5\text{ V}$   | —        | —   | 2.05 | —       | —   | 2.1  | V                    |
| $\Delta V_Q$          | Load Regulation                  | $I_Q = 5\text{ mA}$ to $400\text{ mA}$                                                                                | —        | 7   | 20   | —       | 7   | 30   | mV                   |
| $\Delta V_Q$          | Line Regulation                  | $\Delta V_I = 12\text{ V}$ to $32\text{ V}$<br>$I_Q = 5\text{ mA}$                                                    | —        | 10  | 25   | —       | 10  | 25   | mV                   |
| $P_{SRR}$             | Power Supply Ripple Rejection    | $f_r = 100\text{ Hz}$ ,<br>$V_r = 0.5\text{ V}_{\text{PP}}$                                                           | —        | 60  | —    | —       | 60  | —    | dB                   |
| $\Delta V_Q/\Delta T$ | Temperature output voltage drift |                                                                                                                       | —        | 0.5 | —    | —       | 0.5 | —    | $\text{mV}/\text{K}$ |
| $T_{SD}$              | Thermal Shutdown Temperature*    | $I_Q = 5\text{ mA}$                                                                                                   | 165      | —   | 210  | 165     | —   | 210  | $^\circ\text{C}$     |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

\*Guaranteed by design, not tested in production

## NCV4274, NCV4274A



Figure 2. Measuring Circuit



Figure 3. Application Circuit

### TYPICAL CHARACTERISTIC CURVES



Figure 4. ESR Characterization – 3.3 V, 5 V and 8.5 V Versions



Figure 5. ESR Characterization – 2.5 V Version

## TYPICAL CHARACTERISTIC CURVES – 8.5 V VERSION



# NCV4274, NCV4274A

## TYPICAL CHARACTERISTIC CURVES – 8.5 V VERSION (continued)



Figure 12. Current Consumption vs. Input Voltage



Figure 13. Input Current vs. Input Voltage

# NCV4274, NCV4274A

## TYPICAL CHARACTERISTIC CURVES – 5.0 V VERSION



Figure 14. Output Voltage vs. Junction Temperature



Figure 15. Output Voltage vs. Input Voltage



Figure 16. Output Current vs. Input Voltage



Figure 17. Current Consumption vs. Output Current (High Load)



Figure 18. Current Consumption vs. Output Current (Low Load)



Figure 19. Drop Voltage vs. Output Current

# NCV4274, NCV4274A

## TYPICAL CHARACTERISTIC CURVES – 5.0 V VERSION (continued)



Figure 20. Current Consumption vs. Input Voltage



Figure 21. Input Current vs. Input Voltage

# NCV4274, NCV4274A

## TYPICAL CHARACTERISTIC CURVES – 3.3 V VERSION



**Figure 22. Output Voltage vs. Junction Temperature**



**Figure 23. Output Voltage vs. Input Voltage**



**Figure 24. Output Current vs. Input Voltage**



**Figure 25. Current Consumption vs. Output Current (High Load)**



**Figure 26. Current Consumption vs. Output Current (Low Load)**



**Figure 27. Voltage Drop vs. Output Current**

# NCV4274, NCV4274A

## TYPICAL CHARACTERISTIC CURVES – 3.3 V VERSION (continued)



Figure 28. Current Consumption vs. Input Voltage



Figure 29. Input Current vs. Input Voltage

# NCV4274, NCV4274A

## TYPICAL CHARACTERISTIC CURVES – 2.5 V VERSION



Figure 30. Output Voltage vs. Junction Temperature



Figure 31. Output Voltage vs. Input Voltage



Figure 32. Output Current vs. Input Voltage



Figure 33. Current Consumption vs. Output Current (High Load)



Figure 34. Current Consumption vs. Output Current (Low Load)



Figure 35. Voltage Drop vs. Output Current

## NCV4274, NCV4274A

### TYPICAL CHARACTERISTIC CURVES – 2.5 V VERSION (continued)



Figure 36. Current Consumption vs. Input Voltage



Figure 37. Input Current vs. Input Voltage

## APPLICATION DESCRIPTION

**Output Regulator**

The output is controlled by a precision trimmed reference and error amplifier. The PNP output has saturation control for regulation while the input voltage is low, preventing over saturation. Current limit and voltage monitors complement the regulator design to give safe operating signals to the processor and control circuits.

**Stability Considerations**

The input capacitor  $C_{I1}$  in Figure 2 is necessary for compensating input line reactance. Possible oscillations caused by input inductance and input capacitance can be damped by using a resistor of approximately  $1\ \Omega$  in series with  $C_{I2}$ .

The output or compensation capacitor helps determine three main characteristics of a linear regulator: startup delay, load transient response and loop stability.

The capacitor value and type should be based on cost, availability, size and temperature constraints. The aluminum electrolytic capacitor is the least expensive solution, but, if the circuit operates at low temperatures ( $-25^\circ\text{C}$  to  $-40^\circ\text{C}$ ), both the value and ESR of the capacitor will vary considerably. The capacitor manufacturer's data sheet usually provides this information.

The value for the output capacitor  $C_Q$  shown in Figure 2 should work for most applications; however, it is not necessarily the optimized solution. Stability is guaranteed at values  $C_Q \geq 2.2\ \mu\text{F}$  and an ESR  $\leq 2.5\ \Omega$  within the operating temperature range. Actual limits are shown in a graph in the Typical Performance Characteristics section.

**Calculating Power Dissipation in a Single Output Linear Regulator**

The maximum power dissipation for a single output regulator (Figure 3) is:

$$P_{D(\max)} = [V_{I(\max)} - V_{Q(\min)}]I_{Q(\max)} + V_{I(\max)}I_q \quad (\text{eq. 1})$$

Where:

$V_{I(\max)}$  is the maximum input voltage,

$V_{Q(\min)}$  is the minimum output voltage,

$I_{Q(\max)}$  is the maximum output current for the application, and

$I_q$  is the quiescent current the regulator consumes at  $I_{Q(\max)}$ .

Once the value of  $P_{D(\max)}$  is known, the maximum permissible value of  $R_{\theta JA}$  can be calculated:

$$R_{\theta JA} = \frac{(150\ \text{C} - T_A)}{P_D} \quad (\text{eq. 2})$$

The value of  $R_{\theta JA}$  can then be compared with those in the package section of the data sheet. Those packages with  $R_{\theta JA}$ 's less than the calculated value in Equation 2 will keep the die temperature below  $150^\circ\text{C}$ . In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heat sink will be required. The current flow and voltages are shown in the Measurement Circuit Diagram.

**Heat Sinks**

A heat sink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air.

Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of  $R_{\theta JA}$ :

$$R_{\theta JA} = R_{\theta JC} + R_{\theta CS} + R_{\theta SA} \quad (\text{eq. 3})$$

Where:

$R_{\theta JC}$  = the junction-to-case thermal resistance,

$R_{\theta CS}$  = the case-to-heat sink thermal resistance, and

$R_{\theta SA}$  = the heat sink-to-ambient thermal resistance.

$R_{\theta JC}$  appears in the package section of the data sheet.

Like  $R_{\theta JA}$ , it too is a function of package type.  $R_{\theta CS}$  and  $R_{\theta SA}$  are functions of the package type, heat sink and the interface between them. These values appear in data sheets of heat sink manufacturers. Thermal, mounting, and heat sinking are discussed in the [onsemi](#) application note [AN1040/D](#), available on the [onsemi](#) Website.

# NCV4274, NCV4274A

## ORDERING INFORMATION

| Device*         | Output Voltage Accuracy | Output Voltage | Package              | Shipping <sup>†</sup> |
|-----------------|-------------------------|----------------|----------------------|-----------------------|
| NCV4274ADT50RKG | 2%                      | 5.0 V          | DPAK<br>(Pb-Free)    | 2500 / Tape & Reel    |
| NCV4274AST33T3G | 2%                      | 3.3 V          | SOT-223<br>(Pb-Free) | 4000 / Tape & Reel    |

## DISCONTINUED (Note 7)

|                 |    |       |                      |                    |
|-----------------|----|-------|----------------------|--------------------|
| NCV4274ADS33R4G | 2% | 3.3 V | D2PAK<br>(Pb-Free)   | 800 / Tape & Reel  |
| NCV4274ADS50G   | 2% | 5.0 V | D2PAK<br>(Pb-Free)   | 50 Units / Rail    |
| NCV4274ADS50R4G | 2% | 5.0 V | D2PAK<br>(Pb-Free)   | 800 / Tape & Reel  |
| NCV4274DS50R4G  | 4% | 5.0 V | D2PAK<br>(Pb-Free)   | 800 / Tape & Reel  |
| NCV4274ADS85R4G | 2% | 8.5 V | D2PAK<br>(Pb-Free)   | 800 / Tape & Reel  |
| NCV4274DT33RKG  | 4% | 3.3 V | DPAK<br>(Pb-Free)    | 2500 / Tape & Reel |
| NCV4274DT50RKG  | 4% | 5.0 V | DPAK<br>(Pb-Free)    | 2500 / Tape & Reel |
| NCV4274AST25T3G | 2% | 2.5 V | SOT-223<br>(Pb-Free) | 4000 / Tape & Reel |
| NCV4274ADT33RKG | 2% | 3.3 V | DPAK<br>(Pb-Free)    | 2500 / Tape & Reel |
| NCV4274DS50G    | 4% | 5.0 V | D2PAK<br>(Pb-Free)   | 50 Units / Rail    |
| NCV4274ST25T3G  | 4% | 2.5 V | SOT-223<br>(Pb-Free) | 4000 / Tape & Reel |
| NCV4274ST33T3G  | 4% | 3.3 V | SOT-223<br>(Pb-Free) | 4000 / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, [BRD8011/D](#).

7. **DISCONTINUED:** These devices are not recommended for new design. Please contact your **onsemi** representative for information. The most current information on these devices may be available on [www.onsemi.com](#).

\*NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.



SCALE 1:1

**SOT-223 (TO-261)**  
CASE 318E-04  
ISSUE R

DATE 02 OCT 2018



FRONT VIEW



## NOTES:

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
2. CONTROLLING DIMENSION: MILLIMETERS
3. DIMENSIONS D & E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.200MM PER SIDE.
4. DATUMS A AND B ARE DETERMINED AT DATUM H.
5. A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE BODY.
6. POSITIONAL TOLERANCE APPLIES TO DIMENSIONS b AND b1.

| DIM      | MILLIMETERS |      |      |
|----------|-------------|------|------|
|          | MIN.        | NOM. | MAX. |
| A        | 1.50        | 1.63 | 1.75 |
| A1       | 0.02        | 0.06 | 0.10 |
| b        | 0.60        | 0.75 | 0.89 |
| b1       | 2.90        | 3.06 | 3.20 |
| c        | 0.24        | 0.29 | 0.35 |
| D        | 6.30        | 6.50 | 6.70 |
| E        | 3.30        | 3.50 | 3.70 |
| e        | 2.30 BSC    |      |      |
| L        | 0.20        | ---  | ---  |
| L1       | 1.50        | 1.75 | 2.00 |
| He       | 6.70        | 7.00 | 7.30 |
| $\theta$ | 0°          | ---  | 10°  |



RECOMMENDED MOUNTING FOOTPRINT

|                  |                  |                                                                                                                                                                                     |
|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98ASB42680B      | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | SOT-223 (TO-261) | PAGE 1 OF 2                                                                                                                                                                         |

onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

**SOT-223 (TO-261)**  
**CASE 318E-04**  
**ISSUE R**

DATE 02 OCT 2018

|                                                                       |                                                                      |                                                                        |                                                                |                                                                |
|-----------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|
| STYLE 1:<br>PIN 1. BASE<br>2. COLLECTOR<br>3. Emitter<br>4. COLLECTOR | STYLE 2:<br>PIN 1. ANODE<br>2. CATHODE<br>3. NC<br>4. CATHODE        | STYLE 3:<br>PIN 1. GATE<br>2. DRAIN<br>3. SOURCE<br>4. DRAIN           | STYLE 4:<br>PIN 1. SOURCE<br>2. DRAIN<br>3. GATE<br>4. DRAIN   | STYLE 5:<br>PIN 1. DRAIN<br>2. GATE<br>3. SOURCE<br>4. GATE    |
| STYLE 6:<br>PIN 1. RETURN<br>2. INPUT<br>3. OUTPUT<br>4. INPUT        | STYLE 7:<br>PIN 1. ANODE 1<br>2. CATHODE<br>3. ANODE 2<br>4. CATHODE | STYLE 8:<br>CANCELLED                                                  | STYLE 9:<br>PIN 1. INPUT<br>2. GROUND<br>3. LOGIC<br>4. GROUND | STYLE 10:<br>PIN 1. CATHODE<br>2. ANODE<br>3. GATE<br>4. ANODE |
| STYLE 11:<br>PIN 1. MT 1<br>2. MT 2<br>3. GATE<br>4. MT 2             | STYLE 12:<br>PIN 1. INPUT<br>2. OUTPUT<br>3. NC<br>4. OUTPUT         | STYLE 13:<br>PIN 1. GATE<br>2. COLLECTOR<br>3. Emitter<br>4. COLLECTOR |                                                                |                                                                |

**GENERIC  
MARKING DIAGRAM\***



A = Assembly Location

Y = Year

W = Work Week

XXXXX = Specific Device Code

■ = Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

|                  |                  |                                                                                                                                                                                     |
|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98ASB42680B      | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | SOT-223 (TO-261) | PAGE 2 OF 2                                                                                                                                                                         |

**onsemi** and **ONSEMI** are trademarks of Semiconductor Components Industries, LLC dba **onsemi** or its subsidiaries in the United States and/or other countries. **onsemi** reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.



SCALE 1:1



TOP VIEW

**DPAK3 6.10x6.54x2.28, 2.29P**  
CASE 369C  
ISSUE H

DATE 15 JUL 2025



SIDE VIEW

| MILLIMETERS |      |       |       |
|-------------|------|-------|-------|
| DIM         | MIN  | NOM   | MAX   |
| A           | 2.18 | 2.28  | 2.38  |
| A1          | 0.00 | ---   | 0.13  |
| b           | 0.63 | 0.76  | 0.89  |
| b2          | 0.72 | 0.93  | 1.14  |
| b3          | 4.57 | 5.02  | 5.46  |
| c           | 0.46 | 0.54  | 0.61  |
| c2          | 0.46 | 0.54  | 0.61  |
| D           | 5.97 | 6.10  | 6.22  |
| E           | 6.35 | 6.54  | 6.73  |
| e           | 2.29 | BSC   |       |
| H           | 9.40 | 9.91  | 10.41 |
| L           | 1.40 | 10.10 | 1.78  |
| L1          | 2.90 | REF   |       |
| L2          | 0.51 | BSC   |       |
| L3          | 0.89 | ---   | 1.27  |
| L4          | ---  | ---   | 1.01  |
| Z           | 3.93 | ---   | ---   |



BOTTOM VIEW

ALTERNATE CONSTRUCTIONS

## NOTES:

1. DIMENSIONING AND TOLERANCING ASME Y14.5M, 2018.
2. CONTROLLING DIMENSION: MILLIMETERS.
3. THERMAL PAD CONTOUR OPTIONAL WITHIN DIMENSIONS b3, L3, AND Z.
4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15mm PER SIDE.
5. DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY.
6. DATUMS A AND B ARE DETERMINED AT DATUM PLANE H.
7. OPTIONAL MOLD FEATURE.

DETAIL A  
ROTATED 90° CW

RECOMMENDED MOUNTING FOOTPRINT\*

\*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ONSEMI SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

|                  |                             |                                                                                                                                                                                     |
|------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98AON10527D                 | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | DPAK3 6.10x6.54x2.28, 2.29P | PAGE 1 OF 2                                                                                                                                                                         |

onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

**DPAK3 6.10x6.54x2.28, 2.29P**  
**CASE 369C**  
**ISSUE H**

DATE 15 JUL 2025

## GENERIC MARKING DIAGRAM\*



XXXXXX = Device Code  
 A = Assembly Location  
 L = Wafer Lot  
 Y = Year  
 WW = Work Week  
 G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| STYLE 1:<br>PIN 1. BASE | STYLE 2:<br>PIN 1. GATE | STYLE 3:<br>PIN 1. ANODE | STYLE 4:<br>PIN 1. CATHODE | STYLE 5:<br>PIN 1. GATE |
|-------------------------|-------------------------|--------------------------|----------------------------|-------------------------|
| 2. COLLECTOR            | 2. DRAIN                | 2. CATHODE               | 2. ANODE                   | 2. ANODE                |
| 3. Emitter              | 3. SOURCE               | 3. ANODE                 | 3. GATE                    | 3. CATHODE              |
| 4. COLLECTOR            | 4. DRAIN                | 4. CATHODE               | 4. ANODE                   | 4. ANODE                |

  

| STYLE 6:<br>PIN 1. MT1 | STYLE 7:<br>PIN 1. GATE | STYLE 8:<br>PIN 1. N/C | STYLE 9:<br>PIN 1. ANODE | STYLE 10:<br>PIN 1. CATHODE |
|------------------------|-------------------------|------------------------|--------------------------|-----------------------------|
| 2. MT2                 | 2. COLLECTOR            | 2. CATHODE             | 2. CATHODE               | 2. ANODE                    |
| 3. GATE                | 3. Emitter              | 3. ANODE               | 3. RESISTOR ADJUST       | 3. CATHODE                  |
| 4. MT2                 | 4. COLLECTOR            | 4. CATHODE             | 4. CATHODE               | 4. ANODE                    |

|                         |                                    |                                                                                                                                                                                     |
|-------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>DOCUMENT NUMBER:</b> | <b>98AON10527D</b>                 | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| <b>DESCRIPTION:</b>     | <b>DPAK3 6.10x6.54x2.28, 2.29P</b> | <b>PAGE 2 OF 2</b>                                                                                                                                                                  |

**onsemi** and **ONSEMI** are trademarks of Semiconductor Components Industries, LLC dba **onsemi** or its subsidiaries in the United States and/or other countries. **onsemi** reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.



SCALE 1:1

D2PAK  
CASE 418AF  
ISSUE E

DATE 15 SEP 2015



NOTES:

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: INCHES.
3. TAB CONTOUR OPTIONAL WITHIN DIMENSIONS A AND K.
4. DIMENSIONS U AND V ESTABLISH A MINIMUM MOUNTING SURFACE FOR TERMINAL 4.
5. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH OR GATE PROTRUSIONS. MOLD FLASH AND GATE PROTRUSIONS NOT TO EXCEED 0.025 (0.635) MAXIMUM.
6. SINGLE GAUGE DESIGN WILL BE SHIPPED AFTER FPCN EXPIRATION IN OCTOBER 2011.

| DIM            | INCHES |       | MILLIMETERS |        |
|----------------|--------|-------|-------------|--------|
|                | MIN    | MAX   | MIN         | MAX    |
| A              | 0.366  | 0.403 | 9.804       | 10.236 |
| B              | 0.356  | 0.368 | 9.042       | 9.347  |
| C              | 0.170  | 0.180 | 4.318       | 4.572  |
| D              | 0.026  | 0.036 | 0.660       | 0.914  |
| E <sub>D</sub> | 0.045  | 0.055 | 1.143       | 1.397  |
| E <sub>S</sub> | 0.018  | 0.026 | 0.457       | 0.660  |
| F              | 0.051  | REF   | 1.295       | REF    |
| G              | 0.100  | BSC   | 2.540       | BSC    |
| H              | 0.539  | 0.579 | 13.691      | 14.707 |
| J              | 0.125  | MAX   | 3.175       | MAX    |
| K              | 0.050  | REF   | 1.270       | REF    |
| L              | 0.000  | 0.010 | 0.000       | 0.254  |
| M              | 0.088  | 0.102 | 2.235       | 2.591  |
| N              | 0.018  | 0.026 | 0.457       | 0.660  |
| P              | 0.058  | 0.078 | 1.473       | 1.981  |
| R              | 0°     | 8°    | 0°          | 8°     |
| S              | 0.116  | REF   | 2.946       | REF    |
| U              | 0.200  | MIN   | 5.080       | MIN    |
| V              | 0.250  | MIN   | 6.350       | MIN    |

## SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

GENERIC  
MARKING DIAGRAM\*

XXXXX = Specific Device Code  
A = Assembly Location  
WL = Wafer Lot  
YY = Year  
WW = Work Week  
G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G", may or not be present.

|                  |             |                                                                                                                                                                                     |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98AON21981D | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | D2PAK       | PAGE 1 OF 1                                                                                                                                                                         |

**onsemi** and **ONSEMI** are trademarks of Semiconductor Components Industries, LLC dba **onsemi** or its subsidiaries in the United States and/or other countries. **onsemi** reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

**onsemi**, **ONSEMI**, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "**onsemi**" or its affiliates and/or subsidiaries in the United States and/or other countries. **onsemi** owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**'s product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent-Marking.pdf](http://www.onsemi.com/site/pdf/Patent-Marking.pdf). **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## ADDITIONAL INFORMATION

### TECHNICAL PUBLICATIONS:

Technical Library: [www.onsemi.com/design/resources/technical-documentation](http://www.onsemi.com/design/resources/technical-documentation)  
onsemi Website: [www.onsemi.com](http://www.onsemi.com)

### ONLINE SUPPORT: [www.onsemi.com/support](http://www.onsemi.com/support)

For additional information, please contact your local Sales Representative at  
[www.onsemi.com/support/sales](http://www.onsemi.com/support/sales)

