

# ACML-7400, ACML-7410, and ACML-7420 3.3V/5V 100-MBd High-Speed CMOS Digital Isolator

## **Description**

The Broadcom<sup>®</sup> ACML-7400, ACML-7410, and ACML-7420 are multi-channel, high-speed CMOS digital isolators. Using magnetic coupling through a thick insulation barrier, the isolators enable high speed transmissions without compromise in isolation performance. These isolators consume low power even at high data rates, yet provide excellent transient immunity performance in compact surface-mount packages. The devices are qualified to a maximum propagation delay of 36 ns and a maximum pulse width distortion of 3 ns. They are capable of running at a 100 MBaud data rate.

ACML-7400, ACML-7410 ,and ACML-7420 are available in 16-pin SOIC wide-body packages. They operate at dual 3.3V/5V supply voltages. The DC and timing specifications are specified over the temperature range of –40°C to +105°C. ACML-7400, ACML-7410, and ACML-7420 are built using CMOS input buff ers and CMOS output drivers to eliminate the need for both input limiters and output pull-up resistors. Refresh circuitry is built in to ensure DC-correctness.

## **Applications**

- Isolated data interfaces
- Data acquisition
- Digital oscilloscopes
- Power meters
- High speed video transmission

#### **Features**

- Dual supply voltage compatible 3.3V and 5V
- Wide operating temperature range (-40° C to +105° C)
- Support high speed data rate of at least 100 MBd
- Lower power consumption 15 mA per channel typical
- Low propagation delay: 36 ns max.
- Low propagation delay skew
  - Channel-to-channel: 4 ns max.
  - Part-to-part: 8 ns max.
- Low pulse width distortion: 3 ns max.
- Safety and regulatory approvals

#### **UL** Recognised

- 5600 V<sub>RMS</sub> for 1 min. per UL1577
- CSA Component Acceptance Notice #5

#### IEC 60950-1

- Basic Insulation, 800 V<sub>RMS</sub> max. working voltage
- Reinforced Insulation, 400 V<sub>RMS</sub> max. working voltage

#### IEC 61010-1

- Basic Insulation, 800 V<sub>RMS</sub> max. working voltage
- Reinforced Insulation, 400 V<sub>RMS</sub> max. working voltage

#### IEC 60601-1

- Two means of patient protection, 250 V<sub>RMS</sub> max. working voltage
- Two means of operator protection, 400 V<sub>RMS</sub> max. working voltage
- High common mode transient immunity: 75 kV/µs min.
- CMOS buffer input and output
- DC correctness
- Lead-free

**CAUTION!** It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation that may be induced by ESD. The components featured in this data sheet are not to be used in military or aerospace applications or environments.

#### **Device Selection Guide**

| Device Number | Channel Configuration     | Package                         |
|---------------|---------------------------|---------------------------------|
| ACML-7400     | Quad, All-in-One          | 16-pin Small Outline, Wide Body |
| ACML-7410     | Quad, Bi-directional, 3/1 | 16-pin Small Outline, Wide Body |
| ACML-7420     | Quad, Bi-directional, 2/2 | 16-pin Small Outline, Wide Body |

# **Ordering Information**

ACML-7400, ACML-7410, and ACML-7420 are UL Recognized with 5600 V<sub>RMS</sub> for 1 minute per UL1577.

| Part Number | Option<br>RoHS Compliant | Package         | Surface Mount | Tape and Reel | UL 5600 V <sub>RMS</sub> / 1<br>Minute rating | Quantity     |
|-------------|--------------------------|-----------------|---------------|---------------|-----------------------------------------------|--------------|
| ACML-7400   | -000E                    | Wide Body SO-16 | Х             |               | Х                                             | 45 per tube  |
| ACML-7410   | -500E                    |                 | Х             | Х             | X                                             | 850 per reel |
| ACML-7420   |                          |                 |               |               |                                               |              |

To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry.

#### Example 1:

ACML-7420-500E to order product of Wide Body SO-16 package in Tape and Reel in RoHS compliant.

## **Functional Diagram**

#### **Quad Channel**



# **Pin Description**

| Pin                                                                   | Description                                                                                                          |
|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| $V_{DD1}, V_{DD2}$                                                    | Power supply at primary and secondary side                                                                           |
| GND <sub>1,</sub> GND <sub>2</sub>                                    | Ground at primary and secondary side                                                                                 |
| $V_{IN1}, V_{IN2}, V_{IN3}, V_{IN4}$                                  | Input for channel 1, 2, 3, and 4                                                                                     |
| V <sub>O1</sub> , V <sub>O2</sub> , V <sub>O3</sub> , V <sub>O4</sub> | Output for channel 1, 2, 3, and 4                                                                                    |
| V <sub>OE1</sub> , V <sub>OE2</sub>                                   | Output enable at $V_{DD1}$ and $V_{DD2}$ side, these pins should be connected to the respective VDD when not in use. |
| NC                                                                    | No connectivity                                                                                                      |

# **Truth Table (ACML-7410)**

| V <sub>DD1</sub> | V <sub>IN1,IN2,IN3</sub> | V <sub>OE1</sub> | $V_{O4}$ | V <sub>DD2</sub> | V <sub>IN4</sub> | V <sub>OE2</sub> | V <sub>O1, O2, O3</sub> | Remark                                                                                                                                                                        |
|------------------|--------------------------|------------------|----------|------------------|------------------|------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Н                | Н                        | Х                | Х        | Н                | Х                | H or NC          | Н                       | Input $(V_{IN1,\ IN2,\ IN3})$ logic High during normal operation. The enable $(V_{OE2})$ default state is High.                                                               |
| Н                | L                        | Х                | Х        | Н                | Х                | H or NC          | L                       | Input ( $_{\text{VIN1, IN2, IN3}}$ ) logic Low during normal operation. The enable ( $_{\text{OE2}}$ ) default state is High.                                                 |
| Н                | Х                        | Х                | Х        | Н                | Х                | L                | Z                       | Output $(V_{O1, O2, O3})$ is disabled to high impedance state when $V_{OE2}$ is set to Low.                                                                                   |
| L                | Х                        | Х                | Х        | Н                | Х                | Н                | Н                       | When $V_{DD1}$ is not powered, the output $(V_{O1,\ O2,\ O3})$ default state is High. Output $(V_{O1,\ O2,\ O3})$ typically restored 100 $\mu$ s after $V_{DD1}$ is restored. |
| Н                | Х                        | H or NC          | Н        | Н                | Н                | Х                | Х                       | Input $(V_{IN4})$ logic High during normal operation. The enable $(V_{OE1})$ default state is High.                                                                           |
| Н                | Х                        | H or NC          | L        | Н                | L                | Х                | Х                       | Input $(V_{IN4})$ logic Low during normal operation. The enable $(V_{OE1})$ default state is High.                                                                            |
| Н                | Х                        | L                | Z        | Н                | Х                | Х                | Х                       | Output $(V_{O4})$ is disabled to high impedance state when $V_{OE1}$ is set to Low.                                                                                           |
| Н                | Х                        | Н                | Н        | L                | Х                | Х                | Х                       | When $V_{DD2}$ is not powered, the output ( $V_{O4}$ ) default state is High. Output ( $V_{O4}$ ) typically restored 100 ms after $V_{DD2}$ is restored.                      |

## **Package Outline Drawings**

#### ACML-7400, ACML-7410 and ACML-7420 16-Lead Surface Mount (SOIC-16) Package



**DIMENSIONS IN MILLIMETERS AND (INCHES).** 

NOTE: FLOATING LEAD PROTRUSION IS 0.15 mm (6 mils) MAX.

#### **Recommended Pb-Free IR Profile**

Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision). Non-halide flux should be used.

## **Regulatory Information**

The ACML-7400, ACML-7410 and ACML-7420 are approved by the following organizations.

| UL  | UL1577, component recognition program.       |
|-----|----------------------------------------------|
| CSA | CSA Component Acceptance Service Notice #5A. |

## **TUV Rheinland**

|                        | IEC 60                                           | 0950-1                                            | IEC 6      | 1010-1                                            | IEC 60601-1                                     |                                                  |  |
|------------------------|--------------------------------------------------|---------------------------------------------------|------------|---------------------------------------------------|-------------------------------------------------|--------------------------------------------------|--|
| Insulation<br>Category | Reinforced                                       | Basic                                             | Reinforced | Basic                                             | 2 Means of Patient<br>Protection                | 2 Means of Operator<br>Protection                |  |
| Working Voltage        | 400 V <sub>RMS</sub><br>(567 V <sub>PEAK</sub> ) | 800 V <sub>RMS</sub><br>(1132 V <sub>PEAK</sub> ) |            | 800 V <sub>RMS</sub><br>(1132 V <sub>PEAK</sub> ) | 250 V <sub>RMS</sub><br>(354 V <sub>PEAK)</sub> | 400 V <sub>RMS</sub><br>(567 V <sub>PEAK</sub> ) |  |

# **Insulation and Safety-Related Specifications**

| Parameter                                            | Symbol | ACML-7400<br>ACML-7410<br>ACML-7420 | Units | Conditions                                                                                                                         |
|------------------------------------------------------|--------|-------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| Minimum External Air Gap (Clearance)                 | L(101) | 8.1                                 | mm    | Measured from input terminals to output terminals, shortest distance through air.                                                  |
| Minimum External Tracking (Creepage)                 | L(102) | 8.1                                 | mm    | Measured from input terminals to output terminals, shortest distance path along body.                                              |
| Minimum Internal Plastic Gap<br>(Internal Clearance) |        | 0.05                                | mm    | Through insulation distance conductor to conductor, usually the straight line distance thickness between the emitter and detector. |
| Tracking Resistance (Comparative Tracking Index)     | CTI    | >175                                | V     | DIN IEC 112/VDE 0303 Part 1                                                                                                        |
| Isolation Group                                      |        | Illa                                |       | Material Group (DIN VDE 0110, 1/89, Table 1)                                                                                       |

All creepage and clearance pertain to the isolation component itself. These dimensions are needed as a starting point for the designer when determining the circuit insulation requirements, and not reflective of the equipment standard requirements.

**NOTE:** These isolators are suitable for *safe electrical isolation* only within the safety limit data. Maintenance of the safety data shall be ensured by means of protective circuits.

## **Absolute Maximum Ratings**

| Parameter                         |                     | Symbol                              | Min.          | Max.                 | Units |
|-----------------------------------|---------------------|-------------------------------------|---------------|----------------------|-------|
| Storage Temperature               | T <sub>S</sub>      | <b>–</b> 55                         | +125          | °C                   |       |
| Ambient Operating Temperature     |                     | T <sub>A</sub>                      | -40           | +125                 | °C    |
| Supply Voltages                   |                     | V <sub>DD1</sub> , V <sub>DD2</sub> | 0             | 6.5                  | Volts |
| Input Voltage                     |                     | V <sub>I</sub>                      | -0.5          | V <sub>DD</sub> +0.5 | Volts |
| Output Voltage                    |                     | V <sub>O</sub>                      | -0.5          | V <sub>DD</sub> +0.5 | Volts |
| Average Output Current            |                     | Io                                  | _             | ±15                  | mA    |
| Electrostatic Discharge           | Human Body Model    | НВМ                                 | _             | ±4                   | kV    |
|                                   | Charge Device Model | CDM                                 | _             | ±1                   | kV    |
| Solder Reflow Temperature Profile |                     | See the Solo                        | der Reflow Te | mperature Pro        | file  |

# **Recommended Operating Conditions**

| Parameter                         | Symbol                              | Min.                  | Max.                  | Units | Notes |
|-----------------------------------|-------------------------------------|-----------------------|-----------------------|-------|-------|
| Ambient Operating Temperature     | T <sub>A</sub>                      | -40                   | +105                  | °C    |       |
| Supply Voltages ( 3.3V operation) | V <sub>DD1</sub> , V <sub>DD2</sub> | 3.0                   | 3.6                   | V     |       |
| Supply Voltages (5V operation)    | V <sub>DD1</sub> , V <sub>DD2</sub> | 4.5                   | 5.5                   | V     |       |
| Logic High Input Voltage          | V <sub>IH</sub>                     | 0.7 × V <sub>DD</sub> | $V_{DD}$              | V     |       |
| Logic Low Input Voltage           | V <sub>IL</sub>                     | 0.0                   | 0.3 × V <sub>DD</sub> | V     |       |

## **Electrical Specifications**

#### **ACML-7400**

The following specifications apply to ACML-7400 and are applicable to ambient temperature of  $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 105^{\circ}\text{C}$ , input supply of  $3.0\text{V} \le \text{V}_{\text{DD1}} \le 3.6\text{V}$  or  $4.5\text{V} \le \text{V}_{\text{DD2}} \le 5.5\text{V}$ , and output supply of  $3.0\text{V} \le \text{V}_{\text{DD2}} \le 3.6\text{V}$  or  $4.5\text{V} \le \text{V}_{\text{DD2}} \le 5.5\text{V}$ . All typical specifications at  $\text{T}_{\text{A}} = +25^{\circ}\text{C}$ .

| Parameter                  | Symbol                | Min.                  | Тур.                   | Max. | Unit | Test 0                      | Conditions                         | Figure | Notes |
|----------------------------|-----------------------|-----------------------|------------------------|------|------|-----------------------------|------------------------------------|--------|-------|
| Input Supply Current,      | I <sub>DD1(0)</sub>   | _                     | 5.9 <sup>a</sup>       | 10   | mA   |                             | No Input                           | 1, 7   | b     |
| No data                    |                       |                       | 6.8 <sup>c</sup>       |      |      | V <sub>DD1</sub> = 5.5V     |                                    |        |       |
| Input Supply Current,      | I <sub>DD1(25)</sub>  | _                     | 16                     | _    | mA   | V <sub>DD1</sub> = 3.3V     | 12.5-MHz logic                     | 1, 7   | d     |
| 25 MBd data rate           |                       |                       | 17                     |      |      | V <sub>DD1</sub> = 5.0V     | signal                             |        |       |
| Input Supply Current,      | I <sub>DD1(100)</sub> | _                     | 30 <sup>a</sup>        | 40   | mA   | V <sub>DD1</sub> = 3.6V     | 50-MHz logic                       | 1, 7   | d     |
| 100 MBd data rate          |                       |                       | 31 <sup>c</sup>        | 40   |      | V <sub>DD1</sub> = 5.5V     | signal                             |        |       |
| Output Supply              | I <sub>DD2(0)</sub>   | _                     | 12 <sup>a</sup>        | 16   | mA   |                             | No Input                           | 2, 8   | е     |
| Current, No data           |                       |                       | 13 <sup>c</sup>        |      |      | V <sub>DD1</sub> = 5.5V     |                                    |        |       |
| Output Supply              | I <sub>DD2(25)</sub>  | _                     | 15                     | _    | mA   | V <sub>DD1</sub> = 3.3V     | 12.5-MHz logic                     | 2, 8   | f     |
| Current, 25 MBd            |                       |                       | 17                     |      |      | V <sub>DD1</sub> = 5.0V     | signal                             |        |       |
| Output Supply              | I <sub>DD2(100)</sub> | _                     | 23 <sup>a</sup>        | 32   | mA   | V <sub>DD1</sub> = 3.6V     | 50-MHz logic                       | 2, 8   | f     |
| Current, 100 MBd data rate |                       |                       | 30°                    | 40   |      | V <sub>DD1</sub> = 5.5V     | signal                             |        |       |
| Logic Input Current        | I <sub>IN</sub>       | -10                   | _                      | 10   | μA   |                             | ,                                  |        |       |
| Logic High Output          | V <sub>OH</sub>       | V <sub>DD</sub> – 0.1 | V <sub>DD</sub> - 0.02 | _    | V    | $I_{OUT} = -20 \mu A$ ,     | V <sub>IN</sub> = V <sub>DD1</sub> |        |       |
| Voltage                    |                       | 0.8 × V <sub>DD</sub> | V <sub>DD</sub> – 0.25 | _    | V    | $I_{OUT} = -4 \text{ mA}, $ | $V_{IN} = V_{DD1}$                 |        |       |
| Logic Low Output           | V <sub>OL</sub>       | _                     | 0.02                   | 0.1  | V    | I <sub>OUT</sub> = 20 μA, \ | / <sub>IN</sub> = 0V               |        |       |
| Voltage                    |                       |                       | 0.25                   | 0.8  | V    | I <sub>OUT</sub> = 4 mA, V  | <sub>IN</sub> = 0V                 |        |       |

- a. Typical data based on 3.3V supply.
- b.  $I_{DD1(0)}$  is the supply current consumption at  $V_{DD1}$  when there is no signal to all inputs.
- c. Typical data based on 5.0V supply.
- d. I<sub>DD1(F)</sub> is the supply current consumption at V<sub>DD1</sub> when inputs are switching at the specified data rate, and outputs are switching at same data rate with no load.
- e.  $I_{DD2(0)}$  is the supply current consumption at  $V_{DD2}$  when there is no signal to all inputs.
- f. IDD2(F) is the supply current consumption at V<sub>DD2</sub> when inputs are switching at the specified data rate, and outputs are switching at same data rate with no load.

#### **ACML-7410**

The following specifications apply to ACML-7410 and are applicable to ambient temperature of  $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 105^{\circ}\text{C}$ , input supply of  $3.0\text{V} \le \text{V}_{\text{DD1}} \le 3.6\text{V}$  or  $4.5\text{V} \le \text{V}_{\text{DD2}} \le 5.5\text{V}$ , and output supply of  $3.0\text{V} \le \text{V}_{\text{DD2}} \le 3.6\text{V}$  or  $4.5\text{V} \le \text{V}_{\text{DD2}} \le 5.5\text{V}$ . All typical specifications at  $\text{T}_{\text{A}} = +25^{\circ}\text{C}$ .

| Parameter                  | Symbol                | Min.                  | Тур.                   | Max. | Unit | Test C                      | onditions                               | Figure | Notes |
|----------------------------|-----------------------|-----------------------|------------------------|------|------|-----------------------------|-----------------------------------------|--------|-------|
| Input Supply Current,      | I <sub>DD1(0)</sub>   | _                     | 8.4 <sup>a</sup>       | 11.5 | mA   |                             | No Input                                | 3, 7   | b     |
| No data                    |                       |                       | 9.4 <sup>c</sup>       |      |      | V <sub>DD1</sub> = 5.5V     |                                         |        |       |
| Input Supply Current,      | I <sub>DD1(25)</sub>  | _                     | 15.5 <sup>a</sup>      | _    | mA   | $V_{DD1} = 3.3V$            | 12.5-MHz logic                          | 3, 7   | d     |
| 25 MBd data rate           |                       |                       | 17 <sup>c</sup>        | _    |      | V <sub>DD1</sub> = 5.0V     | signal                                  |        |       |
| Input Supply Current,      | I <sub>DD1(100)</sub> | _                     | 28.5 <sup>a</sup>      | 40   | mA   | V <sub>DD1</sub> = 3.6V     | 50-MHz logic                            | 3, 7   | d     |
| 100 MBd data rate          |                       |                       | 30.5 <sup>c</sup>      | 40   |      | V <sub>DD1</sub> = 5.5V     | signal                                  |        |       |
| Output Supply              | I <sub>DD2(0)</sub>   | _                     | 9.5 <sup>a</sup>       | 16   | mA   |                             | No Input                                | 4, 8   | е     |
| Current, No data           |                       |                       | 10.4 <sup>c</sup>      | _    |      | V <sub>DD1</sub> = 5.5V     |                                         |        |       |
| Output Supply              | I <sub>DD2(25)</sub>  | _                     | 15 <sup>a</sup>        | _    | mA   | $V_{DD1} = 3.3V$            | 12.5-MHz logic                          | 4, 8   | f     |
| Current, 25 MBd            |                       |                       | 17 <sup>c</sup>        | _    |      | V <sub>DD1</sub> = 5.0V     | signal                                  |        |       |
| Output Supply              | I <sub>DD2(100)</sub> | _                     | 25 <sup>a</sup>        | 34   | mA   | V <sub>DD1</sub> = 3.6V     | 50-MHz logic                            | 4, 8   | f     |
| Current, 100 MBd data rate |                       |                       | 30°                    | 40   |      | V <sub>DD1</sub> = 5.5V     | signal                                  |        |       |
| Logic Input Current        | I <sub>IN</sub>       | -10                   | _                      | 10   | μA   |                             |                                         |        |       |
| Logic High Output          | V <sub>OH</sub>       | V <sub>DD</sub> – 0.1 | $V_{DD} - 0.02$        | _    | V    | $I_{OUT} = -20 \mu A$ ,     | $I_{OUT} = -20 \mu A, V_{IN} = V_{DD1}$ |        |       |
| Voltage                    |                       | 0.8 × V <sub>DD</sub> | V <sub>DD</sub> – 0.25 | _    | V    | I <sub>OUT</sub> = -4 mA, \ | $I_{IN} = V_{DD1}$                      |        |       |
| Logic Low Output           | V <sub>OL</sub>       | _                     | 0.02                   | 0.1  | V    | I <sub>OUT</sub> = 20 μA, V | <sub>IN</sub> = 0V                      |        |       |
| Voltage                    |                       |                       | 0.25                   | 8.0  | V    | I <sub>OUT</sub> = 4 mA, V  | <sub>N</sub> = 0V                       |        |       |

- a. Typical data based on 3.3V supply.
- b.  $I_{DD1(0)}$  is the supply current consumption at  $V_{DD1}$  when there is no signal to all inputs.
- c. Typical data based on 5.0V supply.
- d. I<sub>DD1(F)</sub> is the supply current consumption at V<sub>DD1</sub> when inputs are switching at the specified data rate, and outputs are switching at same data rate with no load.
- e.  $I_{DD2(0)}$  is the supply current consumption at  $V_{DD2}$  when there is no signal to all inputs.
- f. I<sub>DD2(F)</sub> is the supply current consumption at V<sub>DD2</sub> when inputs are switching at the specified data rate, and outputs are switching at same data rate with no load.

#### **ACML-7420**

The following specifications apply to ACML-7420 and are applicable to ambient temperature of  $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 105^{\circ}\text{C}$ , input supply of  $3.0\text{V} \le \text{V}_{\text{DD1}} \le 3.6\text{V}$  or  $4.5\text{V} \le \text{V}_{\text{DD2}} \le 5.5\text{V}$ , and output supply of  $3.0\text{V} \le \text{V}_{\text{DD2}} \le 3.6\text{V}$  or  $4.5\text{V} \le \text{V}_{\text{DD2}} \le 5.5\text{V}$ . All typical specifications at  $\text{T}_{\text{A}} = +25^{\circ}\text{C}$ .

| Parameter                  | Symbol                | Min.                  | Тур.                   | Max. | Unit | Test C                                  | onditions                               | Figure | Notes |
|----------------------------|-----------------------|-----------------------|------------------------|------|------|-----------------------------------------|-----------------------------------------|--------|-------|
| Input Supply Current,      | I <sub>DD1(0)</sub>   | _                     | 9.0 <sup>a</sup>       | 13   | mA   |                                         | No Input                                | 5, 7   | b     |
| No data                    |                       |                       | 9.9 <sup>c</sup>       |      |      | V <sub>DD1</sub> = 5.5V                 |                                         |        |       |
| Input Supply Current,      | I <sub>DD1(25)</sub>  | _                     | 15 <sup>a</sup>        | _    | mA   | V <sub>DD1</sub> = 3.3V                 | 12.5-MHz logic                          | 5, 7   | d     |
| 25 MBd data rate           |                       |                       | 17 <sup>c</sup>        |      |      | V <sub>DD1</sub> = 5.0V                 | signal                                  |        |       |
| Input Supply Current,      | IDD1(100)             | _                     | 27 <sup>a</sup>        | 36   | mA   | V <sub>DD1</sub> = 3.6V                 | 50-MHz logic                            | 5, 7   | d     |
| 100 MBd data rate          |                       |                       | 30 <sup>c</sup>        | 40   |      | V <sub>DD1</sub> = 5.5V                 | signal                                  |        |       |
| Output Supply              | I <sub>DD2(0)</sub>   | _                     | 9.0 <sup>a</sup>       | 13   | mA   |                                         | No Input                                | 6, 8   | е     |
| Current, No data           |                       |                       | 9.9 <sup>c</sup>       |      |      | V <sub>DD1</sub> = 5.5V                 |                                         |        |       |
| Output Supply              | I <sub>DD2(25)</sub>  | _                     | 15 <sup>a</sup>        | _    | mA   | V <sub>DD1</sub> = 3.3V                 | 12.5-MHz logic                          | 6, 8   | f     |
| Current, 25 MBd            |                       |                       | 17 <sup>c</sup>        |      |      | V <sub>DD1</sub> = 5.0V                 | signal                                  |        |       |
| Output Supply              | I <sub>DD2(100)</sub> | _                     | 27 <sup>a</sup>        | 36   | mA   | V <sub>DD1</sub> = 3.6V                 | 50-MHz logic                            | 6, 8   | f     |
| Current, 100 MBd data rate |                       |                       | 30°                    | 40   |      | V <sub>DD1</sub> = 5.5V                 | signal                                  |        |       |
| Logic Input Current        | I <sub>IN</sub>       | -10                   | _                      | 10   | μA   |                                         |                                         |        |       |
| Logic High Output          | V <sub>OH</sub>       | V <sub>DD</sub> – 0.1 | $V_{DD} - 0.02$        | _    | V    | I <sub>OUT</sub> = -20 μA,              | $I_{OUT} = -20 \mu A, V_{IN} = V_{DD1}$ |        |       |
| Voltage                    |                       | 0.8 × V <sub>DD</sub> | V <sub>DD</sub> – 0.25 | _    | V    | I <sub>OUT</sub> = -4 mA, \             | $I_{IN} = V_{DD1}$                      |        |       |
| Logic Low Output           | V <sub>OL</sub>       | _                     | 0.02                   | 0.1  | V    | I <sub>OUT</sub> = 20 μA, V             | <sub>IN</sub> = 0V                      |        |       |
| Voltage                    |                       |                       | 0.25                   | 8.0  | V    | I <sub>OUT</sub> = 4 mA, V <sub>I</sub> | <sub>N</sub> = 0V                       |        |       |

- a. Typical data based on 3.3V supply.
- b.  $I_{DD1(0)}$  is the supply current consumption at  $V_{DD1}$  when there is no signal to all inputs.
- c. Typical data based on 5.0V supply.
- d. I<sub>DD1(F)</sub> is the supply current consumption at V<sub>DD1</sub> when inputs are switching at the specified data rate, and outputs are switching at same data rate with no load.
- e. I<sub>DD2(0)</sub> is the supply current consumption at V<sub>DD2</sub> when there is no signal to all inputs.
- f.  $I_{DD2(F)}$  is the supply current consumption at  $V_{DD2}$  when inputs are switching at the specified data rate, and outputs are switching at same data rate with no load.

## **Switching Specifications**

Over the recommended temperature of  $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 105^{\circ}\text{C}$ , supply voltage of  $3.0\text{V} \le \text{V}_{\text{DD1}} \le 3.6\text{V}$  or  $4.5\text{V} \le \text{V}_{\text{DD1}} \le 5.5\text{V}$ , and of  $3.0\text{V} \le \text{V}_{\text{DD2}} \le 3.6\text{V}$  or  $4.5\text{V} \le \text{V}_{\text{DD2}} \le 5.5\text{V}$ , unless further specified. All typical specifications are at  $\text{T}_{\text{A}} = +25^{\circ}\text{C}$ .

| Parameter                                           | Symbol               | Min. | Тур. | Max. | Unit  | Test Conditions                                                                                 | Figure | Notes |
|-----------------------------------------------------|----------------------|------|------|------|-------|-------------------------------------------------------------------------------------------------|--------|-------|
| Maximum Data Rate                                   |                      | 100  | _    | _    | MBd   | 50-MHz Logic Signal                                                                             |        |       |
| Minimum Pulse Width                                 |                      | _    | _    | 10   | ns    | 50-MHz Logic Signal                                                                             |        |       |
| Propogation Delay Time to Logic Low Output          | t <sub>PHL</sub>     | 18   | 27   | 32   | ns    | 4.5V ≤ V <sub>DD1</sub> = V <sub>DD2</sub> ≤<br>5.5V, C <sub>L</sub> = 15 pF                    | 9      | а     |
| Propogation Delay Time to Logic High Output         | t <sub>PLH</sub>     | 18   | 27   | 32   | ns    |                                                                                                 | 9      | а     |
| Pulse Width Distortion                              | PWD                  | -2   | 0    | 2    | ns    |                                                                                                 | 11     | b     |
| Propagation Delay Channel Skew                      | t <sub>CSK</sub>     | _    | 0    | 3    | ns    |                                                                                                 | 12     | С     |
| Propagation Delay Part Skew                         | t <sub>PSK</sub>     | _    | 1    | 5    | ns    |                                                                                                 |        | d     |
| Propogation Delay Time to Logic Low Output          | t <sub>PHL</sub>     | 20   | 28   | 36   | ns    | C <sub>L</sub> = 15 pF                                                                          | 9, 10  | а     |
| Propogation Delay Time to Logic High Output         | t <sub>PLH</sub>     | 20   | 27.5 | 36   | ns    |                                                                                                 | 9, 10  | а     |
| Pulse Width Distortion                              | PWD                  | -3   | 0.5  | 3    | ns    |                                                                                                 | 11     | b     |
| Propagation Delay Channel Skew                      | t <sub>CSK</sub>     | _    | 0    | 4    | ns    |                                                                                                 | 12     | С     |
| Propagation Delay Part Skew                         | t <sub>PSK</sub>     | _    | 1    | 8    | ns    |                                                                                                 |        | d     |
| Output Rise Time (10% – 90%)                        | t <sub>R</sub>       | _    | 3    | _    | ns    | C <sub>L</sub> = 15 pF                                                                          |        |       |
| Output Fall Time (90% - 10%)                        | t <sub>F</sub>       | _    | 3    | _    | ns    | C <sub>L</sub> = 15 pF                                                                          |        |       |
| Output Enable time                                  | t <sub>ENABLE</sub>  | _    | 10   | _    | ns    | V <sub>IN</sub> = 0V or V <sub>DD</sub>                                                         |        | е     |
| Output Disable time                                 | t <sub>DISABLE</sub> | _    | 10   | _    | ns    | V <sub>IN</sub> = 0V or V <sub>DD</sub>                                                         |        | f     |
| Common Mode Transient Immunity at Logic High Output | CM <sub>H</sub>      | 75   | _    | _    | kV/μs | $V_{CM}$ = 1500V, $T_A$ = 25°C,<br>$V_{IN}$ = $V_{DD}$ , $V_O$ > 0.8 × $V_{DD}$                 |        | g     |
| Common Mode Transient Immunity at Logic Low Output  | CM <sub>L</sub>      | 75   | _    | _    | kV/μs | V <sub>CM</sub> = 1500V, T <sub>A</sub> = 25°C,<br>V <sub>IN</sub> = 0 V, V <sub>O</sub> < 0.8V |        | g     |

- a. t<sub>PHL</sub> propagation delay is measured from the 50% level on the falling edge of the V<sub>IN</sub> signal to the 50% level of the falling edge of the V<sub>OUT</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level on the rising edge of the V<sub>IN</sub> signal to the 50% level of the rising edge of the V<sub>OUT</sub> signal.
- b. PWD is defined as  $t_{PHL} t_{PLH}$
- c. t<sub>CSK</sub> is equal to the magnitude of the worst case diff erence in t<sub>PHL</sub> and/or t<sub>PLH</sub> that will be seen between channels of the same unit at any given temperature and supply voltages within the recommended operating conditions.
- d. t<sub>PSK</sub> is equal to the magnitude of the worst case diff erence in t<sub>PHL</sub> and/or t<sub>PLH</sub> that will be seen between units at any given temperature and supply voltages within the recommended operating conditions.
- e. t<sub>ENABLE</sub> is the duration when V<sub>OE</sub> is set to High state and output is restored per input signal (V<sub>O</sub> = V<sub>IN</sub>).
- f.  $t_{DISABLE}$  is the duration when  $V_{OE}$  is set to Low and  $V_{O}$  is switched to high impedance state.
- g.  $CM_H$  is the maximum common mode voltage slew rate that can be sustained while maintaining  $V_{OUT} > 0.8 V_{DD2}$ .  $CM_L$  is the maximum common mode input voltage that can be sustained while maintaining  $V_{OUT} < 0.8V$ . The common mode voltage slew rates apply to both rising and falling common mode voltage edges.

# **Package Characteristics**

All Typicals at  $T_A = 25$ °C.

| Parameters                               | Symbol           | Min. | Тур.             | Max. | Unit             | Test Conditions                                  | Notes   |
|------------------------------------------|------------------|------|------------------|------|------------------|--------------------------------------------------|---------|
| Input-Output Momentary Withstand Voltage | V <sub>ISO</sub> | 5600 |                  | _    | V <sub>RMS</sub> | RH ≤ 50%, t = 1 minute,<br>T <sub>A</sub> = 25°C | a, b, c |
| Input-Output Resistance                  | R <sub>I-O</sub> |      | 10 <sup>14</sup> | _    | Ω                | V <sub>I-O</sub> = 500V dc                       | а       |
| Input-Output Capacitance                 | C <sub>I-O</sub> | _    | 1.9              | _    | pF               | f = 1 MHz                                        | а       |
| Input Capacitance                        | C <sub>I</sub>   |      | 4.3              | _    | pF               |                                                  | d       |
| Package Power Dissipation                | P <sub>PD</sub>  |      | _                | 750  | mW               | T <sub>A</sub> = 25°C                            |         |

- a. Device considered a two-terminal device: pins 1, 2, 3, 4, 5, 6, 7, and 8 shorted together and pins 9, 10, 11, 12, 13, 14, 15 and 16 shorted together.
- b. In accordance with UL1577, each device is proof tested by applying an insulation test voltage 6800 V<sub>RMS</sub> for 1 second.
- c. The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating. For the continuous voltage rating refers to your equipment level safety specification.
- d. C<sub>1</sub> is the capacitance measured at input pin.

#### **Characteristic Curves**

Figure 1: Typical I<sub>DD1</sub> of ACML-7400 vs. Temperature



Figure 2: Typical I<sub>DD2</sub> of ACML-7400 vs. Temperature



Figure 3: Typical I<sub>DD1</sub> of ACML-7410 vs. Temperature



Figure 4: Typical I<sub>DD2</sub> of ACML-7410 vs. Temperature



Figure 5: Typical I<sub>DD1</sub> of ACML-7420 vs. Temperature



Figure 6: Typical  $I_{DD2}$  of ACML-7420 vs. Temperature



Figure 7: Typical Supply Current per Transmit Channel vs. Data Rate



Figure 9: Typical Propagation Delay vs. Temperature



Figure 11: Typical Pulse Width Distortion vs. Temperature



Figure 8: Typical Supply Current per Receive Channel vs. Data Rate



Figure 10: Typical Propagation Delay vs. Temperature



Figure 12: Typical Channel-Channel Delay Skew vs. Temperature



## **Supply Current Consumption**

It should be noted that the output supply current is specified under no load conditions. Additional supply current consumption from board or components loading can be computed based on:

$$I_{DD} = CVF$$

Where  $I_{DD}$  is the additional supply current consumption per output channel, C is the load capacitance, V is the supply voltage and F is the frequency of the signal

## **Bypassing and PC Board Layout**

The ACML-7400 series digital isolators are extremely easy to use. No external interface circuitry is required because ACML-7400 series use high speed CMOS IC technology allowing CMOS logic to be connected directly to the inputs and outputs.

As shown in Figure 13, the only external components required for proper operation are two bypass capacitors for decoupling the power supply. Capacitor values should typically be 0.1  $\mu$ F. For each capacitor, the total lead length between both ends of the capacitor and the power supply pins should be as short as possible.

Figure 13: Typical Schematic of ACML-7410 on PC Board



Broadcom, the pulse logo, Connecting everything, Avago Technologies, Avago, and the A logo are among the trademarks of Broadcom and/or its affiliates in the United States, certain other countries and/or the EU.

Copyright © 2011–2018 Broadcom. All Rights Reserved.

The term "Broadcom" refers to Broadcom Limited and/or its subsidiaries. For more information, please visit www.broadcom.com.

Broadcom reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design. Information furnished by Broadcom is believed to be accurate and reliable. However, Broadcom does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.



