EVALUATION KIT **AVAILABLE** 

**Features** 



## +3.3V, 2.488Gbps, SDH/SONET 1:16 Deserializer with LVDS Outputs

#### **General Description**

The MAX3885 deserializer is ideal for converting 2.488Gbps serial data to 16-bit wide, 155Mbps parallel data in SDH/SONET applications. Operating from a single +3.3V supply, this device accepts PECL serial clock and data inputs, and delivers low-voltage differential-signal (LVDS) clock and data outputs for interfacing with high-speed digital circuitry. It also provides an LVDS synchronization input that enables data realignment and reframing. The MAX3885 is available in the extended temperature range (-40°C to +85°C) in a 64pin TQFP package.

#### **Applications**

2.488Gbps SDH/SONET Transmission Systems

Add/Drop Multiplexers

Digital Cross Connects

Pin Configuration appears at end of data sheet.

#### ♦ Single +3.3V Supply

- ♦ 2.488Gbps Serial to 155Mbps Parallel Conversion
- ♦ 660mW Operating Power
- ♦ LVDS Data Outputs and Synchronization Inputs
- ♦ Self-Biasing PECL Inputs Ease AC Coupling
- ♦ Synchronization Inputs for Data Realignment and Reframing

#### **Ordering Information**

| PART        | TEMP RANGE     | PIN-PACKAGE |
|-------------|----------------|-------------|
| MAX3885ECB  | -40°C to +85°C | 64 TQFP     |
| MAX3885ECB+ | -40°C to +85°C | 64 TQFP     |

<sup>+</sup>Denotes a lead-free package.

## Typical Operating Circuit



#### **ABSOLUTE MAXIMUM RATINGS**

| Positive Supply Voltage (VCC)0.5V to +7.0V            | Operating Temperature Range40°C to +85°C  |
|-------------------------------------------------------|-------------------------------------------|
| Input Voltage Level (all inputs)0.5V to (VCC + 0.5V)  | Storage Temperature Range60°C to +160°C   |
| Output Current LVDS outputs                           | Lead Temperature (soldering, 10sec)+300°C |
| Continuous Power Dissipation (T <sub>A</sub> = +85°C) |                                           |
| TQFP (derate 24mW/°C above +85°C)1000mW               |                                           |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### DC ELECTRICAL CHARACTERISTICS

 $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, \text{ differential loads} = 100\Omega \pm 1\%, T_A = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C}, \text{ unless otherwise noted.}$  Typical values are at  $V_{CC} = +3.3 \text{V}, T_A = +25 ^{\circ}\text{C}.)$ 

| PARAMETER                                                                              | SYMBOL             | CONDITIONS                         | MIN                    | TYP  | MAX                     | UNITS |
|----------------------------------------------------------------------------------------|--------------------|------------------------------------|------------------------|------|-------------------------|-------|
| Supply Current                                                                         | Icc                |                                    |                        | 200  | 280                     | mA    |
| PECL INPUTS (SD+/-, SCLK+/-)                                                           | <u>'</u>           |                                    | 1                      |      | '                       |       |
| Input High Voltage                                                                     | VIH                |                                    | V <sub>CC</sub> - 1.16 |      | V <sub>C</sub> C - 0.88 | V     |
| Input Low Voltage                                                                      | VIL                |                                    | V <sub>CC</sub> - 1.81 |      | V <sub>CC</sub> - 1.48  | V     |
| Input High Current                                                                     | IIH                | VIN = VIH(MAX)                     | -900                   |      | 900                     | μΑ    |
| Input Low Current                                                                      | IIL                | VIN = VIL(MIN)                     | -900                   |      | 900                     | μΑ    |
| LVDS INPUTS AND OUTPUTS (SYN                                                           | C+/-, PCLK-        | +/-, PD_+/-)                       |                        |      |                         |       |
| Input Voltage Range                                                                    | VI                 | Differential input voltage = 100mV | 0                      |      | 2.4                     | V     |
| Differential Input Threshold                                                           | VIDTH              | Common-mode voltage = 50mV         | -100                   |      | 100                     | mV    |
| Threshold Hysteresis                                                                   | V <sub>H</sub> YST |                                    |                        | 78   |                         | mV    |
| Differential Input Resistance                                                          | RIN                |                                    | 85                     | 100  | 115                     | Ω     |
| Output High Voltage                                                                    | VoH                |                                    |                        |      | 1.475                   | V     |
| Output Low Voltage                                                                     | Vol                |                                    | 0.925                  |      |                         | V     |
| Differential Output Voltage                                                            | V <sub>OD</sub>    | Figure 1                           | 250                    |      | 400                     | mV    |
| Change in Magnitude of Differential<br>Output Voltage for Complementary<br>States      | Δ V <sub>OD</sub>  |                                    |                        |      | ±25                     | mV    |
| Output Offset Voltage                                                                  | Vos                |                                    | 1.125                  |      | 1.275                   | V     |
| Change in Magnitude of Output<br>Offset Voltage for Complementary<br>States            | ΔV <sub>OS</sub>   |                                    |                        |      | ±25                     | mV    |
| Single-Ended Output Resistance                                                         | Ro                 |                                    | 40                     | 95   | 140                     | Ω     |
| Change in Magnitude of Single-<br>Ended Output Resistance for<br>Complementary Outputs | ΔRO                |                                    |                        | ±2.5 | ±10                     | %     |

#### **AC ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, \text{ differential loads} = 100\Omega \pm 1\%, \text{ T}_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C}, \text{ unless otherwise noted.}$  Typical values are at  $V_{CC} = +3.3 \text{V}, T_{A} = +25^{\circ}\text{C}.)$  (Note 1, Figure 4)

| PARAMETER                           | SYMBOL | CONDITIONS | MIN   | TYP | MAX | UNITS |
|-------------------------------------|--------|------------|-------|-----|-----|-------|
| Maximum Serial Clock Frequency      | fsclk  |            | 2.488 |     |     | GHz   |
| Serial Data Setup Time              | tsu    |            | 100   |     |     | ps    |
| Serial Data Hold Time               | tH     |            | 100   |     |     | ps    |
| Parallel Clock-to-Data Output Delay | tCLK-Q |            | 200   | 450 | 900 | ps    |

Note 1: AC Characteristics guaranteed by design and characterization.

## **Typical Operating Characteristics**

( $V_{CC} = +3.3V$ ,  $T_A = +25$ °C, unless otherwise noted.)











### **Pin Description**

| PIN                                                                     | NAME          | FUNCTION                                                                                                                                                |
|-------------------------------------------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 8, 16, 17,<br>24, 32, 33, 41,<br>48, 49, 57, 64                   | GND           | Ground                                                                                                                                                  |
| 3, 5, 7, 9, 11,<br>13, 25, 34, 42,<br>47, 56                            | Vcc           | +3.3V Supply Voltage                                                                                                                                    |
| 4                                                                       | SD+           | Serial Data Noninverting PECL Input. Data is clocked on the SCLK signal's positive transition.                                                          |
| 6                                                                       | SD-           | Serial Data Inverting PECL Input. Data is clocked on the SCLK signal's positive transition.                                                             |
| 10                                                                      | SCLK+         | Serial Clock Noninverting PECL Input                                                                                                                    |
| 12                                                                      | SCLK-         | Serial Clock Inverting PECL Input                                                                                                                       |
| 14                                                                      | SYNC-         | Synchronizing Pulse Inverting LVDS Input. Pulse the SYNC signal high for at least four SCLK periods to shift the data alignment by dropping one bit.    |
| 15                                                                      | SYNC+         | Synchronizing Pulse Noninverting LVDS Input. Pulse the SYNC signal high for at least four SCLK periods to shift the data alignment by dropping one bit. |
| 18                                                                      | PCLK-         | Parallel Clock Inverting LVDS Output                                                                                                                    |
| 19                                                                      | PCLK+         | Parallel Clock Noninverting LVDS Output                                                                                                                 |
| 20, 22, 26, 28,<br>30, 35, 37, 39,<br>43, 45, 50, 52,<br>54, 58, 60, 62 | PD0- to PD15- | Parallel Data Inverting LVDS Outputs. Data is updated on the negative transition of the PCLK signal.                                                    |
| 21, 23, 27, 29,<br>31, 36, 38, 40,<br>44, 46, 51, 53,<br>55, 59, 61, 63 | PD0+ to PD15+ | Parallel Data Noninverting LVDS Outputs. Data is updated on the negative transition of the PCLK signal.                                                 |



Figure 1. Driver Output Levels

### **Detailed Description**

The MAX3885 deserializer uses a 16-bit shift register, 16-bit parallel output register, 4-bit counter, PECL input buffers, and low-voltage differential-signal (LVDS) input/output buffers to convert 2.488Gbps serial data to 16-bit wide, 155Mbps parallel data (Figure 2). The input



Figure 2. Functional Diagram

shift register continuously clocks incoming data on the positive transition of the serial clock (SCLK) input signal. The 4-bit counter generates a parallel-output clock (PCLK) by dividing the serial-clock frequency by 16. The PCLK signal clocks the parallel-output register. During normal operation, the counter divides the SCLK frequency by 16, causing the output register to latch every 16 bits of incoming serial data. The synchronization inputs (SYNC+, SYNC-) realign and reframe data. When the SYNC signal is pulsed high for at least four SCLK cycles, the parallel output data is delayed by one SCLK cycle. This realignment is guaranteed to occur within two complete PCLK cycles of the SYNC signal's positive transition. As a result, the first incoming bit of data during that PCLK cycle is dropped, shifting the alignment between PCLK and data by one bit. See Figure 3 for the timing diagram and Figure 4 for the timing parameters diagram.

# Low-Voltage Differential-Signal (LVDS) Inputs and Outputs

The MAX3885 features LVDS inputs and outputs for interfacing with high-speed digital circuitry. The LVDS standard is based on the IEEE 1596.3 LVDS specification. This technology uses 500mVp-p to 800mVp-p differential low-voltage swings to achieve fast transition times, minimize power dissipation, and improve noise immunity. The parallel clock and data LVDS outputs (PCLK+, PCLK-, PD\_+, PD\_-) require 100Ω differential



Figure 3. Timing Diagram



Figure 4. Timing Parameters

DC termination between the inverting and noninverting outputs for proper operation. Do not terminate these outputs to ground. The synchronization LVDS inputs (SYNC+, SYNC-) are internally terminated with  $100\Omega$  differential input resistance and, therefore, do not require external termination.

#### **PECL Inputs**

Because of the self-biasing resistor networks, the serial data and clock PECL inputs (SD+, SD-, SCLK+, SCLK-) require  $53\Omega$  termination to VCC - 2V when interfacing with a PECL source (see *Alternative PECL Input Termination*). This results in an equivalent input resistance of  $50\Omega$ .

## \_Applications Information

#### **Alternative PECL Input Termination**

Figure 5 shows alternative PECL input-termination methods. Use Thevenin-equivalent termination when a V<sub>CC</sub> - 2V termination voltage is not available. When interfacing with an ECL-output device, the MAX3885's internal self-biasing allows easy ECL AC-coupling termination.

#### **Layout Techniques**

For best performance, use good high-frequency layout techniques. Filter voltage supplies and keep ground connections short. Use multiple vias where possible. Also, use controlled impedance transmission lines to interface with the MAX3885 high-speed inputs and outputs.



Figure 5. Alternative PECL Input Termination

#### **Pin Configuration**



## **Chip Information**

## Package Information

TRANSISTOR COUNT: 2820

(For the latest package outline information, go to **www.maxim-ic.com/packages**.)

| PACKAGE TYPE | DOCUMENT NO.   |
|--------------|----------------|
| 64 TQFP      | <u>21-0054</u> |

### **Revision History**

| REVISION<br>NUMBER | REVISION DATE                     | DESCRIPTION                                            | PAGES<br>CHANGED |
|--------------------|-----------------------------------|--------------------------------------------------------|------------------|
| 0                  | 9/98                              | Initial release.                                       | _                |
| 1 9/98             | Updated Typical Operating Circuit | 1                                                      |                  |
|                    | Updated Figure 3.                 | 5                                                      |                  |
| 2                  | 1/99                              | Corrected Figure 3.                                    | 5                |
| 3                  | 2/07                              | Added lead-free package to Ordering Information table. | 1                |
| 4                  | 12/07                             | Replaced package drawing with table.                   | 8                |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.