# ACPL-M75L

Single-channel High Speed 15 MBd CMOS optocoupler with Glitch-Free Power-Up Feature



# **Data Sheet**



# **Description**

The ACPL-M75L (single-channel) is 15 MBd CMOS optocouplers in SOIC-5 package. The optocouplers utilize the latest CMOS IC technology to achieve outstanding performance with very low power consumption. Basic building blocks of ACPL-M75L are high speed LEDs and CMOS detector ICs. Each detector incorporates an integrated photodiode, a high speed transimpedance amplifier, and a voltage comparator with an output driver.

# **Component Image**

# ACPL-M75L Anode 1 SHIELD ACPL-M75L Vo Gnd

A 0.1uF bypass capacitor must be connected between pins 4 and 6.

#### **TRUTH TABLE**

| LED | V <sub>0</sub> , OUTPUT |  |  |  |  |
|-----|-------------------------|--|--|--|--|
| OFF | Н                       |  |  |  |  |
| ON  | L                       |  |  |  |  |

#### **Features**

- +3.3V and +5 V CMOS compatibility
- 25ns max. pulse width distortion
- 55ns max. propagation delay
- 40ns max. propagation delay skew
- High speed: 15 MBd min
- 10 kV/µs minimum common mode rejection
- -40 to 105°C temperature range
- Glitch-Free Power-UP Feature
- Safety and regulatory approvals:
  - UL recognized: 3750 V rms for 1 min. per UL 1577
  - CSA component acceptance Notice #5
  - IEC/EN/DIN EN 60747-5-5 approved Option 060

# **Applications**

- Digital field bus isolation:
  - RS485, RS232, CANbus
- Multiplexed data transmission
- Computer peripheral interface
- Microprocessor system interface
- DC/DC converter
- Servo Motor

**CAUTION:** It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD.

# **Ordering Information**

ACPL-M75L will be UL Recognized with 3750 Vrms for 1 minute per UL1577.

|                 | Option         |         |               |            | IEC/EN/DIN EN |               |
|-----------------|----------------|---------|---------------|------------|---------------|---------------|
| Part number     | RoHS Compliant | Package | Surface Mount | Tape& Reel | 60747-5-5     | Quantity      |
|                 | -000E          |         | Х             |            |               | 100 per tube  |
| ACPL-M75L -500E | CO 5           | X       | Х             |            | 1500 per reel |               |
|                 | -060E          | SO-5    | X             |            | Х             | 100 per tube  |
|                 | -560E          |         | X             | Х          | Х             | 1500 per reel |

To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry.

# Example 1:

ACPL-M75L-500E to order product of Small Outline SO-5 package in Tape and Reel packaging in RoHS compliant. Example 2:

ACPL-M75L-000E to order product of Small Outline SO-5 package in tube packaging and in RoHS compliant.

Option datasheets are available. Contact your Avago sales representative or authorized distributor for information.

# **Package Dimensions**

ACPL-M75L (JEDEC MO-155 Package)



<sup>\*</sup> Maximum Mold flash on each side is 0.15 mm (0.006).

# **Regulatory Information**

The ACPL-M75L has been approved by the following organizations:

| UL                      | Recognized under UL 1577, component recognition program, File E55361. |
|-------------------------|-----------------------------------------------------------------------|
| CSA                     | Approved under CSA Component Acceptance Notice #5, File CA88324.      |
| IEC/EN/DIN EN 60747-5-5 |                                                                       |

# **Insulation and Safety Related Specifications**

| Parameter                                            | Symbol | Value | Units | Conditions                                                                                    |
|------------------------------------------------------|--------|-------|-------|-----------------------------------------------------------------------------------------------|
| Minimum External Air<br>Gap (Clearance)              | L(I01) | ≥ 5   | mm    | Measured from input terminals to output terminals, shortest distance through air.             |
| Minimum External<br>Tracking (Creepage)              | L(I02) | ≥ 5   | mm    | Measured from input terminals to output terminals, shortest distance path along body.         |
| Minimum Internal Plastic<br>Gap (Internal Clearance) |        | 0.08  | mm    | Insulation thickness between emitter and detector; also known as distance through insulation. |
| Tracking Resistance<br>(Comparative Tracking Index)  | СТІ    | ≥175  | Volts | DIN IEC 112/VDE 0303 Part 1                                                                   |
| Isolation Group                                      |        | Illa  |       | Material Group (DIN VDE 0110, 1/89, Table 1)                                                  |

All Avago Technologies data sheets report the creepage and clearance inherent to the optocoupler component itself. These dimensions are needed as a starting point for the equipment designer when determining the circuit insulation requirements. However, once mounted on a printed circuit board, minimum creepage and clearance requirements must be met as specified for individual equipment standards. For creepage, the shortest distance path along the surface of a printed circuit board between the solder fillets of the input and output leads must be considered. There are recommended techniques such as grooves and ribs which may be used on a printed circuit board to achieve desired creepage and clearances. Creepage and clearance distances will also change depending on factors such as pollution degree and insulation level.

# IEC/EN/DIN EN 60747-5-5 Insulation Related Characteristics (Option 060)

| Description                                                                                                                                    | Symbol                 | option 060       | Units             |
|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------|-------------------|
| Installation classification per DIN VDE 0110/1.89, Table 1 for rated mains voltage ≤150 V rms                                                  |                        | I-IV             |                   |
| for rated mains voltage ≤300 V rms                                                                                                             |                        | -   <br> -       |                   |
| Climatic Classification                                                                                                                        |                        | 55/105/21        |                   |
| Pollution Degree (DIN VDE 0110/1.89)                                                                                                           |                        | 2                |                   |
| Maximum Working Insulation Voltage                                                                                                             | $V_{IORM}$             | 567              | $V_{PEAK}$        |
| Input to Output Test Voltage, Method b† $V_{IORM} \times 1.875 = V_{PR}$ , 100% Production Test with $t_m = 1$ sec, Partial Discharge $< 5$ pC | $V_{PR}$               | 1063             | V <sub>PEAK</sub> |
| Input to Output Test Voltage, Method a† $V_{IORM} \times 1.6 = V_{PR}$ , Type and Sample Test, $t_m = 10$ sec, Partial Discharge $< 5$ pC      | $V_{PR}$               | 907              | V <sub>PEAK</sub> |
| Highest Allowable Overvoltage†<br>(Transient Overvoltage, t <sub>ini</sub> = 60 sec)                                                           | $V_{IOTM}$             | 6000             | $V_{PEAK}$        |
| Safety Limiting Values (Maximum values allowed in the event of a failure, also see Thermal Derating curve, Figure 11.)                         |                        |                  |                   |
| Case Temperature                                                                                                                               | $T_s$                  | 150              | °C                |
| Input Current                                                                                                                                  | I <sub>s</sub> , INPUT | 150              | mA                |
| Output Power                                                                                                                                   | Ps, <sub>OUTPUT</sub>  | 600              | mW                |
| Insulation Resistance at T <sub>S</sub> , V <sub>10</sub> = 500 V                                                                              | R <sub>IO</sub>        | ≥10 <sup>9</sup> | Ω                 |

# **Absolute Maximum Ratings**

| Parameter                         | Symbol                                        | Min. | Max.                 | Units |  |  |
|-----------------------------------|-----------------------------------------------|------|----------------------|-------|--|--|
| Storage Temperature               | T <sub>S</sub>                                | -55  | +125                 | °C    |  |  |
| Ambient Operating Temperature     | T <sub>A</sub>                                | -40  | +105                 | °C    |  |  |
| Supply Voltages                   | $V_{DD}$                                      | 0    | 6.0                  | Volts |  |  |
| Output Voltage                    | Vo                                            | -0.5 | V <sub>DD</sub> +0.5 | Volts |  |  |
| Average Forward Input Current     | I <sub>F</sub>                                | -    | 10.0                 | mA    |  |  |
| Average Output Current            | Io                                            | -    | 10.0                 | mA    |  |  |
| Lead Solder Temperature           | 260°C for 10 sec., 1.6 mm below seating plane |      |                      |       |  |  |
| Solder Reflow Temperature Profile | See Solder Reflow Temperature Profile Section |      |                      |       |  |  |

# **Recommended Operating Conditions**

| Parameter                               | Symbol              | Min. | Max. | Units |  |
|-----------------------------------------|---------------------|------|------|-------|--|
| Ambient Operating Temperature           | T <sub>A</sub>      | -40  | +105 | °C    |  |
| Supply Voltages                         | V <sub>DD</sub>     | 4.5  | 5.5  | V     |  |
|                                         |                     | 3.0  | 3.6  | V     |  |
| Input Current (ON)                      | l <sub>F</sub>      | 4    | 8    | mA    |  |
| Forward Input Voltage (OFF)             | V <sub>F(OFF)</sub> | 0    | 0.8  | V     |  |
| Supply Voltage Slew Rate <sup>[1]</sup> | S <sub>R</sub>      | 0.5  | 500  | V/ms  |  |

# **Electrical Specifications**

Over recommended temperature ( $T_A = -40^{\circ}\text{C}$  to  $+105^{\circ}\text{C}$ ),  $3.0\text{V} \le \text{V}_{DD} \le 3.6\text{V}$  and  $4.5\text{ V} \le \text{V}_{DD} \le 5.5\text{ V}$ . All typical specifications are at  $T_A = +25^{\circ}\text{C}$ ,  $V_{DD} = +3.3\text{V}$ .

| Parameter                          | Symbol           | Min.               | Тур.                 | Max. | Units | Test Conditions                             |
|------------------------------------|------------------|--------------------|----------------------|------|-------|---------------------------------------------|
| Input Forward Voltage              | V <sub>F</sub>   | 1.3                | 1.5                  | 1.8  | V     | $I_F = 6mA$                                 |
| Input Reverse<br>Breakdown Voltage | BV <sub>R</sub>  | 5.0                |                      |      | V     | $I_R = 10 \mu A$                            |
| Logic High Output Voltage          | V <sub>OH</sub>  | V <sub>DD</sub> -1 | V <sub>DD</sub> -0.3 |      | V     | $I_F = 0$ , $I_O = -4$ mA, $V_{DD} = 3.3$ V |
|                                    |                  | V <sub>DD</sub> -1 | V <sub>DD</sub> -0.2 |      | V     | $I_F = 0$ , $I_O = -4$ mA, $V_{DD} = 5V$    |
| Logic Low Output Voltage           | $V_{OL}$         |                    | 0.2                  | 0.8  | V     | $I_F = 6mA$ , $I_O = 4mA$ , $V_{DD} = 3.3V$ |
|                                    |                  |                    | 0.35                 | 0.8  | V     | $I_F = 6mA$ , $I_O = 4mA$ , $V_{DD} = 5V$   |
| Input Threshold Current            | I <sub>TH</sub>  |                    | 1                    | 3    | mA    | $I_{OL} = 20 \mu A$                         |
| Logic Low Output Supply Current    | $I_{DDL}$        |                    | 4.5                  | 6.5  | mA    | $I_F = 6 \text{ mA}$                        |
| Logic High Output Supply Current   | I <sub>DDH</sub> |                    | 4                    | 6    | mA    | $I_F = 0$                                   |

### **Switching Specifications**

Over recommended temperature ( $T_A = -40^{\circ}\text{C}$  to  $+105^{\circ}\text{C}$ ),  $3.0\text{V} \le \text{V}_{DD} \le 3.6\text{V}$  and  $4.5\text{ V} \le \text{V}_{DD} \le 5.5\text{ V}$ . All typical specifications are at  $T_A = +25^{\circ}\text{C}$ ,  $V_{DD} = +3.3\text{V}$ .

| Parameter                                                             | Symbol           | Min. | Тур. | Max. | Units | Test Conditions                                                                          |
|-----------------------------------------------------------------------|------------------|------|------|------|-------|------------------------------------------------------------------------------------------|
| Propagation Delay Time<br>to Logic Low Output <sup>[2]</sup>          | t <sub>PHL</sub> |      | 25   | 55   | ns    | I <sub>F</sub> = 6mA, C <sub>L</sub> = 15pF<br>CMOS Signal Levels                        |
| Propagation Delay Time<br>to Logic High Output <sup>[2]</sup>         | t <sub>PLH</sub> |      | 21   | 55   | ns    | I <sub>F</sub> = 6mA, C <sub>L</sub> = 15pF,<br>CMOS Signal Levels                       |
| Pulse Width                                                           | t <sub>PW</sub>  | 66.7 |      |      | ns    |                                                                                          |
| Pulse Width Distortion <sup>[3]</sup>                                 | PWD              | 0    | 4    | 25   | ns    | I <sub>F</sub> = 6mA, C <sub>L</sub> = 15pF,<br>CMOS Signal Levels                       |
| Propagation Delay Skew <sup>[4]</sup>                                 | t <sub>PSK</sub> |      |      | 40   | ns    | I <sub>F</sub> = 6mA, C <sub>L</sub> = 15pF<br>CMOS Signal Levels                        |
| Output Rise Time<br>(10% – 90%)                                       | t <sub>R</sub>   |      | 3.5  |      | ns    | I <sub>F</sub> = 6mA, C <sub>L</sub> = 15pF<br>CMOS Signal Levels                        |
| Output Fall Time<br>(90% - 10%)                                       | t <sub>F</sub>   |      | 3.5  |      | ns    | I <sub>F</sub> = 6mA, C <sub>L</sub> = 15pF<br>CMOS Signal Levels                        |
| Common Mode Transient<br>Immunity at Logic High Output <sup>[5]</sup> | CMH              | 10   | 15   |      | kV/μs | $V_{CM} = 1000 \text{ V}, T_A = 25^{\circ}\text{C},$<br>$I_F = 0 \text{ mA (Figure 18)}$ |
|                                                                       |                  | 30   | 35   |      | kV/μs | Using Avago's Application Circuit<br>(Figure 13)                                         |
| Common Mode Transient<br>Immunity at Logic Low Output <sup>[6]</sup>  | CML              | 10   | 15   |      | kV/μs | V <sub>CM</sub> = 1000 V, T <sub>A</sub> = 25°C,<br>I <sub>F</sub> = 6 mA (Figure 18)    |
|                                                                       |                  | 30   | 35   |      | kV/μs | Using Avago's Application Circuit<br>(Figure 13)                                         |

# **Package Characteristics**

All Typical at  $T_A = 25$ °C.

| Parameter                                   | Symbol           | Min. | Тур.             | Max. | Units | Test Conditions                                                         |
|---------------------------------------------|------------------|------|------------------|------|-------|-------------------------------------------------------------------------|
| Input-Output Insulation                     | I <sub>I-O</sub> |      | ,,,              | 1.0  | μΑ    | 45% RH, t = 5 s<br>V <sub>I-O</sub> = 3 kV DC,<br>T <sub>A</sub> = 25°C |
| Input-Output Momentary<br>Withstand Voltage | V <sub>ISO</sub> | 3750 |                  |      | Vrms  | RH $\leq$ 50%, t = 1 min.,<br>T <sub>A</sub> = 25°C                     |
| Input-Output Resistance                     | R <sub>I-O</sub> |      | 10 <sup>12</sup> |      | Ω     | V <sub>I-O</sub> = 500 V dc                                             |
| Input-Output Capacitance                    | C <sub>I-O</sub> |      | 0.6              |      | рF    | f = 1 MHz, T <sub>A</sub> = 25°C                                        |

#### Notes

- 1. Slew rate of supply voltage ramping is recommended to ensure no glitch more than 1V to appear at the output pin.
- 2.  $t_{PHL}$  propagation delay is measured from the 50%  $V_{DD}$  level on the rising edge of the input pulse to the 50%  $V_{DD}$  level of the falling edge of the  $V_{OD}$  signal.  $t_{PLH}$  propagation delay is measured from the 50%  $V_{DD}$  level on the falling edge of the input pulse to the 50%  $V_{DD}$  level of the rising edge of the  $V_{OD}$  signal.
- 3. PWD is defined as |t<sub>PHL</sub> t<sub>PLH</sub>|.
- 4. t<sub>PSK</sub> is equal to the magnitude of the worst case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that will be seen between units at any given temperature within the recommended operating conditions.
- $5. \quad CM_H \ is the \ maximum \ tolerable \ rate \ of \ the \ common \ mode \ voltage \ to \ assure \ that \ the \ output \ will \ remain \ in \ a \ high \ logic \ state.$
- 6.  $CM_L$  is the maximum tolerable rate of fall of the common mode voltage to assure that the output will remain in a low logic state.



Figure 1. Typical input diode forward characteristic.



Figure 3. Typical logic high O/P supply current vs. temperature.



Figure 5. Typical switching speed vs. pulse input current at 5V supply voltage.



Figure 2. Typical input threshold current vs. temperature.



Figure 4. Typical logic low O/P supply current vs. temperature.



Figure 6. Typical switching speed vs. pulse input current at 3.3V supply voltage.



Figure 7. Typical V<sub>F</sub> vs. temperature.



Figure 8. Recommended printed circuit board layout

# **Application Information**

#### **Bypassing and PC Board Layout**

The ACPL-M75L optocoupler is extremely easy to use. ACPL-M75L provides CMOS logic output due to the high-speed CMOS IC technology used.

The external components required for proper operation are the input limiting resistor and the output bypass capacitor. Capacitor values should be between 0.01  $\mu F$  and 0.1  $\mu F$ .

For each capacitor, the total lead length between both ends of the capacitor and the power-supply pins should not exceed 20 mm.

# Propagation Delay, Pulse-Width Distortion and Propagation Delay Skew

Propagation delay is a figure of merit which describes how quickly a logic signal propagates through a system. The propagation delay from low to high (t<sub>PLH</sub>) is the amount of time required for an input signal to propagate to the output, causing the output to change from low to high.

Similarly, the propagation delay from high to low  $(t_{PHL})$  is the amount of time required for the input signal to propagate to the output, causing the output to change from high to low (see Figure 9).



Figure 9. Propagation delay and skew waveform



Figure 10. Parallel data transmission example

Pulse-width distortion (PWD) results when  $t_{PLH}$  and  $t_{PHL}$  differ in value. PWD is defined as the difference between  $t_{PLH}$  and  $t_{PHL}$  and often PWD determines the maximum data rate capability of a transmission system. PWD can be expressed in percent by dividing the PWD (in ns) by the minimum pulse width (in ns) being transmitted. Typically, PWD on the order of 20-30% of the minimum pulse width is tolerable; the exact figure depends on the particular application (RS232, RS422, T-1, etc.).

Propagation delay skew, t<sub>PSK</sub>, is an important parameter to consider in parallel data applications where synchronization of signals on parallel data lines is a concern.

If the parallel data is being sent through a group of optocouplers, differences in propagation delays will cause the data to arrive at the outputs of the optocouplers at different times. If this difference in propagation delays is large enough, it will determine the maximum rate at which parallel data can be sent through the optocouplers.

Propagation delay skew is defined as the difference between the minimum and maximum propagation delays, either  $t_{PLH}$  or  $t_{PHL}$ , for any given group of optocouplers which are operating under the same conditions (i.e., the same supply voltage, output load, and operating temperature). As illustrated in Figure 10, if the inputs of a group of optocouplers are switched either ON or OFF at the same time,  $t_{PSK}$  is the difference between the shortest propagation delay, either  $t_{PLH}$  or  $t_{PHL}$ , and the longest propagation delay, either  $t_{PLH}$  or  $t_{PHL}$ . As mentioned earlier,  $t_{PSK}$  can determine the maximum parallel data transmission rate.

Figure 10 is the timing diagram of a typical parallel data application with both the clock and the data lines being sent through optocouplers. The figure shows data and clock signals at the inputs and outputs of the optocouplers. To obtain the maximum data transmission rate, both

edges of the clock signal are being used to clock the data; if only one edge were used, the clock signal would need to be twice as fast.

Propagation delay skew represents the uncertainty of where an edge might be after being sent through an optocoupler. Figure 10 shows that there will be uncertainty in both the data and the clock lines. It is important that these two areas of uncertainty not overlap, otherwise the clock signal might arrive before all of the data outputs have settled, or some of the data outputs may start to change before the clock signal has arrived.

From these considerations, the absolute minimum pulse width that can be sent through optocouplers in a parallel application is twice  $t_{PSK}$ . A cautious design should use a slightly longer pulse width to ensure that any additional uncertainty in the rest of the circuit does not cause a problem.

The t<sub>PSK</sub> specified optocouplers offer the advantages of guaranteed specifications for propagation delays, pulsewidth distortion and propagation delay skew over the recommended temperature, and power supply ranges.



Figure 11. Connection of peaking capacitor (Cpeak) in parallel of the input limiting resistor (Rlimit) to improve speed performance



(i)  $V_{DD}$ =5V,  $C_{peak}$ =100pF,  $R_{limit}$ =530 $\Omega$ 



(ii)  $V_{DD}$ =3.3V,  $C_{peak}$ =100pF,  $R_{limit}$ =250 $\Omega$ 

Figure 12. Improvement of tp and PWD with added 100pF peaking capacitor in parallel of input limiting resistor.

# **Powering Sequence**

V<sub>DD</sub> needs to achieve a minimum level of 3V before powering up the output connecting component.

# **Input Limiting Resistors**

ACPL-M75L is direct current driven (Figure 8), and thus eliminate the need for input power supply. To limit the amount of current flowing through the LED, it is recommended that a 530ohm resistor is connected in series with anode of LED (i.e. Pin 1 for ACPL-M75L) at 5V input signal. At 3.3V input signal, it is recommended to connect 250 $\Omega$  resistor in series with anode of LED. The recommended limiting resistors is based on the assumption that the driver output impedence is 50 $\Omega$  (as shown in Figure 11).

# **Speed Improvement**

A peaking capacitor can be placed across the input current limit resistor (Figure 11) to achieve enhanced speed performance. The value of the peaking cap is dependent to the rise and fall time of the input signal and supply voltages and LED input driving current (I<sub>f</sub>). Figure 12 shows significant improvement of propagation delay and pulse with distortion with added peak capacitor at driving current of 6mA for both 3.3V and 5V power supply.

# Common Mode Rejection for ACPL-M75L

Figure 13 shows the recommended drive circuit for the ACPL-M75L for optimal common-mode rejection performance. Two LED-current setting resistors are used instead of one. This is to balance the common mode impedance at LED anode and cathode. Common-mode transients can capacitively couple from the LED anode (or cathode) to the output-side ground causing current to be shunted away from the LED (which can be bad if the LED is on) or

conversely cause current to be injected into the LED (bad if the LED is meant to be off). Figure 14 shows the parasitic capacitances which exists between LED anode/cathode and output ground ( $C_{LA}$  and  $C_{LC}$ ). Also shown in Figure 14 on the input side is an AC-equivalent circuit.

Table 1 indicates the directions of  $I_{LP}$  and  $I_{LN}$  flow depending on the direction of the common-mode transient. For transients occurring when the LED is on, common-mode rejection (CM<sub>L</sub>, since the output is in the "low" state) depends upon the amount of LED current drive ( $I_F$ ). For conditions where  $I_F$  is close to the switching threshold ( $I_{TH}$ ), CM<sub>L</sub> also depends on the extent which  $I_{LP}$  and  $I_{LN}$  balance each other. In other words, any condition where common-mode transients cause a momentary decrease in  $I_F$  (i.e. when  $dV_{CM}/dt>0$  and  $|I_{FP}| > |I_{FN}|$ , referring to Table 1) will cause common-mode failure for transients which are fast enough.

Likewise for common-mode transients which occur when the LED is off (i.e.  $CM_H$ , since the output is "high"), if an imbalance between  $I_{LP}$  and  $I_{LN}$  results in a transient  $I_F$  equal to or greater than the switching threshold of the optocoupler, the transient "signal" may cause the output to spike below 2V (which constitutes a  $CM_H$  failure).

By using the recommended circuit in Figure 13, good CMR can be achieved. The resistors recommended in Figure 13 include both the output impedence of the logic driver circuit and the external limiting resistor. The balanced  $I_{LED}$ -setting resistors help equalize the common mode voltage change at anode and cathode to reduce the amount by which  $I_{LED}$  is modulated from transient coupling through  $C_{LA}$  and  $C_{LC}$ .

Table 1. Effects of Common Mode Pulse Direction on Transient I<sub>LFD</sub>

| If dV <sub>CM</sub> /dt ls: | then I <sub>LP</sub> Flows:                    | and I <sub>LN</sub> Flows:                 | If $ I_{LP}  <  I_{LN} $ ,<br>LED $I_F$ Current<br>Is Momentarily: | If  I <sub>LP</sub>   >  I <sub>LN</sub>  ,<br>LED I <sub>F</sub> Current<br>Is Momentarily: |
|-----------------------------|------------------------------------------------|--------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| positive (>0)               | away from LED<br>anode through C <sub>LA</sub> | away from LED cathode through $C_{LC}$     | increased                                                          | decreased                                                                                    |
| negative (<0)               | toward LED<br>anode through C <sub>LA</sub>    | toward LED cathode through C <sub>LC</sub> | decreased                                                          | increased                                                                                    |

#### **CMR with Other Drive Circuits**

CMR performance with drive circuits other than that shown in Figure 13 may be enhanced by following these guidelines:

- Use of drive circuits where current is shunted from the LED in the LED "off" state (as shown in Figures 15 and 16). This is beneficial for good CM<sub>H</sub>.
- 2. Use of typical  $I_{FH} = 6$ mA per datasheet recommendation Using any one of the drive circuits in Figures 15-17 with  $I_{C} = 6$  mA will result in a typical CMR of 10 kV/us for ACPI-

 $I_F = 6$  mA will result in a typical CMR of 10 kV/ $\mu$ s for ACPL-M75L, as long as the PC board layout practices are followed. Figure 15 shows a circuit which can be used with

any totem-pole-output TTL/LSTTL/HCMOS logic gate. The buffer PNP transistor allows the circuit to be used with logic devices which have low current-sinking capability. It also helps maintain the driving-gate power-supply current at a constant level to minimize ground shifting for other devices connected to the input-supply ground.

When using an open-collector TTL or open-drain CMOS logic gate, the circuit in Figure 16 may be used. When using a CMOS gate to drive the optocoupler, the circuit shown in Figure 17, where the resistor is recommended to connect to the anode of the LED, may be used.



Figure 13. Recommended drive circuit for ACPL-M75L for high-CMR



Figure 14. AC equivalent of ACPL-M75L



Figure 15. TTL interface circuit for the ACPI-M75L families.





Figure 16. TTL open-collector/open drain gate drive circuit for ACPL-M75L families.

Figure 17. CMOS gate drive circuit for ACPL-M75L families.





Figure 18. Test circuit for common mode transient immunity and typical waveforms.