

# **16-Bit, Parallel-Input, Voltage-Output DACs with Internal Reference**

## **General Description**

The MAX5650/MAX5651/MAX5652 parallel-input, voltage-output, 16-bit, digital-to-analog converters (DACs) provide monotonic 16-bit output voltage over the full extended operating temperature range. The MAX5650/MAX5651 include an internal precision low drift (10ppm/°C) bandgap voltage reference, while the MAX5652 requires an external reference. The MAX5650 operates from a +5V single supply and has a +4.096V internal reference. The MAX5651 operates from either a +3V or +5V single supply and has a +2.048V internal reference. The MAX5652 operates from either a +3V or +5V single supply and accepts an input reference voltage between +2V and AV<sub>DD</sub>. The MAX5650/MAX5651/MAX5652 parallel inputs are double buffered and configurable as a single 16-bit wide input or a 2-byte input. The MAX5650/MAX5651/MAX5652 unbuffered DAC voltage output ranges from 0 to V<sub>REF</sub>.

The MAX5650/MAX5651/MAX5652 feature an active-low hardware clear input (CLR) that clears the registers and the output to zero-scale (0000 hex) or midscale (8000 hex), depending on the state of the MID/ZERO input. These devices include matched scaling resistors for use with a precision external op amp (such as the MAX400) to generate a bipolar output-voltage swing.

The MAX5650/MAX5651/MAX5652 are available in a 32-pin, 5mm x 5mm TQFN package and are guaranteed over the extended temperature range (-40°C to +85°C).

For 14-bit, pin-compatible versions of the MAX5650/MAX5651/MAX5652, refer to the MAX5653/MAX5654/MAX5655 datasheet.

For 12-bit, pin-compatible versions of the MAX5650/MAX5651/MAX5652, refer to the MAX5656/MAX5657/MAX5658 datasheet.

## **Applications**

Automatic Test Equipment  
Process Control  
Digital Calibration  
Actuator Control

## Servo Loops Waveform Generators Motor Control

## **Selector Guide**

| PART       | SUPPLY VOLTAGE (V) | REFERENCE (V)    | INL (LSB, max) |
|------------|--------------------|------------------|----------------|
| MAX5650ETJ | +4.75 to +5.25     | Internal, +4.096 | $\pm 4$        |
| MAX5651ETJ | +2.7 to +5.25      | Internal, +2.048 | —              |
| MAX5652ETJ | +2.7 to +5.25      | External         | —              |

***Pin Configuration appears at end of data sheet.***

## Features

- ◆ 16-Bit Resolution
- ◆ Parallel 16-Bit or 2-Byte Double Buffered Interface
- ◆ Guaranteed Monotonic
- ◆ Maximum INL:  $\pm 4$  LSB
- ◆ Fast  $2\mu\text{s}$  Settling Time
- ◆ Clear Input (CLR) Sets Output to Zero-Scale or Midscale
- ◆ Integrated Precision Resistors for Bipolar Operation
- ◆ Integrated Precision Bandgap Reference:
  - +4.096V (MAX5650)
  - +2.048V (MAX5651)

### **Ordering Information**

| PART                | PIN-PACKAGE             | PACKAGE CODE |
|---------------------|-------------------------|--------------|
| <b>MAX5650ETJ</b>   | 32 TQFN-EP* (5mm x 5mm) | T3255-4      |
| <b>MAX5651ETJ**</b> | 32 TQFN-EP* (5mm x 5mm) | T3255-4      |
| <b>MAX5652ETJ**</b> | 32 TQFN-EP* (5mm x 5mm) | T3255-4      |

**Note:** All devices specified over the -40°C to +85°C temperature range

\*EP = Exposed paddle. Connect to AGND or leave unconnected.

\*\*Future product—contact factory for availability.

## Functional Diagram



# 16-Bit, Parallel-Input, Voltage-Output DACs with Internal Reference

## ABSOLUTE MAXIMUM RATINGS

|                                                                |                                    |                                                       |                 |
|----------------------------------------------------------------|------------------------------------|-------------------------------------------------------|-----------------|
| AV <sub>DD</sub> to DV <sub>DD</sub> .....                     | ±6V                                | INB to AGND .....                                     | -6V to +6V      |
| AV <sub>DD</sub> to AGND, GND.....                             | -0.3V to +6V                       | INB to MTAP.....                                      | -6V to +6V      |
| DV <sub>DD</sub> to DGND.....                                  | -0.3V to +6V                       | Maximum Current into Any Pin .....                    | ±50mA           |
| DGND to GND.....                                               | -0.3V to +0.3V                     | Continuous Power Dissipation (T <sub>A</sub> = +70°C) |                 |
| DGND, GND to AGND.....                                         | -0.3V to +0.3V                     | 32-Pin TQFN (derate 20.8mW/°C above +70°C)....        | 2758.6mW        |
| D0-D15, CSLSB, CSMSB, WR, LDAC, CLR, MID/ZERO,<br>to DGND..... | -0.3V to (DV <sub>DD</sub> + 0.3V) | Operating Temperature Range .....                     | -40°C to +85°C  |
| REF to AGND.....                                               | -0.3V to (AV <sub>DD</sub> + 0.3V) | Storage Temperature Range.....                        | -65°C to +150°C |
| OUT, MTAP, INA to AGND, GND.....                               | -0.3V to AV <sub>DD</sub>          | Lead Temperature (soldering, 10s) .....               | +300°C          |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS—MAX5650

(AV<sub>DD</sub> = DV<sub>DD</sub> = +4.75V to +5.25V, AGND = DGND = GND = 0V, V<sub>REF</sub> = internal, R<sub>L</sub> =  $\infty$ , C<sub>L</sub> = 10pF, C<sub>REF</sub> = 1 $\mu$ F, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.) (Note 1)

| PARAMETER                                                                                                      | SYMBOL                              | CONDITIONS                                                     | MIN   | TYP   | MAX   | UNITS                 |
|----------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------|-------|-------|-------|-----------------------|
| <b>STATIC PERFORMANCE—ANALOG SECTION</b>                                                                       |                                     |                                                                |       |       |       |                       |
| Resolution                                                                                                     | N                                   |                                                                | 16    |       |       | Bits                  |
| Differential Nonlinearity                                                                                      | DNL                                 | Guaranteed monotonic                                           |       | ±0.5  | ±1    | LSB                   |
| Integral Nonlinearity                                                                                          | INL                                 |                                                                |       | ±4    |       | LSB                   |
| Zero-Code Offset Error                                                                                         | ZSE                                 |                                                                |       | ±80   |       | $\mu$ V               |
| Zero-Code Temperature Coefficient                                                                              | ZSTC                                | (Note 2)                                                       |       | ±0.05 |       | ppm <sub>FS</sub> /°C |
| Gain Error                                                                                                     |                                     | (Note 3)                                                       |       | ±10   |       | LSB                   |
| Gain-Error Temperature Coefficient                                                                             |                                     | (Note 2)                                                       |       | ±0.1  |       | ppm/°C                |
| DAC Output Resistance                                                                                          | R <sub>OUT</sub>                    | (Note 4)                                                       | 6.2   |       |       | k $\Omega$            |
| Bipolar Resistor Ratio                                                                                         |                                     | R <sub>INB</sub> / R <sub>INA</sub>                            | 1     |       |       | $\Omega$ / $\Omega$   |
| Bipolar Resistor Ratio Error                                                                                   |                                     |                                                                |       | ±0.05 |       | %                     |
| Bipolar Resistor Ratio Temperature Coefficient                                                                 |                                     | (Note 2)                                                       |       | ±0.5  |       | ppm/°C                |
| Bipolar Resistor Value                                                                                         |                                     | R <sub>INB</sub> and R <sub>INA</sub> (Note 4)                 | 12.4  |       |       | k $\Omega$            |
| <b>VOLTAGE REFERENCE (R<sub>REF</sub> = 10k<math>\Omega</math>, C<sub>REF(MIN)</sub> = 1<math>\mu</math>F)</b> |                                     |                                                                |       |       |       |                       |
| Voltage Reference                                                                                              | V <sub>REF</sub>                    | T <sub>A</sub> = +25°C                                         | 4.081 | 4.106 | 4.111 | V                     |
| Reference Voltage Temperature Coefficient                                                                      | TCV <sub>REF</sub>                  | (Note 2)                                                       | 10    |       |       | ppm/°C                |
| Reference Load Regulation                                                                                      | V <sub>OUT</sub> / I <sub>OUT</sub> | 0 ≤ I <sub>OUT</sub> ≤ V <sub>REF</sub> / 10k $\Omega$         | 0.1   | 0.6   |       | $\mu$ V/ $\mu$ A      |
| Short-Circuit Current                                                                                          |                                     |                                                                | 6     |       |       | mA                    |
| Reference Load                                                                                                 | I <sub>REF</sub>                    |                                                                |       | 400   |       | $\mu$ A               |
| Reference Power-Up Time                                                                                        |                                     | Settle to 0.5 LSB                                              | 4     |       |       | ms                    |
| Power-Supply Rejection Ratio                                                                                   | PSRR                                | AV <sub>DD</sub> = DV <sub>DD</sub> = 4.75V to 5.25V (FS code) | 0.5   |       |       | mV/V                  |

# 16-Bit, Parallel-Input, Voltage-Output DACs with Internal Reference

## ELECTRICAL CHARACTERISTICS—MAX5650 (continued)

(AV<sub>DD</sub> = DV<sub>DD</sub> = +4.75V to +5.25V, AGND = DGND = GND = 0V, V<sub>REF</sub> = internal, R<sub>L</sub> =  $\infty$ , C<sub>L</sub> = 10pF, C<sub>REF</sub> = 1 $\mu$ F, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.) (Note 1)

| PARAMETER                                            | SYMBOL                                | CONDITIONS                                                                                                                                  | MIN                    | TYP                    | MAX | UNITS                  |
|------------------------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|-----|------------------------|
| <b>DYNAMIC PERFORMANCE—ANALOG SECTION</b>            |                                       |                                                                                                                                             |                        |                        |     |                        |
| Output Settling Time                                 |                                       | 7F60H to 80A0H or 80A0H to 7F60H to 0.5 LSB                                                                                                 | 2                      |                        |     | $\mu$ s                |
| DAC Glitch Impulse                                   |                                       | Major carry transition                                                                                                                      |                        | 10                     |     | nV·s                   |
| Digital Feedthrough                                  |                                       | Code = 0000 hex; $\overline{\text{CSLSB}} = \overline{\text{CSMSB}} = \text{DV}_{\text{DD}}$ , D0–D15 transition from 0 to DV <sub>DD</sub> |                        | 3                      |     | nV·s                   |
| <b>DYNAMIC PERFORMANCE—VOLTAGE REFERENCE SECTION</b> |                                       |                                                                                                                                             |                        |                        |     |                        |
| Noise Voltage (Note 6)                               |                                       | Frequency = 0.1Hz to 10Hz                                                                                                                   |                        | 15                     |     | $\mu$ V <sub>P-P</sub> |
|                                                      |                                       | Frequency = 10Hz to 1kHz                                                                                                                    |                        | 12                     |     | $\mu$ V <sub>RMS</sub> |
| V <sub>REF</sub> Glitch Impulse                      |                                       | For zero-scale to full-scale or full-scale to zero-scale transition                                                                         |                        | 10                     |     | nV·s                   |
| <b>STATIC PERFORMANCE—DIGITAL INPUTS</b>             |                                       |                                                                                                                                             |                        |                        |     |                        |
| Input High Voltage                                   | V <sub>IH</sub>                       | (Note 8)                                                                                                                                    | 2.4                    |                        |     | V                      |
| Input Low Voltage                                    | V <sub>IL</sub>                       | (Note 8)                                                                                                                                    |                        | 0.8                    |     | V                      |
| Input Current                                        | I <sub>IN</sub>                       |                                                                                                                                             |                        | $\pm 1$                |     | $\mu$ A                |
| Input Capacitance                                    | C <sub>IN</sub>                       |                                                                                                                                             |                        | 5                      |     | pF                     |
| <b>POWER SUPPLY</b>                                  |                                       |                                                                                                                                             |                        |                        |     |                        |
| Analog Supply Range                                  | AV <sub>DD</sub>                      |                                                                                                                                             | 4.75                   | 5.25                   |     | V                      |
| Digital Supply Range                                 | DV <sub>DD</sub>                      | (Note 9)                                                                                                                                    | AV <sub>DD</sub> - 0.3 | AV <sub>DD</sub> + 0.3 |     | V                      |
| Positive Supply Current                              | I <sub>AVDD</sub> + I <sub>DVDD</sub> | All digital inputs at DV <sub>DD</sub> or 0V, AV <sub>DD</sub> = DV <sub>DD</sub>                                                           |                        | 2                      |     | mA                     |
| <b>TIMING CHARACTERISTICS (Figure 4)</b>             |                                       |                                                                                                                                             |                        |                        |     |                        |
| CSMSB and $\overline{\text{CSLSB}}$ Pulse Width      | t <sub>CS</sub>                       |                                                                                                                                             | 40                     |                        |     | ns                     |
| WR Pulse Width                                       | t <sub>WR</sub>                       |                                                                                                                                             | 40                     |                        |     | ns                     |
| CSMSB or $\overline{\text{CSLSB}}$ to WR Setup Time  | t <sub>CWWS</sub>                     |                                                                                                                                             | 0                      |                        |     | ns                     |
| CSMSB or $\overline{\text{CSLSB}}$ to WR Hold Time   | t <sub>CWH</sub>                      |                                                                                                                                             | 0                      |                        |     | ns                     |
| Data Valid to WR Setup Time                          | t <sub>DWWS</sub>                     |                                                                                                                                             | 40                     |                        |     | ns                     |
| Data Valid to WR Hold Time                           | t <sub>DWH</sub>                      |                                                                                                                                             | 0                      |                        |     | ns                     |
| LDAC Pulse Width                                     | t <sub>LDAC</sub>                     |                                                                                                                                             | 40                     |                        |     | ns                     |
| CLR Pulse Width                                      | t <sub>CLR</sub>                      |                                                                                                                                             | 40                     |                        |     | ns                     |

**Note 1:** 100% production tested at T<sub>A</sub> = +25°C and T<sub>A</sub> = +85°C. Guaranteed by design at T<sub>A</sub> = -40°C.

**Note 2:** Temperature coefficient is determined by the box method in which the maximum change over the temperature range is divided by  $\Delta T$ .

**Note 3:** Gain error is measured at the full-scale code and is calculated with respect to the reference voltage (REF).

**Note 4:** Resistor tolerance is typically  $\pm 20\%$ .

**Note 5:** Guaranteed by design, not production tested.

**Note 6:** Noise is measured at the reference output.

**Note 7:** Min/max range guaranteed by gain-error test. Operation outside min/max limits results in degraded performance.

**Note 8:** The devices draw higher supply current when the digital inputs are driven between (DV<sub>DD</sub> - 0.5V) and (DGND + 0.5V). See Digital Supply Current vs. Digital Input Voltage in the *Typical Operating Characteristics*.

**Note 9:** For optimal performance AV<sub>DD</sub> = DV<sub>DD</sub>.

**MAX5650/MAX5651/MAX5652**

## 16-Bit, Parallel-Input, Voltage-Output DACs with Internal Reference

### Typical Operating Characteristics

(AV<sub>DD</sub> = DV<sub>DD</sub> = +5V, AGND = DGND = GND = 0V, R<sub>L</sub> =  $\infty$ , C<sub>L</sub> = 10pF, C<sub>REF</sub> = 1 $\mu$ F for the MAX5650/MAX5651, T<sub>A</sub> = +25°C, unless otherwise noted.)



## 16-Bit, Parallel-Input, Voltage-Output DACs with Internal Reference

### Typical Operating Characteristics (continued)

(AV<sub>DD</sub> = DV<sub>DD</sub> = +5V, AGND = DGND = GND = 0V, R<sub>L</sub> =  $\infty$ , C<sub>L</sub> = 10pF, C<sub>REF</sub> = 1 $\mu$ F for the MAX5650/MAX5651, T<sub>A</sub> = +25°C, unless otherwise noted.)

**FULL-SCALE  
STEP RESPONSE (MAX5650)**



**MAJOR-CARRY GLITCH**



**MAJOR-CARRY GLITCH**



**DIGITAL FEEDTHROUGH (MAX5650)**



**SMALL-SIGNAL  
SETTLING TIME**



**SMALL-SIGNAL  
SETTLING TIME**



**REFERENCE BANDWIDTH (MAX5652)**



**REFERENCE FEEDTHROUGH (MAX5652)**



# 16-Bit, Parallel-Input, Voltage-Output DACs with Internal Reference

## Pin Description

| PIN | NAME                          | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                           |
|-----|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | D0                            | Data Input Bit 0 (LSB)                                                                                                                                                                                                                                                                                                                                                                             |
| 2   | D1                            | Data Input Bit 1                                                                                                                                                                                                                                                                                                                                                                                   |
| 3   | D2                            | Data Input Bit 2                                                                                                                                                                                                                                                                                                                                                                                   |
| 4   | D3                            | Data Input Bit 3                                                                                                                                                                                                                                                                                                                                                                                   |
| 5   | D4                            | Data Input Bit 4                                                                                                                                                                                                                                                                                                                                                                                   |
| 6   | D5                            | Data Input Bit 5                                                                                                                                                                                                                                                                                                                                                                                   |
| 7   | D6                            | Data Input Bit 6                                                                                                                                                                                                                                                                                                                                                                                   |
| 8   | D7                            | Data Input Bit 7                                                                                                                                                                                                                                                                                                                                                                                   |
| 9   | D8                            | Data Input Bit 8                                                                                                                                                                                                                                                                                                                                                                                   |
| 10  | D9                            | Data Input Bit 9                                                                                                                                                                                                                                                                                                                                                                                   |
| 11  | D10                           | Data Input Bit 10                                                                                                                                                                                                                                                                                                                                                                                  |
| 12  | D11                           | Data Input Bit 11                                                                                                                                                                                                                                                                                                                                                                                  |
| 13  | D12                           | Data Input Bit 12                                                                                                                                                                                                                                                                                                                                                                                  |
| 14  | D13                           | Data Input Bit 13                                                                                                                                                                                                                                                                                                                                                                                  |
| 15  | D14                           | Data Input Bit 14                                                                                                                                                                                                                                                                                                                                                                                  |
| 16  | D15                           | Data Input Bit 15 (MSB)                                                                                                                                                                                                                                                                                                                                                                            |
| 17  | DGND                          | Digital Ground                                                                                                                                                                                                                                                                                                                                                                                     |
| 18  | DV <sub>DD</sub>              | Digital Supply. Bypass DV <sub>DD</sub> to DGND with a 0.1 $\mu$ F capacitor as close to the device as possible.                                                                                                                                                                                                                                                                                   |
| 19  | $\overline{\text{CSLSB}}$     | Lower 8-Bit Active-Low Chip Select. When $\overline{\text{CSLSB}}$ is driven low the data inputs D0–D7 are loaded to the input and DAC registers depending on the state of $\overline{\text{WR}}$ and $\overline{\text{LDAC}}$ (see Table 1).                                                                                                                                                      |
| 20  | $\overline{\text{CSMSB}}$     | Upper 8-Bit Active-Low Chip Select. When $\overline{\text{CSMSB}}$ is driven low the data inputs D8–D15 are loaded to the input and DAC registers depending on the state of $\overline{\text{WR}}$ and $\overline{\text{LDAC}}$ (see Table 1).                                                                                                                                                     |
| 21  | $\overline{\text{WR}}$        | Active-Low Write Input. While chip select ( $\overline{\text{CSLSB}}$ and/or $\overline{\text{CSMSB}}$ ) is low, the data on D0–D7 and/or D8–D15 is presented to the input register when $\overline{\text{WR}}$ is low. A rising edge on $\overline{\text{WR}}$ then latches the data to the input register (see Table 1). Hold $\overline{\text{WR}}$ low to make the input register transparent. |
| 22  | $\overline{\text{LDAC}}$      | Asynchronous Active-Low Load DAC Input. When $\overline{\text{LDAC}}$ is low, the data in the input register is presented to the DAC register. A rising edge on $\overline{\text{LDAC}}$ then latches the data to the DAC register (see Table 1). Hold $\overline{\text{WR}}$ and $\overline{\text{LDAC}}$ low to perform a write-through operation.                                               |
| 23  | $\overline{\text{CLR}}$       | Asynchronous Active-Low Clear DAC Input. Pull $\overline{\text{CLR}}$ low to clear the input and DAC registers and set the DAC output to midscale (8000 hex), if MID/ $\overline{\text{ZERO}}$ is high, or zero scale (0000 hex), if MID/ $\overline{\text{ZERO}}$ is low.                                                                                                                         |
| 24  | MID/ $\overline{\text{ZERO}}$ | Midscale/Zero-Scale Clear Output Value Select. Pull MID/ $\overline{\text{ZERO}}$ low for zero-scale clear output (0000 hex) or high for midscale clear output (8000 hex).                                                                                                                                                                                                                         |
| 25  | MTAP                          | Internal Scaling Resistor Midpoint Tap. Connect to the inverting input of an external op amp.                                                                                                                                                                                                                                                                                                      |
| 26  | INB                           | Internal Resistor Input B. Free end of internal resistor (R <sub>INB</sub> ). Connect to the output of an external output buffer for bipolar operation.                                                                                                                                                                                                                                            |
| 27  | AV <sub>DD</sub>              | Analog Supply. Bypass AV <sub>DD</sub> to AGND with a 0.1 $\mu$ F capacitor as close to the device as possible.                                                                                                                                                                                                                                                                                    |
| 28  | AGND                          | Analog Ground                                                                                                                                                                                                                                                                                                                                                                                      |
| 29  | INA                           | Internal Resistor Input A. Free end of internal resistor (R <sub>INA</sub> ). Connect to REF for bipolar operation.                                                                                                                                                                                                                                                                                |

# 16-Bit, Parallel-Input, Voltage-Output DACs with Internal Reference

## Pin Description (continued)

| PIN | NAME | FUNCTION                                                                                                                                                                                                                                                      |
|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30  | REF  | Internal Reference Voltage Output (MAX5650/MAX5651). Connect a $1\mu\text{F} < C_{\text{REF}} < 47\mu\text{F}$ between REF and AGND as close to the device as possible. The internal reference voltage of the MAX5650 is +4.096V and +2.048V for the MAX5651. |
|     |      | External Reference Voltage Input (MAX5652). Connect to an external voltage reference source between +2V and AVDD.                                                                                                                                             |
| 31  | OUT  | DAC Output                                                                                                                                                                                                                                                    |
| 32  | GND  | DAC Ground                                                                                                                                                                                                                                                    |
| —   | EP   | Exposed paddle. Connect to AGND or leave unconnected.                                                                                                                                                                                                         |

## Typical Application Circuits



Figure 1. Typical Application Circuit for μC Byte-Wide Interface

## 16-Bit, Parallel-Input, Voltage-Output DACs with Internal Reference

### Typical Application Circuits (continued)



Figure 2. Typical Application Circuit for Unipolar Configuration

# 16-Bit, Parallel-Input, Voltage-Output DACs with Internal Reference

## Typical Application Circuits (continued)



Figure 3. Typical Application Circuit for Bipolar Configuration

## 16-Bit, Parallel-Input, Voltage-Output DACs with Internal Reference



Figure 4. Timing Diagram

### Detailed Description

The MAX5650/MAX5651/MAX5652 parallel-input, voltage-output DACs offer full 16-bit performance with less than  $\pm 4$  LSB integral nonlinearity and less than  $\pm 1$  LSB differential nonlinearity, ensuring monotonic performance over the full operating temperature range. The DAC is composed of an inverted R2R ladder with the unbuffered output available directly at OUT, allowing 16-bit performance from the reference voltage to the DAC ground (GND). The parallel inputs are double-buffered and configurable as a single 16-bit wide input or a 2-byte input. The MAX5650/MAX5651 include internal precision low-drift (10ppm/ $^{\circ}$ C) bandgap voltage references of +4.096V and +2.048V, respectively. The MAX5652 accepts an external reference voltage between +2V and  $V_{DD}$ . The MAX5650 operates with a supply voltage range of +4.75V to +5.25V, while the MAX5651/MAX5652 operate with a supply voltage range of +2.7V to +5.25V.

### Voltage Reference

The MAX5650/MAX5651 provide a 10ppm/ $^{\circ}$ C (typ) internal precision bandgap voltage reference with a load regulation specification of less than 0.6 $\mu$ V/ $\mu$ A (maximum) over the entire operating temperature range. The reference voltage for the MAX5650 is +4.096V, while the reference voltage for the MAX5651 is +2.048V. Connect a capacitor ranging between 1 $\mu$ F and 47 $\mu$ F from REF to ground as close to the device as possible. Use a low-ESR ceramic capacitor such as the GRM series from Murata.

The MAX5652 accepts an external reference with a voltage range extending from +2V to  $V_{DD}$ . The output voltage of the DAC is determined as follows:

$$V_{OUT} = V_{REF} \times N / 65536$$

where N is the numeric value of the DAC's binary input code (0 to 65535) and  $V_{REF}$  is the reference voltage.

At a full-scale transition, the instantaneous charge demand from the external reference is about 550pC. For a reference with a 1 $\mu$ F load capacitor, the charge demand causes an instantaneous reference voltage drop of 550 $\mu$ V. A 10 $\mu$ F load capacitor causes a voltage drop of 55 $\mu$ V. This glitch recovers in a time inversely proportional to the bandwidth of the voltage reference, which should be sufficiently fast to recover before the next DAC transition to avoid accumulation of the glitch energy and a shift in the average reference voltage. For a +4.096V reference with 1 $\mu$ F bypass capacitor, it takes three time constants to recover to 0.5 LSB accuracy. Therefore, a 96kHz bandwidth reference recovers in 5 $\mu$ s while a 960kHz bandwidth reference recovers in 0.5 $\mu$ s.

For further voltage-reference selection assistance, visit [www.maxim-ic.com/appnotes.cfm/appnote\\_number/754](http://www.maxim-ic.com/appnotes.cfm/appnote_number/754).

# 16-Bit, Parallel-Input, Voltage-Output DACs with Internal Reference

## Digital Interface

The MAX5650/MAX5651/MAX5652 accept a single 16-bit wide input or an 8 plus 8-bit wide input. Data latches or transfers directly to the DAC depending on the state of the control inputs CLR, CSLSB, CSMSB, LDAC, MID/ZERO, and WR. All digital inputs are compatible with both TTL and CMOS logic.

The double buffered input consists of an input register and a DAC register (see the *Functional Diagram*). Data is loaded into the input register using CSLSB, CSMSB, and WR. The input register is transparent when WR and CSLSB and/or CSMSB are low. The rising edge of WR,

while  $\overline{\text{CSLSB}}$  is low, latches the lower byte (D0–D7) into the input register. The rising edge of WR, while  $\overline{\text{CSMSB}}$  is low, latches the upper byte (D8–D15) into the input register. The sequence of loading the MSB and LSB does not matter. See Figure 1 for byte-wide interface circuit.

The DAC register is transparent when LDAC is low. The rising edge of LDAC latches data into the DAC register. The DAC's analog output reflects the data held in the DAC register. Both the input register and DAC register are transparent when CSLSB, CSMSB, WR, and LDAC are driven low. In this case, any change at D0–D15 appears at the output instantly. See Table 1 for the truth table.

**Table 1. Truth Table**

| CLR | CSLSB | CSMSB | WR | LDAC | FUNCTION                                                                                                                                                                                 |
|-----|-------|-------|----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | 0     | 1     | 0  | 1    | Loads least significant byte into the input register. DAC output remains unchanged.                                                                                                      |
| 1   | 0     | 1     | —  | 1    | Latches least significant byte into the input register. DAC output remains unchanged.                                                                                                    |
| 1   | 1     | 0     | 0  | 1    | Loads most significant byte into the input register. DAC output remains unchanged.                                                                                                       |
| 1   | 1     | 0     | —  | 1    | Latches most significant byte into the input register. DAC output remains unchanged.                                                                                                     |
| 1   | X     | X     | 1  | 0    | Transfers data from the input register into the DAC register and updates the DAC output.                                                                                                 |
| 1   | X     | X     | 1  | —    | Latches data from the input register into the DAC register. DAC output remains unchanged.                                                                                                |
| 1   | 1     | 0     | 0  | 0    | Most significant input and DAC registers are transparent. DAC output updates immediately with the most significant input data and least significant input register data.                 |
| 1   | X     | X     | 1  | 1    | No operation.                                                                                                                                                                            |
| 1   | 0     | 0     | 0  | 0    | Both most significant and least significant input registers and DAC register are transparent. DAC output updates immediately with the most significant and least significant input data. |
| 1   | 0     | 0     | 0  | 1    | Loads all 16 bits into the input register. DAC output remains unchanged.                                                                                                                 |
| 1   | 0     | 1     | 0  | 0    | Least significant input and DAC registers are transparent. DAC output updates immediately with the least significant input data and most significant register data.                      |
| 1   | 1     | 1     | X  | 0    | Transfers data held in the input register to the DAC register and updates the DAC output.                                                                                                |
| 1   | 1     | 1     | X  | 1    | No operation.                                                                                                                                                                            |
| 0   | X     | X     | X  | X    | Sets the input and DAC registers and DAC output to midscale (if MID/ZERO = 1) or zero-scale (if MID/ZERO = 0).                                                                           |

0 = Low state.

1 = High state.

X = Don't care.

— = Rising edge.

# 16-Bit, Parallel-Input, Voltage-Output DACs with Internal Reference

The MAX5650/MAX5651/MAX5652 provide an asynchronous clear input ( $\overline{\text{CLR}}$ ). Asserting  $\overline{\text{CLR}}$  resets the input and DAC registers and DAC output to midscale if the  $\overline{\text{MID/ZERO}}$  input is high and to zero scale when  $\overline{\text{MID/ZERO}}$  is low.

## Power-On Reset (POR)

The MAX5650/MAX5651/MAX5652 provide an internal POR circuit. On power-up, the input and DAC registers and DAC output are set to 0000 hex if  $\overline{\text{MID/ZERO}}$  is low or 8000 hex if  $\overline{\text{MID/ZERO}}$  is high. Wait 10 $\mu$ s after power-up before pulling  $\overline{\text{CSMSB}}$  or  $\overline{\text{CSLSB}}$  low.

## Internal Scaling Resistors

The MAX5650/MAX5651/MAX5652 include two internal scaling resistors of  $12.4\text{k}\Omega$  (typ) each that are matched to 0.05% or better. Use these resistors with a precision external op amp to generate a bipolar output swing (see the *Bipolar Operation* section). The free ends of these resistors are accessible at INA and INB while the midpoint is accessible at MTAP. Connect INB to the output of the op amp and INA to REF for bipolar operation. Negative voltages are only allowed at INB (see the *Absolute Maximum Ratings* section).

## Applications Information

### Unipolar Buffered/Unbuffered Operation

Unbuffered operation reduces power consumption as well as the offset error contributed by the external output buffer (see Figure 1). The R2R DAC output is available directly at OUT, allowing 16-bit performance from  $+V_{\text{REF}}$  to GND without degradation at zero scale.

The typical application circuit (Figure 2) shows the MAX5650/MAX5651/MAX5652 configured for a buffered unipolar voltage-output operation. Use the integrated precision matched resistors for op-amp input impedance matching. Table 2 shows digital codes and corresponding output voltages for unipolar buffered or unbuffered operation.

### Bipolar Operation

For bipolar voltage-output operation, use an external op amp (such as the MAX400) in conjunction with the internal scaling resistors (see Figure 3). Connect the free end of the internal resistor (INB) to the output of the external op amp and the free end of the other resistor (INA) to REF. Connect the midpoint of the resistors to the inverting input of the op amp. Connect the output of the DAC to the noninverting input of the external op amp. The resulting transfer function is as follows:

$$V_{\text{OUT}} = V_{\text{REF}} [(2D/65,536) - 1]$$

where D is the decimal value of the DACs binary input code. Table 3 shows digital codes and corresponding output voltages for bipolar operation.

**Table 2. Unipolar Code Table**

| DAC LATCH CONTENTS  |     | ANALOG OUTPUT, $V_{\text{OUT}}$                                |
|---------------------|-----|----------------------------------------------------------------|
| MSB                 | LSB |                                                                |
| 1111 1111 1111 1111 |     | $V_{\text{REF}} x (65,535 / 65,536)$                           |
| 1000 0000 0000 0000 |     | $V_{\text{REF}} x (32,768 / 65,536)$<br>= 0.5 $V_{\text{REF}}$ |
| 0000 0000 0000 0001 |     | $V_{\text{REF}} x (1 / 65,536)$                                |
| 0000 0000 0000 0000 |     | 0V                                                             |

**Table 3. Bipolar Code Table**

| DAC LATCH CONTENTS  |     | ANALOG OUTPUT, $V_{\text{OUT}}$                              |
|---------------------|-----|--------------------------------------------------------------|
| MSB                 | LSB |                                                              |
| 1111 1111 1111 1111 |     | $+V_{\text{REF}} x (32,767 / 32,768)$                        |
| 1000 0000 0000 0001 |     | $+V_{\text{REF}} x (1 / 32,768)$                             |
| 1000 0000 0000 0000 |     | 0V                                                           |
| 0111 1111 1111 1111 |     | $-V_{\text{REF}} (1 / 32,768)$                               |
| 0000 0000 0000 0000 |     | $-V_{\text{REF}} x (32,768 / 32,768)$<br>= $-V_{\text{REF}}$ |

### Power-Supply and Layout Considerations

Careful PC board layout is important for optimal system performance. Wire-wrapped boards, sockets, and breadboards are not recommended. Keep analog and digital signals separate to reduce noise injection and digital feedthrough. Connect AGND and DGND to the highest quality ground available. Star-connect all ground return paths back to AGND or use a multilayer board with a low-inductance ground plane. Connect analog and digital ground planes together at a low-impedance power-supply source. For the MAX5652, keep the trace between the reference source to the reference input short and low impedance. Bypass each supply with a  $0.1\mu\text{F}$  capacitor as close as possible to the IC for optimal 16-bit performance.

## Chip Information

PROCESS: BiCMOS

# **16-Bit, Parallel-Input, Voltage-Output DACs with Internal Reference**

## **Pin Configuration**



# 16-Bit, Parallel-Input, Voltage-Output DACs with Internal Reference

## Package Information

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to [www.maxim-ic.com/packages](http://www.maxim-ic.com/packages).)



| COMMON DIMENSIONS |         |         |         |         |         |      |      |      |      |
|-------------------|---------|---------|---------|---------|---------|------|------|------|------|
| PKG.              | 16L 5x5 | 20L 5x5 | 28L 5x5 | 32L 5x5 | 40L 5x5 |      |      |      |      |
| SYMBOL            | MIN.    | NOM.    | MAX.    | MIN.    | NOM.    | MAX. | MIN. | NOM. | MAX. |
| A                 | 0.70    | 0.75    | 0.80    | 0.70    | 0.75    | 0.80 | 0.70 | 0.75 | 0.80 |
| A1                | 0       | 0.02    | 0.05    | 0       | 0.02    | 0.05 | 0    | 0.02 | 0.05 |
| A3                | 0.20    | 0.20    | 0.20    | 0.20    | 0.20    | 0.20 | 0.20 | 0.20 | 0.20 |
| b                 | 0.25    | 0.30    | 0.35    | 0.25    | 0.30    | 0.35 | 0.20 | 0.25 | 0.30 |
| D                 | 4.90    | 5.00    | 5.10    | 4.90    | 5.00    | 5.10 | 4.90 | 5.00 | 5.10 |
| E                 | 4.90    | 5.00    | 5.10    | 4.90    | 5.00    | 5.10 | 4.90 | 5.00 | 5.10 |
| e                 | 0.80    | BSC.    | 0.85    | BSC.    | 0.90    | BSC. | 0.85 | BSC. | 0.90 |
| k                 | 0.25    | -       | 0.25    | -       | 0.25    | -    | 0.25 | -    | 0.35 |
| L                 | 0.30    | 0.40    | 0.50    | 0.45    | 0.55    | 0.65 | 0.45 | 0.55 | 0.65 |
| L1                | -       | -       | -       | -       | -       | -    | -    | -    | 0.30 |
| N                 | 16      | 20      | 28      | 32      | 40      |      |      |      |      |
| ND                | 4       | 5       | 7       | 8       | 10      |      |      |      |      |
| NE                | 4       | 5       | 7       | 8       | 10      |      |      |      |      |
| JEDEC             | WHHB    | W/HC    | WHHD-1  | WHHD-2  | ----    |      |      |      |      |

NOTES:

1. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994.
2. ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES.
3. N IS THE TOTAL NUMBER OF TERMINALS.

▲ THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JEDEC M022. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE.

▲ DIMENSION b APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25 mm AND 0.30 mm FROM TERMINAL TIP.

▲ ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY.

▲ DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION.

▲ COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS.

9. DRAWING CONFORMS TO JEDEC M022, EXCEPT EXPOSED PAD DIMENSION FOR T2855-3 AND T2855-6.

▲ WARPAGE SHALL NOT EXCEED 0.10 mm.

11. MARKING IS FOR PACKAGE ORIENTATION REFERENCE ONLY.

12. NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY.

▲ LEAD CENTERLINES TO BE AT TRUE POSITION AS DEFINED BY BASIC DIMENSION "e",  $\pm 0.05$ .

-DRAWING NOT TO SCALE-

| EXPOSED PAD VARIATIONS |      |      |      |                    |      |      |      |      |      |
|------------------------|------|------|------|--------------------|------|------|------|------|------|
| PKG. CODES             | D2   | E2   | L    | DOWN BONDS ALLOWED | MIN. | NOM. | MAX. | MIN. | MAX. |
| T1655-2                | 3.00 | 3.10 | 3.20 | 3.00               | 3.10 | 3.20 | **   | YES  |      |
| T1655-3                | 3.00 | 3.10 | 3.20 | 3.00               | 3.10 | 3.20 | **   | NO   |      |
| T1655N-1               | 3.00 | 3.10 | 3.20 | 3.00               | 3.10 | 3.20 | **   | NO   |      |
| T2055-3                | 3.00 | 3.10 | 3.20 | 3.00               | 3.10 | 3.20 | **   | YES  |      |
| T2055-4                | 3.00 | 3.10 | 3.20 | 3.00               | 3.10 | 3.20 | **   | NO   |      |
| T2055-5                | 3.15 | 3.25 | 3.35 | 3.15               | 3.25 | 3.35 | 0.40 | YES  |      |
| T2855-3                | 3.15 | 3.25 | 3.35 | 3.15               | 3.25 | 3.35 | **   | YES  |      |
| T2855-4                | 2.60 | 2.70 | 2.80 | 2.60               | 2.70 | 2.80 | **   | YES  |      |
| T2855-5                | 2.60 | 2.70 | 2.80 | 2.60               | 2.70 | 2.80 | **   | NO   |      |
| T2855-6                | 3.15 | 3.25 | 3.35 | 3.15               | 3.25 | 3.35 | **   | NO   |      |
| T2855-7                | 2.60 | 2.70 | 2.80 | 2.60               | 2.70 | 2.80 | **   | YES  |      |
| T2855-8                | 3.15 | 3.25 | 3.35 | 3.15               | 3.25 | 3.35 | 0.40 | YES  |      |
| T2855N-1               | 3.15 | 3.25 | 3.35 | 3.15               | 3.25 | 3.35 | **   | NO   |      |
| T3255-3                | 3.00 | 3.10 | 3.20 | 3.00               | 3.10 | 3.20 | **   | YES  |      |
| T3255-4                | 3.00 | 3.10 | 3.20 | 3.00               | 3.10 | 3.20 | **   | NO   |      |
| T3255-5                | 3.00 | 3.10 | 3.20 | 3.00               | 3.10 | 3.20 | **   | YES  |      |
| T3255N-1               | 3.00 | 3.10 | 3.20 | 3.00               | 3.10 | 3.20 | **   | NO   |      |
| T4055-1                | 3.20 | 3.30 | 3.40 | 3.20               | 3.30 | 3.40 | **   | YES  |      |

\*\* SEE COMMON DIMENSIONS TABLE

| EXPOSED PAD VARIATIONS |      |      |      |                    |      |      |      |      |      |
|------------------------|------|------|------|--------------------|------|------|------|------|------|
| PKG. CODES             | D2   | E2   | L    | DOWN BONDS ALLOWED | MIN. | NOM. | MAX. | MIN. | MAX. |
| T1655-2                | 3.00 | 3.10 | 3.20 | 3.00               | 3.10 | 3.20 | **   | YES  |      |
| T1655-3                | 3.00 | 3.10 | 3.20 | 3.00               | 3.10 | 3.20 | **   | NO   |      |
| T1655N-1               | 3.00 | 3.10 | 3.20 | 3.00               | 3.10 | 3.20 | **   | NO   |      |
| T2055-3                | 3.00 | 3.10 | 3.20 | 3.00               | 3.10 | 3.20 | **   | YES  |      |
| T2055-4                | 3.00 | 3.10 | 3.20 | 3.00               | 3.10 | 3.20 | **   | NO   |      |
| T2055-5                | 3.00 | 3.10 | 3.20 | 3.00               | 3.10 | 3.20 | **   | NO   |      |
| T2055-6                | 3.15 | 3.25 | 3.35 | 3.15               | 3.25 | 3.35 | **   | NO   |      |
| T2055-7                | 2.60 | 2.70 | 2.80 | 2.60               | 2.70 | 2.80 | **   | YES  |      |
| T2055-8                | 3.15 | 3.25 | 3.35 | 3.15               | 3.25 | 3.35 | 0.40 | YES  |      |
| T2855N-1               | 3.15 | 3.25 | 3.35 | 3.15               | 3.25 | 3.35 | **   | NO   |      |
| T3255-3                | 3.00 | 3.10 | 3.20 | 3.00               | 3.10 | 3.20 | **   | YES  |      |
| T3255-4                | 3.00 | 3.10 | 3.20 | 3.00               | 3.10 | 3.20 | **   | NO   |      |
| T3255-5                | 3.00 | 3.10 | 3.20 | 3.00               | 3.10 | 3.20 | **   | YES  |      |
| T3255N-1               | 3.00 | 3.10 | 3.20 | 3.00               | 3.10 | 3.20 | **   | NO   |      |
| T4055-1                | 3.20 | 3.30 | 3.40 | 3.20               | 3.30 | 3.40 | **   | YES  |      |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

14 **Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600**

© 2006 Maxim Integrated Products Printed USA **MAXIM** is a registered trademark of Maxim Integrated Products, Inc.