

### **5V/3.3V 32K X 8 CMOS SRAM (Common I/O)**

#### **Features**

- AS7C256 (5V version)
- AS7C3256 (3.3V version)
- Industrial and commercial temperature
- Organization:  $32,768 \text{ words} \times 8 \text{ bits}$
- High speed
  - 12/15/20 ns address access time
  - 6, 7, 8 ns output enable access time
- Very low power consumption: ACTIVE
  - 660mW (AS7C256) / max @ 12 ns
  - 216mW (AS7C3256) / max @ 12 ns

- Very low power consumption: STANDBY
  - 22 mW (AS7C256) / max CMOS I/O
  - 7.2 mW (AS7C3256) / max CMOS I/O
- Easy memory expansion with  $\overline{CE}$  and  $\overline{OE}$  inputs
- TTL-compatible, three-state I/O
- 28-pin JEDEC standard packages
- 300 mil PDIP
- 300 mil SOJ
- $8 \times 13.4$  mm TSOP 1
- ESD protection ≥ 2000 volts
- Latch-up current ≥ 200 mA

### Logic block diagram



#### Pin arrangement



#### Selection guide

|                                   |          | -12 | -15 | -20 | Unit |
|-----------------------------------|----------|-----|-----|-----|------|
| Maximum address access time       |          | 12  | 15  | 20  | ns   |
| Maximum output enable access time |          | 6   | 7   | 8   | ns   |
| Maximum operating current         | AS7C256  | 120 | 115 | 110 | mA   |
| waxiiiuiii operatiiig current     | AS7C3256 | 60  | 55  | 50  | mA   |
| Maximum CMOS standby current      | AS7C256  | 4   | 4   | 4   | mA   |
| Waximum Civios standby current    | AS7C3256 | 2   | 2   | 2   | mA   |



#### Functional description

The AS7C(3)256 is a 5V/3.3V high-performance CMOS 262,144-bit Static Random-Access Memory (SRAM) device organized as 32,768 words  $\times$  8 bits. It is designed for memory applications requiring fast data access at low voltage, including Pentium<sup>TM</sup>, PowerPC<sup>TM</sup>, and portable computing. Alliance's advanced circuit design and process techniques permit 3.3V operation without sacrificing performance or operating margins.

The device enters standby mode when CE is high. CMOS standby mode consumes ≤3.6 mW. Normal operation offers 75% power reduction after initial access, resulting in significant power savings during CPU idle, suspend, and stretch mode.

Equal address access and cycle times ( $t_{AA}$ ,  $t_{RC}$ ,  $t_{WC}$ ) of 12/15/20 ns with output enable access times ( $t_{OE}$ ) of 6, 7, 8 ns are ideal for high-performance applications. The chip enable ( $\overline{CE}$ ) input permits easy memory expansion with multiple-bank memory organizations.

A write cycle is accomplished by asserting chip enable ( $\overline{\text{CE}}$ ) and write enable ( $\overline{\text{WE}}$ ) LOW. Data on the input pins I/O0-I/O7 is written on the rising edge of  $\overline{\text{WE}}$  (write cycle 1) or  $\overline{\text{CE}}$  (write cycle 2). To avoid bus contention, external devices should drive I/O pins only after outputs have been disabled with output enable ( $\overline{\text{OE}}$ ) or write enable ( $\overline{\text{WE}}$ ).

A read cycle is accomplished by asserting chip enable (CE) and output enable (OE) LOW, with write enable (WE) high. The chip drives I/O pins with the data word referenced by the input address. When chip enable or output enable is high, or write enable is low, output drivers stay in high-impedance mode.

All chip inputs and outputs are TTL-compatible and 5V tolerant. Operation is from a single  $3.3\pm0.3V$  supply. The AS7C(3)256A is packaged in high volume industry standard packages.

#### Absolute maximum ratings

| Parameter                                        | Device   | Symbol            | Min  | Max            | Unit |
|--------------------------------------------------|----------|-------------------|------|----------------|------|
| Voltage on V <sub>CC</sub> relative to GND       | AS7C256  | V <sub>t1</sub>   | -0.5 | +7.0           | V    |
| voltage on vec relative to GND                   | AS7C3256 | V <sub>t1</sub>   | -0.5 | +5.0           | V    |
| Voltage on any pin relative to GND               |          | V <sub>t2</sub>   | -0.5 | $V_{CC} + 0.5$ | V    |
| Power dissipation                                |          | $P_{D}$           |      | 1.0            | W    |
| Storage temperature (plastic)                    |          | T <sub>stg</sub>  | -65  | +150           | оС   |
| Ambient temperature with V <sub>CC</sub> applied |          | T <sub>bias</sub> | -55  | +125           | оС   |
| DC current into outputs (low)                    |          | I <sub>OUT</sub>  | -    | 20             | mA   |

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### Truth table

| CE | WE | ŌĒ | Data             | Mode                                          |
|----|----|----|------------------|-----------------------------------------------|
| Н  | X  | X  | High Z           | Standby (I <sub>SB</sub> , I <sub>SB1</sub> ) |
| L  | Н  | Н  | High Z           | Output disable (I <sub>CC</sub> )             |
| L  | Н  | L  | D <sub>OUT</sub> | Read (I <sub>CC</sub> )                       |
| L  | L  | X  | D <sub>IN</sub>  | Write (I <sub>CC</sub> )                      |

**Key:** X = Don't care, L = Low, H = High



# Recommended operating conditions

| Parameter                     | Device     | Symbol            | Min   | Typical | Max                  | Unit |
|-------------------------------|------------|-------------------|-------|---------|----------------------|------|
| Supply voltage                | AS7C256    | $V_{CC}$          | 4.5   | 5.0     | 5.5                  | V    |
| Supply voltage                | AS7C3256   | V <sub>CC</sub>   | 3.0   | 3.3     | 3.6                  | V    |
|                               | AS7C256    | $V_{\mathrm{IH}}$ | 2.2   | _       | V <sub>CC</sub> +0.5 | V    |
| Input voltage                 | AS7C3256   | $V_{\mathrm{IH}}$ | 2.0   | _       | V <sub>CC</sub> +0.5 | V    |
|                               | _          | ${ m V_{IL}}^*$   | -0.5* | _       | 0.8                  | V    |
| Ambient operating temperature | commercial | T <sub>A</sub>    | 0     | _       | 70                   | оС   |
| Ambient operating temperature | industrial | $T_{A}$           | -40   | -       | 85                   | оС   |

<sup>\*</sup> $V_{IL}$  min = -2.0V for pulse width less than  $t_{RC}/2$ .

# DC operating characteristics (over the operating range)<sup>1</sup>

|                          |                  |                                                                                                                            |          | -1  | 12  | -1  | 15  | -4  | 20  |      |
|--------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------|----------|-----|-----|-----|-----|-----|-----|------|
| Parameter                | Sym              | Test conditions                                                                                                            | Device   | Min | Max | Min | Max | Min | Max | Unit |
| Input leakage<br>current | I <sub>LI</sub>  | $V_{CC} = Max,$<br>$V_{in} = GND \text{ to } V_{CC}$                                                                       | Both     | -   | 1   | -   | 1   | -   | 1   | μA   |
| Output leakage current   | I <sub>LO</sub>  | $V_{CC} = Max,$<br>$V_{OUT} = GND \text{ to } V_{CC}$                                                                      | Both     | -   | 1   | -   | 1   | -   | 1   | μA   |
| Operating                |                  | $V_{CC} = Max, \overline{CE} \le V_{IL}$                                                                                   | AS7C256  | _   | 120 | _   | 115 | _   | 110 |      |
| power supply<br>current  | $I_{CC}$         | $f = f_{Max}, I_{OUT} = 0mA$                                                                                               | AS7C3256 | -   | 60  | -   | 55  | _   | 50  | mA   |
|                          | I <sub>SB</sub>  | $V_{CC} = Max, \overline{CE} \le V_{IL}$                                                                                   | AS7C256  | _   | 40  | _   | 35  | _   | 30  | mA   |
| Standby power            | 1SB              | $f = f_{Max}$ , $I_{OUT} = 0mA$                                                                                            | AS7C3256 | _   | 20  | _   | 20  | _   | 20  | ША   |
| supply current           |                  | $V_{CC} = Max, \overline{CE} \ge V_{CC} - 0.2V$                                                                            | AS7C256  | _   | 4.0 | _   | 4.0 | _   | 4.0 |      |
|                          | I <sub>SB1</sub> | $ \begin{aligned} V_{IN} & \leq \text{GND} + 0.2 \text{V or} \\ V_{IN} & \geq V_{CC} - 0.2 \text{V, f} = 0 \end{aligned} $ | AS7C3256 | -   | 2.0 | -   | 2.0 | -   | 2.0 | mA   |
| Output voltage           | $V_{OL}$         | $I_{OL} = 8 \text{ mA}, V_{CC} = \text{Min}$                                                                               | Both     | -   | 0.4 | -   | 0.4 | _   | 0.4 | V    |
| Output voltage           | V <sub>OH</sub>  | $I_{OH} = -4$ mA, $V_{CC} = Min$                                                                                           | Both     | 2.4 | _   | 2.4 | _   | 2.4 | -   | V    |

# Capacitance (f = 1MHz, $T_a$ = room temperature, $V_{CC}$ = NOMINAL)<sup>2</sup>

| Parameter         | Symbol          | Signals       | Test conditions         | Max | Unit |
|-------------------|-----------------|---------------|-------------------------|-----|------|
| Input capacitance | C <sub>IN</sub> | A, CE, WE, OE | $V_{in} = 0V$           | 5   | pF   |
| I/O capacitance   | $C_{I/O}$       | I/O           | $V_{in} = V_{out} = 0V$ | 7   | pF   |



## Read cycle (over the operating range)<sup>3,9</sup>

|                                 |                  | -12 |     | -15 |     | -20 |     |      |       |
|---------------------------------|------------------|-----|-----|-----|-----|-----|-----|------|-------|
| Parameter                       | Symbol           | Min | Max | Min | Max | Min | Max | Unit | Notes |
| Read cycle time                 | t <sub>RC</sub>  | 12  | -   | 15  | _   | 20  | _   | ns   |       |
| Address access time             | t <sub>AA</sub>  | -   | 12  | -   | 15  | -   | 20  | ns   | 3     |
| Chip enable (CE) access time    | t <sub>ACE</sub> | -   | 12  | -   | 15  | -   | 20  | ns   | 3     |
| Output enable (OE) access time  | t <sub>OE</sub>  | _   | 6   | -   | 7   | _   | 8   | ns   |       |
| Output hold from address change | t <sub>OH</sub>  | 3   | -   | 3   | -   | 3   | -   | ns   | 5     |
| CE LOW to output in low Z       | t <sub>CLZ</sub> | 3   | -   | 3   | -   | 3   | -   | ns   | 4, 5  |
| CE HIGH to output in high Z     | t <sub>CHZ</sub> | _   | 3   | -   | 4   | _   | 5   | ns   | 4, 5  |
| OE LOW to output in low Z       | t <sub>OLZ</sub> | 0   | -   | 0   | -   | 0   | -   | ns   | 4, 5  |
| OE HIGH to output in high Z     | t <sub>OHZ</sub> | _   | 3   | -   | 4   | _   | 5   | ns   | 4, 5  |
| Power up time                   | $t_{PU}$         | 0   | _   | 0   | _   | 0   | _   | ns   | 4, 5  |
| Power down time                 | t <sub>PD</sub>  | -   | 12  | -   | 15  | 1   | 20  | ns   | 4, 5  |

# Key to switching waveforms



### Read waveform 1 (address controlled)<sup>3,6,7,9</sup>



# Read waveform 2 ( $\overline{\text{CE}}$ controlled)<sup>3,6,8,9</sup>





# Write cycle (over the operating range) $^{11}$

| , 1 <u>0</u>                     |                 | - ] | 12  | -1  | 15  | -2  | 20  |      |       |
|----------------------------------|-----------------|-----|-----|-----|-----|-----|-----|------|-------|
| Parameter                        | Symbol          | Min | Max | Min | Max | Min | Max | Unit | Notes |
| Write cycle time                 | t <sub>WC</sub> | 12  | _   | 15  | -   | 20  | -   | ns   |       |
| Chip enable to write end         | t <sub>CW</sub> | 8   | _   | 10  | -   | 12  | -   | ns   |       |
| Address setup to write end       | t <sub>AW</sub> | 8   | -   | 10  | -   | 12  | -   | ns   |       |
| Address setup time               | t <sub>AS</sub> | 0   | _   | 0   | -   | 0   | -   | ns   |       |
| Write pulse width                | t <sub>WP</sub> | 8   | _   | 9   | -   | 12  | -   | ns   |       |
| Write recovery time              | t <sub>WR</sub> | 0   | _   | 0   | -   | 0   | -   | ns   |       |
| Address hold from end of write   | t <sub>AH</sub> | 0   | -   | 0   | -   | 0   | -   | ns   |       |
| Data valid to write end          | t <sub>DW</sub> | 6   | _   | 8   | _   | 10  | _   | ns   |       |
| Data hold time                   | t <sub>DH</sub> | 0   | _   | 0   | -   | 0   | -   | ns   | 4, 5  |
| Write enable to output in high Z | t <sub>WZ</sub> | _   | 5   | -   | 5   | _   | 5   | ns   | 4, 5  |
| Output active from write end     | t <sub>OW</sub> | 3   | Ī   | 3   | _   | 3   | -   | ns   | 4, 5  |

# Write waveform 1 ( $\overline{\text{WE}}$ controlled)<sup>10,11</sup>



### Write waveform 2 ( $\overline{\text{CE}}$ controlled)<sup>10,11</sup>





#### AC test conditions

- Output load: see Figure B or Figure C.
- Input pulse level: GND to 3.0V. See Figure A.
- Input rise and fall times: 2 ns. See Figure A.
- Input and output timing reference levels: 1.5V.





Thevenin equivalent



Figure C: Output load

#### **Notes**

- 1 During  $V_{CC}$  power-up, a pull-up resistor to  $V_{CC}$  on  $\overline{CE}$  is required to meet  $I_{SB}$  specification.
- 2 This parameter is sampled, but not 100% tested.
- 3 For test conditions, see AC Test Conditions, Figures A, B, C.
- 4 These parameters are specified with CL = 5pF, as in Figures B or C. Transition is measured ±500mV from steady-state voltage.
- 5 This parameter is guaranteed, but not tested.
- 6 WE is High for read cycle.
- 8 Address valid prior to or coincident with  $\overline{\text{CE}}$  transition Low.
- 9 All read cycle timings are referenced from the last valid address to the first transitioning address.
- 10 CE or WE must be High during address transitions. Either CE or WE asserting high terminates a write cycle.
- 11 All write cycle timings are referenced from the last valid address to the first transitioning address.
- 12 **CEI** and CE2 have identical timing.
- 13 C=30pF, except on High Z and Low Z parameters, where C=5pF.





Output voltage (V)

Capacitance (pF)

P. 7 of 9

Output voltage (V)

9/18/01; v.1.6



# Package diagrams



|           | 28-pii | 1 PDIP |
|-----------|--------|--------|
|           | Min    | Max    |
|           | in r   | nils   |
| A         | -      | 0.175  |
| <b>A1</b> | 0.010  | -      |
| В         | 0.058  | 0.064  |
| b         | 0.016  | 0.022  |
| c         | 0.008  | 0.014  |
| D         | -      | 1.400  |
| E         | 0.295  | 0.320  |
| <b>E1</b> | 0.278  | 0.298  |
| e         | 0.100  | O BSC  |
| eA        | 0.330  | 0.370  |
| L         | 0.120  | 0.140  |
| a         | 0°     | 15°    |
| S         | -      | 0.055  |







|           | 28-    | -      |
|-----------|--------|--------|
|           | 8×13.  | 4 mm   |
|           | Min    | Max    |
| A         | ı      | 1.20   |
| <b>A1</b> | 0.10   | 0.20   |
| <b>A2</b> | 0.95   | 1.05   |
| b         | 0.15   | 0.25   |
| C         | 0.10   | 0.20   |
| D         | 11.60  | 11.80  |
| e         | 0.55 n | ominal |
| E         | 8.0 nc | ominal |
| Hd        | 13.30  | 13.50  |
| L         | 0.50   | 0.70   |
| α         | 0°     | 5°     |



Ordering information

| Package / Access time  | Volt/Temp       | 12 ns         | 15 ns         | 20 ns         |
|------------------------|-----------------|---------------|---------------|---------------|
| Plastic DIP, 300 mil   | 5V commercial   | AS7C256-12PC  | AS7C256-15PC  | AS7C256-20PC  |
| riastic Dir, 300 iiiii | 3.3V commercial | AS7C3256-12PC | AS7C3256-15PC | AS7C3256-20PC |
|                        | 5V commercial   | AS7C256-12JC  | AS7C256-15JC  | AS7C256-20JC  |
| Plastic SOJ, 300 mil   | 3.3V commercial | AS7C3256-12JC | AS7C3256-15JC | AS7C3256-20JC |
| riastic 30J, 300 IIII  | 5V industrial   | AS7C256-12JI  | AS7C256-15JI  | AS7C256-20JI  |
|                        | 3.3V industrial | AS7C3256-12JI | AS7C3256-15JI | AS7C3256-20JI |
|                        | 5V commercial   | AS7C256-12TC  | AS7C256-15TC  | AS7C256-20TC  |
| TSOP 8x13.4mm          | 3.3V commercial | AS7C3256-12TC | AS7C3256-15TC | AS7C3256-20TC |
| 1501 0x15.411111       | 5V industrial   | AS7C256-12TI  | AS7C256-15TI  | AS7C256-20TI  |
|                        | 3.3V industrial | AS7C3256-12TI | AS7C3256-15TI | AS7C3256-20TI |

Part numbering system

| AS7C        | 3                                            | 256           | -XX         | X                                                                     | C or I                                                     |
|-------------|----------------------------------------------|---------------|-------------|-----------------------------------------------------------------------|------------------------------------------------------------|
| SRAM prefix | Voltage:<br>3 = 3.3V supply<br>5 = 5V supply | Device number | Access time | Packages:<br>P = PDIP 300 mil<br>J = SOJ 300 mil<br>T = TSOP 8x13.4mm | Temperature range:<br>C = 0 °C to 70 °C<br>I = -40C to 85C |

9/18/01; v.1.6

#### **Alliance Semiconductor**

P. 9 of 9