

## 2-line ESD protection for high speed lines

Datasheet - production data



Figure 1. Functional schematic (top view)



#### **Features**

Flow-through routing to keep signal integrity

Ultralarge bandwidth: 6 GHzUltralow capacitance: 0.6 pF

Low leakage current: 100 nA at 25 °C

Extended operating junction temperature

range: -40 °C to 150 °C

RoHS compliant

#### **Benefits**

- High ESD robustness of the equipment
- Suitable for high density boards

#### Complies with following standards

- MIL-STD 883G Method 3015-7 Class 3B:
  - 8 kV
- IEC 61000-4-2 level 4:
  - 15 kV (air discharge)
  - 8 kV (contact discharge)

### **Applications**

The HSP061-2 series is designed to protect against electrostatic discharge on sub micron technology circuits driving:

- HDMI 1.3 and 1.4
- Digital Video Interface
- Display Port
- USB 3.0
- Serial ATA
- Ethernet
- HMI

## **Description**

The HSP061-2 is a 2-channel ESD array with a rail-to-rail architecture designed specifically for the protection of high speed differential lines.

The ultralow variation of the capacitance ensures very low influence on signal-skew. The large bandwidth makes it compatible with 5 Gbps.

The HSP061-2M6 is packaged in  $\mu$ QFN-6L (1.45 x 1.0 mm) with a 500  $\mu$ m pitch. The HSP061-2N4 is packaged in  $\mu$ QFN-4L (1.0 x 0.8 mm) with a 400  $\mu$ m pitch.

Characteristics HSP061-2

# 1 Characteristics

Table 1. Absolute maximum ratings  $T_{amb} = 25 \text{ }^{\circ}\text{C}$ 

| Symbol           | Parameter                                          |                                 | Value       | Unit |  |
|------------------|----------------------------------------------------|---------------------------------|-------------|------|--|
| V <sub>PP</sub>  | Peak pulse voltage                                 | IEC 61000-4-2 contact discharge | 8           | kV   |  |
|                  |                                                    | IEC 61000-4-2 air discharge     | 15          | ٨V   |  |
| I <sub>pp</sub>  | Repetitive peak pulse current (8/20 µs)            |                                 | 3           | Α    |  |
| T <sub>j</sub>   | Operating junction temperature range               |                                 | -40 to +150 | °C   |  |
| T <sub>stg</sub> | Storage temperature range                          |                                 | -65 to +150 | °C   |  |
| T <sub>L</sub>   | Maximum lead temperature for soldering during 10 s |                                 | 260         | °C   |  |

Table 2. Electrical characteristics T<sub>amb</sub> = 25 °C

| allip                   |                                                |                                                                                             |            |      |      |      |      |
|-------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------|------------|------|------|------|------|
| Symbol                  | Parameter                                      | Test conditions                                                                             |            | Min. | Тур. | Max. | Unit |
| $V_{BR}$                | Breakdown voltage                              | I <sub>R</sub> = 1 mA                                                                       |            | 6    |      |      | V    |
| I <sub>RM</sub>         | Leakage current                                | V <sub>RM</sub> = 3 V                                                                       |            |      |      | 100  | nA   |
| $V_{CL}$                | Clamping voltage                               | IEC 61000-4-2, +8 kV contact (I <sub>PP</sub> = 30 A), measured at 30 ns                    |            |      | 18   |      | ٧    |
| C <sub>I/O - GND</sub>  | Capacitance (input/output to ground)           | $V_{I/O} = 0 \text{ V, F} = 200 \text{ to } 3000 \text{ MHz,}$<br>$V_{OSC} = 30 \text{ mV}$ |            |      | 0.6  | 0.85 | pF   |
| ΔC <sub>I/O - GND</sub> | Capacitance variation (input/output to ground) | $V_{I/O} = 0 \text{ V F} = 200 \text{ to } 3000 \text{ MHz},$<br>$V_{OSC} = 30 \text{ mV}$  |            |      | 0.03 | 0.13 | pF   |
| f <sub>C</sub>          | Cut-off frequency                              | -3 dB                                                                                       | HSP061-2M6 |      | 5.5  |      | GHz  |
|                         |                                                |                                                                                             | HSP061-2N4 |      | 6    |      | GHZ  |

HSP061-2 Characteristics

Figure 2. Leakage current versus junction temperature (typical values)

Figure 3. S21 attenuation measurement (HSP061-2M6)





Figure 4. S21 attenuation measurement (HSP061-2N4)

Figure 5. Eye diagram - HDMI mask at 3.4 Gbps per channel<sup>(1)</sup> (HSP061-2M6)



1. HDMI specification conditions. This information can be provided for other applications. Please contact your local ST office.

Figure 6. Eye diagram - HDMI mask at 3.4 Gbps per channel<sup>(1)</sup> (HSP061-2N4)

Figure 7. ESD response to IEC 61000-4-2 (+8 kV contact discharge)





Characteristics HSP061-2



Figure 8. ESD response to IEC 61000-4-2 (-8 kV contact discharge)

HSP061-2 Package information

# 2 Package information

- Epoxy meets UL94, V0
- Lead-free package

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.



Package information HSP061-2

## 2.1 µQFN 1.45x1.00 6L package information

**Dimensions** Ref. **Millimeters Inches** Min. Min. Max. Тур. Max. Тур. Α 0.50 0.55 0.60 0.020 0.022 0.024 Α1 0.00 0.02 0.05 0.000 0.001 0.002 b 0.18 0.25 0.30 0.007 0.010 0.012 D 1.45 0.057 Ε 1.00 0.039 0.50 0.020 е

Κ

L

0.20

0.30

0.35

Table 3. µQFN 1.45x1.00 6L dimensions

Figure 9. Footprint recommendations dimensions in mm (inches)

E

Figure 10. Marking for  $\mu$ QFN 1.45x1.00 6L

0.40

0.008

0.012 | 0.014 | 0.016



Note:

Product marking may be rotated by 90° for assembly plant differentiation. In no case should this product marking be used to orient the component for its placement on a PCB. Only pin 1 mark is to be used for this purpose.

6/12 DocID022777 Rev 3

HSP061-2 Package information

## 2.2 µQFN-4L package information

Table 4. µQFN-4L dimensions



Figure 11. Footprint recommendations (dimensions in mm)

Figure 12. Marking for µQFN-4L



Note:

Product marking may be rotated by 90° for assembly plant differentiation. In no case should this product marking be used to orient the component for its placement on a PCB. Only pin 1 mark is to be used for this purpose.

## 3 Recommendation on PCB assembly

### 3.1 Stencil opening design

- 1. General recommendation on stencil opening design
  - a) Stencil opening dimensions: L (Length), W (Width), T (Thickness).

Figure 13. Stencil opening dimensions



b) General design rule

Stencil thickness (T) = 75 
$$\sim$$
 125  $\mu m$ 

Aspect Ratio = 
$$\frac{W}{T} \ge 1.5$$

Aspect Area = 
$$\frac{L \times W}{2T(L + W)} \ge 0.66$$

- 2. Reference design
  - a) Stencil opening thickness: 100 µm
  - b) Stencil opening for leads: Opening to footprint ratio is 90%.

Figure 14. Recommended stencil window position for µQFN-6L



5//



Figure 15. Recommended stencil window position for µQFN-4L

## 3.2 Solder paste

- 1. Halide-free flux qualification ROL0 according to ANSI/J-STD-004.
- 2. "No clean" solder paste is recommended.
- 3. Offers a high tack force to resist component movement during high speed.
- 4. Solder paste with fine particles: powder particle size is 20-45 μm.

#### 3.3 Placement

- 1. Manual positioning is not recommended.
- 2. It is recommended to use the lead recognition capabilities of the placement system, not the outline centering.
- 3. Standard tolerance of  $\pm$  0.05 mm is recommended.
- 4. 3.5 N placement force is recommended. Too much placement force can lead to squeezed out solder paste and cause solder joints to short. Too low placement force

- can lead to insufficient contact between package and solder paste that could cause open solder joints or badly centered packages.
- 5. To improve the package placement accuracy, a bottom side optical control should be performed with a high resolution tool.
- 6. For assembly, a perfect supporting of the PCB (all the more on flexible PCB) is recommended during solder paste printing, pick and place and reflow soldering by using optimized tools.

### 3.4 PCB design preference

- To control the solder paste amount, the closed via is recommended instead of open vias.
- 2. The position of tracks and open vias in the solder area should be well balanced. The symmetrical layout is recommended, in case any tilt phenomena caused by asymmetrical solder paste amount due to the solder flow away.

### 3.5 Reflow profile



Note:

Minimize air convection currents in the reflow oven to avoid component movement. Maximum soldering profile corresponds to the latest IPC/JEDEC J-STD-020.



HSP061-2 Ordering information

# 4 Ordering information

Figure 17. Ordering information scheme



**Table 5. Ordering information** 

| Order code | Marking          | Package | Weight  | Base qty | Delivery mode      |
|------------|------------------|---------|---------|----------|--------------------|
| HSP061-2M6 | T <sup>(1)</sup> | μQFN-6L | 2.3 mg  | 3000     | Tape and reel (7") |
| HSP061-2N4 | 1 <sup>(1)</sup> | μQFN-4L | 1.17 mg | 10000    | Tape and reel (7") |

<sup>1.</sup> The marking can be rotated by multiple of  $90^{\circ}$  to differentiate assembly location

# 5 Revision history

Table 6. Document revision history

| Date            | Revision | Changes                                                  |
|-----------------|----------|----------------------------------------------------------|
| 07-Feb-2012     | 1        | Initial release.                                         |
| 19-Mar-2014 2 N |          | Minor text changes.                                      |
| 13-Oct-2015 3   |          | Removed device in SOT-666. Updated document accordingly. |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics - All rights reserved

