

## Is Now Part of



## ON Semiconductor®

# To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">guestions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer



June 1996 Revised November 2000

# 74ACT1284 IEEE 1284 Transceiver

#### **General Description**

The 74ACT1284 contains four non-inverting bidirectional buffers and three non-inverting buffers with open Drain outputs and high drive capability on the B Ports. It is intended to provide a standard signaling method for a bi-direction parallel peripheral in an Extended Capabilities Port mode (ECP).

The HD (active HIGH) input pin enables the B Ports to switch from open Drain to a high drive totem pole output, capable of sourcing 14 mA on all seven buffers. The DIR input determines the direction of data flow on the bidirectional buffers. DIR (active HIGH) enables data flow from A Ports to B Ports. DIR (active LOW) enables data flow from B Ports to A Ports.

#### **Features**

- TTL-compatible inputs
- A Ports have standard 4 mA totem pole outputs
- Typical input hysteresis of 0.5V
- B Port high drive source/sink capability of 14 mA
- Bidirectional non-inverting buffers
- Supports IEEE P1284 Level 1 and Level 2 signaling standards for bidirectional parallel communications between personal computers and printing peripherals
- B Port outputs in High Impedance mode during power
- Guaranteed 4000V minimum ESD protection

### **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |  |  |  |  |  |  |
|--------------|----------------|-----------------------------------------------------------------------------|--|--|--|--|--|--|
| 74ACT1284SC  | M20B           | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide  |  |  |  |  |  |  |
| 74ACT1284MSA | MSA20          | 20-Lead Shrink Small Outline Package (SSOP), EIAJ TYPE II, 5.3mm Wide       |  |  |  |  |  |  |
| 74ACT1284MTC | MTC20          | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |  |  |  |  |  |  |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

## **Logic Symbol**



### **Pin Descriptions**

| Pin Names                                                                                             | Description                           |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------|---------------------------------------|--|--|--|--|--|
| HD                                                                                                    | High Drive Enable input (Active HIGH) |  |  |  |  |  |
| DIR                                                                                                   | Direction Control Input               |  |  |  |  |  |
| A <sub>1</sub> - A <sub>4</sub>                                                                       | Side A Inputs or Outputs              |  |  |  |  |  |
| A <sub>1</sub> - A <sub>4</sub><br>B <sub>1</sub> - B <sub>4</sub><br>A <sub>5</sub> - A <sub>7</sub> | Side B Inputs or Outputs              |  |  |  |  |  |
| A <sub>5</sub> - A <sub>7</sub>                                                                       | Side A Inputs                         |  |  |  |  |  |
| B <sub>5</sub> - B <sub>7</sub>                                                                       | Side B Outputs                        |  |  |  |  |  |

### **Connection Diagram**



FACT™ is a trademark of Fairchild Semiconductor Corporation.

## **Truth Table**

| Inp | uts | - Outputs                                                                        |  |  |  |
|-----|-----|----------------------------------------------------------------------------------|--|--|--|
| DIR | HD  |                                                                                  |  |  |  |
| L   | L   | B <sub>1</sub> - B <sub>4</sub> Data to A <sub>1</sub> - A <sub>4</sub> , and    |  |  |  |
|     |     | A <sub>5</sub> - A <sub>7</sub> Data to B <sub>5</sub> - B <sub>7</sub> (Note 1) |  |  |  |
| L   | Н   | B <sub>1</sub> - B <sub>4</sub> Data to A <sub>1</sub> - A <sub>4</sub> , and    |  |  |  |
|     |     | A <sub>5</sub> - A <sub>7</sub> Data to B <sub>5</sub> - B <sub>7</sub>          |  |  |  |
| Н   | L   | A <sub>1</sub> - A <sub>7</sub> Data to B <sub>1</sub> - B <sub>7</sub> (Note 2) |  |  |  |
| Н   | Н   | A <sub>1</sub> - A <sub>7</sub> Data to B <sub>1</sub> - B <sub>7</sub>          |  |  |  |

Note 1: B<sub>5</sub> - B<sub>7</sub> Open Drain Outputs Note 2: B<sub>1</sub> - B<sub>7</sub> Open Drain Outputs

## **Logic Diagram**



## **Absolute Maximum Ratings**(Note 3)

(Note 4)

Supply Voltage ( $V_{CC}$ ) -0.5V to +7.0V

DC Input Diode Current ( $I_{IK}$ )

 $V_I = -0.5V$ 

 $V_{I} = V_{CC} + 0.5V \\$  DC Input Voltage (V<sub>I</sub>) A Side  $-0.5V \text{ to } V_{CC} + 0.5V$ 

DC Input Voltage (V<sub>I</sub>) B Side

DC Output Diode Current (I<sub>OK</sub>)

 $V_{O} = -0.5V$  -20 mA  $V_{O} = V_{CC} + 0.5V$  +20 mA

DC Output Voltage (V<sub>O</sub>) A Side -0.5 V to  $V_{CC} + 0.5 V$ 

DC Output Voltage ( $V_O$ ) B Side -2V to +7V

DC Output Source

or Sink Current (I $_{\rm O}$ )  $\pm$  50 mA

DC V<sub>CC</sub> or Ground Current

 $\begin{array}{ll} \mbox{per Output Pin (I_{CC} \mbox{ or I}_{GND})} & \pm 50 \mbox{ mA} \\ \mbox{Storage Temperature (T}_{STG}) & -65^{\circ}\mbox{C to } +150^{\circ}\mbox{C} \end{array}$ 

## Recommended Operating Conditions

Note 3: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT™ circuits outside databook specifications.

Note 4: Either voltage limit or current limit is sufficient to protect inputs.

#### **DC Electrical Characteristics**

| Comphal          | Parameter                      | V <sub>CC</sub> Guaranteed Limits |                        |                                             |                                               |                                       | Conditions                                                    |  |
|------------------|--------------------------------|-----------------------------------|------------------------|---------------------------------------------|-----------------------------------------------|---------------------------------------|---------------------------------------------------------------|--|
| Symbol           |                                | (V)                               | T <sub>A</sub> = +25°C | $T_A = 0^{\circ}C \text{ to } +70^{\circ}C$ | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units                                 | Conditions                                                    |  |
| V <sub>IH</sub>  | Minimum HIGH Level             | 4.7                               | 2.0                    | 2.0                                         | 2.0                                           | V                                     | Recognized                                                    |  |
|                  | Input Voltage                  | 5.5                               | 2.0                    | 2.0                                         | 2.0                                           | , v                                   | High Signal                                                   |  |
| V <sub>IL</sub>  | Maximum LOW Level              | 4.7                               | 0.8                    | 0.8                                         | 0.8                                           | V                                     | Recognized                                                    |  |
|                  | Input Voltage                  | 5.5                               | 0.8                    | 0.8                                         | 0.8                                           | , v                                   | Low Signal                                                    |  |
| V <sub>OH</sub>  | Minimum HIGH Level             |                                   | 4.5                    | 4.5                                         | 4.5                                           |                                       | I <sub>OUT</sub> = -50 μA (An)                                |  |
|                  | Output Voltage                 | 4.7                               |                        |                                             |                                               | V                                     | V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> (Note 5) |  |
|                  |                                | 4.7                               | 3.7                    | 3.7                                         | 3.7                                           | V                                     | $I_{OH} = -4 \text{ mA } (A_n)$                               |  |
|                  |                                |                                   | 2.4                    | 2.4                                         | 2.4                                           |                                       | $I_{OH} = -14 \text{ mA } (B_n)$                              |  |
| V <sub>OL</sub>  | Maximum LOW Level              |                                   | 0.2                    | 0.2                                         | 0.2                                           |                                       | I <sub>OUT</sub> = 50 μA (An)                                 |  |
|                  | Output Voltage                 | 4.7                               |                        |                                             |                                               | V                                     | $V_{IN} = V_{IL}$ or $V_{IH}$ (Note 5)                        |  |
|                  |                                | 4.7                               | 0.4                    | 0.4                                         | 0.4                                           | , v                                   | $I_{OH} = 4 \text{ mA } (A_n)$                                |  |
|                  |                                |                                   |                        |                                             |                                               | 1                                     | $I_{OH} = 14 \text{ mA (B}_n)$                                |  |
| I <sub>IN</sub>  | Maximum Input                  | 5.5                               |                        | ±0.1                                        | ±1.0                                          | иΑ                                    | $V_I = V_{CC}$ , GND                                          |  |
|                  | Leakage Current                | 5.5                               |                        | 10.1                                        | ±1.0                                          | μΛ                                    | (DIR, A5, A6, A7, HD)                                         |  |
| I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5                               |                        | 1.5                                         | 1.5                                           | mA                                    | $V_I = V_{CC} - 2.1V$                                         |  |
| I <sub>CC</sub>  | Maximum Quiescent              | 5.5                               | 400                    | 400                                         | 500                                           | μА                                    | $V_{IN} = V_{CC}$ or GND                                      |  |
|                  | Supply Current                 | 5.5                               | 400                    | 400                                         | 300                                           |                                       | AIN = ACC OL GIAD                                             |  |
| I <sub>OZ</sub>  | Maximum Output                 | 5.5                               | ±20                    | ±20                                         | ±20                                           | μА                                    | $V_O = V_{CC}$ , GND                                          |  |
|                  | Leakage Current                | 5.5                               | ±20                    |                                             |                                               |                                       | VO = VCC, GIND                                                |  |
| I <sub>OFF</sub> | Maximum B-Side Power Down      | 0.0                               | 100                    | 100                                         | 100                                           | μА                                    | V <sub>OUT</sub> = 5.25V                                      |  |
|                  | Leakage Current                | 0.0                               | 100                    | 100                                         | 100                                           | μА                                    | VOUT = 3.23V                                                  |  |
| $\Delta_{VT}$    | Input Hysteresis               | 5.0                               | 0.4                    | 0.4                                         | 0.35                                          | V V <sub>T</sub> + - V <sub>T</sub> - |                                                               |  |
| R <sub>D</sub>   | Maximum Output Impedance       | 5.0                               | 22                     | 22                                          | 24                                            | Ω                                     | B <sub>n</sub> (Note 6)                                       |  |
|                  | Minimum Output Impedance       | 5.0                               | 8                      | 8                                           | 6                                             | Ω                                     | B <sub>n</sub> (Note 6)                                       |  |

-20 mA

-2V to +7V

Note 5: All outputs loaded; thresholds on input associated with output under test.

Note 6: This parameter is guaranteed but not tested, characterized only: RD is the measure of the B-Side output impedance with the output in the HIGH state.

## **AC Electrical Characteristics**

|                                 | Parameter                                                          | T <sub>A</sub> = +25°C                            |      | $T_A = 0^{\circ}C \text{ to } +70^{\circ}C$       |      | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$     |      | Units    | Figure<br>Number |
|---------------------------------|--------------------------------------------------------------------|---------------------------------------------------|------|---------------------------------------------------|------|---------------------------------------------------|------|----------|------------------|
| Symbol                          |                                                                    | $\mathbf{V_{CC}} = \mathbf{4.7V} - \mathbf{5.5V}$ |      | $\mathbf{V_{CC}} = \mathbf{4.7V} - \mathbf{5.5V}$ |      | $\mathbf{V_{CC}} = \mathbf{4.7V} - \mathbf{5.5V}$ |      |          |                  |
|                                 |                                                                    | Min                                               | Max  | Min                                               | Max  | Min                                               | Max  |          |                  |
| t <sub>PHL</sub>                | A <sub>1</sub> - A <sub>7</sub> to B <sub>1</sub> - B <sub>7</sub> | 2.0                                               | 20.0 | 2.0                                               | 20.0 | 2.0                                               | 24.0 | ns       | Figure 1         |
| t <sub>PLH</sub>                | A <sub>1</sub> - A <sub>7</sub> to B <sub>1</sub> - B <sub>7</sub> | 2.0                                               | 20.0 | 2.0                                               | 20.0 | 2.0                                               | 24.0 | ns       | Figure 2         |
| t <sub>PHL</sub>                | B <sub>1</sub> - B <sub>4</sub> to A <sub>1</sub> - A <sub>4</sub> | 2.0                                               | 20.0 | 2.0                                               | 20.0 | 2.0                                               | 24.0 | ns       | Figure 3         |
| t <sub>PLH</sub>                | B <sub>1</sub> - B <sub>4</sub> to A <sub>1</sub> - A <sub>4</sub> | 2.0                                               | 20.0 | 2.0                                               | 20.0 | 2.0                                               | 24.0 | ns       | Figure 3         |
| t <sub>pEnable</sub>            | Output Enable Time                                                 | 2.0                                               | 20.0 | 2.0                                               | 20.0 | 2.0                                               | 24.0 | ns       | Figure 2         |
|                                 | HD to B <sub>1</sub> - B <sub>7</sub>                              | 2.0                                               | 20.0 | 2.0                                               | 20.0 | 2.0                                               | 24.0 | 115      | rigule 2         |
| t <sub>pDisable</sub>           | Output Disable Time                                                | 2.0                                               | 20.0 | 2.0                                               | 20.0 | 2.0                                               | 24.0 | ns       | Figure 2         |
|                                 | HD to B <sub>1</sub> - B <sub>7</sub>                              | 2.0                                               | 20.0 | 2.0                                               | 20.0 | 2.0                                               | 24.0 | 115      | i iguie z        |
| t <sub>SKEW</sub>               | Output Slew Rate                                                   |                                                   |      |                                                   |      |                                                   |      |          |                  |
| t <sub>PLH</sub>                | B <sub>1</sub> - B <sub>7</sub>                                    | 0.05                                              | 0.40 | 0.05                                              | 0.40 | 0.05                                              | 0.40 | V/ns     | Figures<br>1, 2  |
| t <sub>PHL</sub>                |                                                                    |                                                   |      |                                                   |      |                                                   |      |          | ., _             |
| t <sub>r</sub> , t <sub>f</sub> | t <sub>RISE</sub> and t <sub>FALL</sub>                            |                                                   | 120  |                                                   | 120  | 12                                                | 120  | ns       | Figure 4         |
|                                 | B <sub>1</sub> - B <sub>7</sub> (Note 7)                           | 120                                               |      |                                                   | 120  | 120                                               | ns   | (Note 8) |                  |

Note 7: Open Drain

Note 8: This parameter is guaranteed but not tested, characterized only.

**Note:** Pulse Generator for all pulses; Rate  $\leq$  1.0 MHz; A  $_{O}$   $\leq$  500;  $t_{f}$   $\leq$  2.5 ns,  $t_{r}$   $\leq$  2.5 ns.

## Capacitance

| Symbol           | Parameter           | arameter Typ Units |    | Conditions                          |  |  |
|------------------|---------------------|--------------------|----|-------------------------------------|--|--|
| C <sub>IN</sub>  | Input Capacitance   | 4.0                | pF | $V_{CC} = OPEN (HD, DIR A_5 - A_7)$ |  |  |
| C <sub>I/O</sub> | I/O Pin Capacitance | 12.0               | pF | V <sub>CC</sub> = 5.0V              |  |  |

## **AC Loading and Waveforms**





 $t_{\mbox{\scriptsize SLEW}}$  measures between 10% to 90% on the  $t_{\mbox{\scriptsize PHL}}$  Transition





 $\rm t_{SLEW}$  measures between 10% to 90% on the  $\rm t_{PLH}$  Transition

FIGURE 1. Port A to B Propagation Delay Waveforms





FIGURE 2. B Output Test Load and Waveforms





FIGURE 3. B to A Direction Test Load and Waveforms for Outputs  $A_1$  -  $A_4$ 





FIGURE 4. A to B Direction Test Load and Waveforms for Open Drain  $B_1$  -  $B_7$ 





20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC20

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and h

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative