

# Infineon® LITIX<sup>TM</sup> Basic

# **TLD1310EL**

3 Channel High Side Current Source

# **Data Sheet**

Rev. 1.1, 2015-03-19

Automotive

## **TLD1310EL**



| I                                          | Overview                                                                                                                                                  | . 3                        |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| 2                                          | Block Diagram                                                                                                                                             | . 5                        |
| 3<br>3.1<br>3.2                            | Pin Configuration         Pin Assignment         Pin Definitions and Functions                                                                            | . 6                        |
| <b>1</b><br>1.1<br>1.2<br>1.3              | General Product Characteristics Absolute Maximum Ratings Functional Range Thermal Resistance                                                              | . 8                        |
| 5.1<br>5.2<br>5.3<br>5.3.1<br>5.3.2<br>5.4 | EN Pin  EN Function Internal Supply Pin  EN Unused  EN - Pull Up to VS  EN - Direct Connection to VS  Electrical Characteristics Internal Supply / EN Pin | 10<br>11<br>12<br>12<br>12 |
| 5.1<br>6.2<br>6.3                          | IN_SET Pin Output Current Adjustment via RSET Input Pin Electrical Characteristics IN_SET Pin                                                             | 15<br>15                   |
| 7<br>7.1<br>7.1.1<br>7.1.2<br>7.2          | Power Stage Protection Over Load Behavior Reverse Battery Protection Electrical Characteristics Power Stage                                               | 18<br>18<br>18             |
| <b>3</b><br>3.1                            | Application Information                                                                                                                                   |                            |
| )                                          | Package Outlines                                                                                                                                          |                            |
| 10                                         | Revision History                                                                                                                                          | 23                         |
|                                            |                                                                                                                                                           |                            |



# 3 Channel High Side Current Source LITIX<sup>™</sup> Basic

**TLD1310EL** 





## 1 Overview

#### **Features**

- 3 Channel device with integrated output stages (current sources), optimized to drive LEDs
- Output current up to 120mA per channel
- · Low current consumption in sleep mode
- PWM-operation supported via VS- and EN-pin
- Output current adjustable via external low power resistor and possibility to connect PTC resistor for LED protection during over temperature conditions
- Reverse polarity protection
- Overload protection
- Undervoltage detection
- Wide temperature range: -40 °C < T<sub>i</sub> < 150 °C
- PG-SSOP14 package with exposed heatslug
- Green Product (RoHS compliant)
- AEC Qualified



PG-SSOP14

#### **Description**

The LITIX<sup>TM</sup> Basic TLD1310EL is a three channel high side driver IC with integrated output stages. It is designed to control LEDs with a current up to 120 mA. In typical automotive applications the device is capable to drive i.e. 3 red LEDs per chain (total 9 LEDs) with a current up to 60mA, which is limited by thermal cooling aspects. The output current is controlled practically independent of load and supply voltage changes.

Table 1 Product Summary

| Operating voltage                                           | $V_{S(nom)}$                          | 5.5 V 40 V                                                                                                                                                                               |
|-------------------------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Maximum voltage                                             | $V_{\rm S(max)} \\ V_{\rm OUTx(max)}$ | 40 V                                                                                                                                                                                     |
| Nominal output (load) current                               | $I_{OUTx(nom)}$                       | 60 mA when using a supply voltage range of 8V - 18V (e.g. Automotive car battery). Currents up to $I_{\rm OUT(max)}$ possible in applications with low thermal resistance $R_{\rm thJA}$ |
| Maximum output (load) current                               | $I_{OUTx(max)}$                       | 120 mA; depending on thermal resistance $R_{\rm thJA}$                                                                                                                                   |
| Output current accuracy at $R_{\text{SET}}$ = 12 k $\Omega$ | $k_{LT}$                              | $750 \pm 7\%$                                                                                                                                                                            |
| Current consumption in sleep mode                           | $I_{S(sleep,typ)}$                    | 0.1 μΑ                                                                                                                                                                                   |

| Туре      | Package   | Marking   |
|-----------|-----------|-----------|
| TLD1310EL | PG-SSOP14 | TLD1310EL |

Data Sheet 3 Rev. 1.1, 2015-03-19



Overview

#### **Protective functions**

- ESD protection
- Under voltage lock out
- Over Load protection
- Over Temperature protection
- Reverse Polarity protection

## **Applications**

Designed for exterior LED lighting applications such as tail/brake light, turn indicator, position light, side marker,... The device is also well suited for interior LED lighting applications such as ambient lighting, interior illumination and dash board lighting.



**Block Diagram** 

## 2 Block Diagram



Figure 1 Basic Block Diagram



**Pin Configuration** 

## 3 Pin Configuration

## 3.1 Pin Assignment



Figure 2 Pin Configuration



**Pin Configuration** 

## 3.2 Pin Definitions and Functions

| Pin            | Symbol | Input/<br>Output | Function                                                                                   |
|----------------|--------|------------------|--------------------------------------------------------------------------------------------|
| 1, 2           | VS     | _                | Supply Voltage; battery supply, connect a decoupling capacitor (100 nF - 1 $\mu$ F) to GND |
| 3              | EN     | I                | Enable pin                                                                                 |
| 4              | NC     | _                | Pin not connected                                                                          |
| 5              | GNDS   | _                | 1) <b>GNDS</b> ; Signal GND, connect to GND                                                |
| 6              | IN_SET | I/O              | Input / SET pin; Connect a low power resistor to adjust the output current                 |
| 7              | NC     | _                | Pin not connected                                                                          |
| 8              | NC     | _                | Pin not connected                                                                          |
| 9              | GND    | _                | 1) Ground                                                                                  |
| 10             | NC     | _                | Pin not connected                                                                          |
| 11             | OUT1   | 0                | Output 1                                                                                   |
| 12             | OUT2   | 0                | Output 2                                                                                   |
| 13             | OUT3   | 0                | Output 3                                                                                   |
| 14             | NC     | _                | Pin not connected                                                                          |
| Exposed<br>Pad | GND    | _                | 1) Exposed Pad; connect to GND in application                                              |

<sup>1)</sup> Connect all GND-pins together.



**General Product Characteristics** 

## 4 General Product Characteristics

## 4.1 Absolute Maximum Ratings

## Absolute Maximum Ratings 1)

 $T_{\rm j}$  = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin for input pins (I), positive currents flowing out of the I/O and output pins (O) (unless otherwise specified)

| Pos.    | Parameter                                                                | Symbol                                  | Limit               | t Values            | Unit | Conditions                                                               |
|---------|--------------------------------------------------------------------------|-----------------------------------------|---------------------|---------------------|------|--------------------------------------------------------------------------|
|         |                                                                          |                                         | Min.                | Max.                |      |                                                                          |
| Voltage | es                                                                       |                                         |                     |                     | -    |                                                                          |
| 4.1.1   | Supply voltage                                                           | $V_{S}$                                 | -16                 | 40                  | V    | _                                                                        |
| 4.1.2   | Input voltage EN                                                         | $V_{EN}$                                | -16                 | 40                  | V    | _                                                                        |
| 4.1.3   | Input voltage EN related to $V_{\rm S}$                                  | $V_{EN(VS)}$                            | V <sub>S</sub> - 40 | V <sub>S</sub> + 16 | V    | _                                                                        |
| 4.1.4   | Input voltage EN related to $V_{\rm OUTx}$ $V_{\rm EN}$ - $V_{\rm OUTx}$ | $V_{\mathrm{EN}}$ - $V_{\mathrm{OUTx}}$ | -16                 | 40                  | V    | _                                                                        |
| 4.1.5   | Output voltage                                                           | $V_{OUTx}$                              | -1                  | 40                  | V    | _                                                                        |
| 4.1.6   | Power stage voltage $V_{PS} = V_S - V_{OUTx}$                            | $V_{PS}$                                | -16                 | 40                  | V    | _                                                                        |
| 4.1.7   | IN_SET voltage                                                           | $V_{IN\_SET}$                           | -0.3                | 6                   | V    | _                                                                        |
| Current | ts                                                                       |                                         | 1                   |                     | II.  |                                                                          |
| 4.1.8   | IN_SET current                                                           | $I_{IN\_SET}$                           | _                   | 2                   | mA   | _                                                                        |
| 4.1.9   | Output current                                                           | $I_{OUTx}$                              | _                   | 130                 | mA   | _                                                                        |
| Tempe   | ratures                                                                  |                                         |                     |                     | 1    |                                                                          |
| 4.1.10  | Junction temperature                                                     | $T_{j}$                                 | -40                 | 150                 | °C   | _                                                                        |
| 4.1.11  | Storage temperature                                                      | $T_{ m stg}$                            | -55                 | 150                 | °C   | _                                                                        |
| ESD Su  | sceptibility                                                             |                                         |                     |                     | -    |                                                                          |
| 4.1.12  | ESD resistivity to GND                                                   | $V_{ESD}$                               | -2                  | 2                   | kV   | Human Body<br>Model (100 pF via<br>$1.5 \text{ k}\Omega$ ) <sup>2)</sup> |
| 4.1.13  | ESD resistivity all pins to GND                                          | $V_{ESD}$                               | -500                | 500                 | V    | CDM <sup>3)</sup>                                                        |
| 4.1.14  | ESD resistivity corner pins to GND                                       | $V_{ESD}$                               | -750                | 750                 | V    | CDM <sup>3)</sup>                                                        |

<sup>1)</sup> Not subject to production test, specified by design

Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

<sup>2)</sup> ESD susceptibility, Human Body Model "HBM" according to ANSI/ESDA/JEDEC JS-001-2011

<sup>3)</sup> ESD susceptibility, Charged Device Model "CDM" according to JESD22-C101E



## **General Product Characteristics**

## 4.2 Functional Range

| Pos.   | Parameter                                 | Symbol                | Lim  | Limit Values |    | Conditions                                                                                                                                                                              |
|--------|-------------------------------------------|-----------------------|------|--------------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                                           |                       | Min. | Max.         |    |                                                                                                                                                                                         |
| 4.2.15 | Supply voltage range for normal operation | $V_{\mathrm{S(nom)}}$ | 5.5  | 40           | V  | _                                                                                                                                                                                       |
| 4.2.16 | Power on reset threshold                  | $V_{ m S(POR)}$       | _    | 5            | V  | $\begin{split} V_{\text{EN}} &= V_{\text{S}} \\ R_{\text{SET}} &= 12 \text{ k}\Omega \\ I_{\text{OUTx}} &= 80\% \ I_{\text{OUTx(nom)}} \\ V_{\text{OUTx}} &= 2.5 \text{ V} \end{split}$ |
| 4.2.17 | Junction temperature                      | $T_{\rm j}$           | -40  | 150          | °C | _                                                                                                                                                                                       |

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

#### 4.3 Thermal Resistance

| Pos.  | Parameter                      | Symbol      |      | Limit Values |      |     | Limit Values                                |  |  | Conditions |
|-------|--------------------------------|-------------|------|--------------|------|-----|---------------------------------------------|--|--|------------|
|       |                                |             | Min. | Тур.         | Max. |     |                                             |  |  |            |
| 4.3.1 | Junction to Case               | $R_{thJC}$  | _    | 8            | 10   | K/W | 1) 2)                                       |  |  |            |
| 4.3.2 | Junction to Ambient 1s0p board | $R_{thJA1}$ |      |              |      | K/W | 1) 3)                                       |  |  |            |
|       |                                |             | _    | 61           | _    |     | $T_{\rm a}$ = 85 °C                         |  |  |            |
|       |                                |             | _    | 56           | _    |     | $T_{\rm a}$ = 85 °C<br>$T_{\rm a}$ = 135 °C |  |  |            |
| 4.3.3 | Junction to Ambient 2s2p board | $R_{thJA2}$ |      |              |      | K/W | 1) 4)                                       |  |  |            |
|       |                                |             | _    | 45           | _    |     | T <sub>a</sub> = 85 °C                      |  |  |            |
|       |                                |             | _    | 43           | _    |     | $T_{\rm a}$ = 85 °C<br>$T_{\rm a}$ = 135 °C |  |  |            |

- 1) Not subject to production test, specified by design. Based on simulation results.
- 2) Specified  $R_{\rm thJC}$  value is simulated at natural convection on a cold plate setup (all pins and the exposed Pad are fixed to ambient temperature).  $T_{\rm a}$  = 85°C, Total power dissipation 1.5 W.
- 3) The  $R_{\rm thJA}$  values are according to Jedec JESD51-3 at natural convection on 1s0p FR4 board. The product (chip + package) was simulated on a 76.2 x 114.3 x 1.5 mm<sup>3</sup> board with 70µm Cu, 300 mm<sup>2</sup> cooling area. Total power dissipation 1.5 W distributed statically and homogenously over all power stages.
- 4) The  $R_{\text{thJA}}$  values are according to Jedec JESD51-5,-7 at natural convection on 2s2p FR4 board. The product (chip + package) was simulated on a 76.2 x 114.3 x 1.5 mm<sup>3</sup> board with 2 inner copper layers (outside 2 x 70  $\mu$ m Cu, inner 2 x 35 $\mu$ m Cu). Where applicable, a thermal via array under the exposed pad contacted the first inner copper layer. Total power dissipation 1.5 W distributed statically and homogenously over all power stages.



## 5 EN Pin

The EN pin is a dual function pin:



Figure 3 Block Diagram EN pin

Note: The current consumption at the EN-pin  $I_{\rm EN}$  needs to be added to the total device current consumption. The total current consumption is the sum of the currents at the VS-pin  $I_{\rm S}$  and the EN-pin  $I_{\rm EN}$ .

## 5.1 EN Function

If the voltage at the pin EN is below a threshold of  $V_{\rm EN(off)}$  the LITIX<sup>TM</sup> Basic IC will enter Sleep mode. In this state all internal functions are switched off, the current consumption is reduced to  $I_{\rm S(sleep)}$ . A voltage above  $V_{\rm EN(on)}$  at this pin enables the device after the Power on reset time  $t_{\rm POR}$ .



Figure 4 Power on reset



## 5.2 Internal Supply Pin

The EN pin can be used to supply the internal logic. There are two typical application conditions, where this feature can be used:

- 1) In "DC/DC control Buck" configurations, where the voltage  $V_{\rm s}$  can be below 5.5V.
- 2) In configurations, where a PWM signal is applied at the Vbatt pin of a light module. The buffer capacitor  $C_{\mathsf{BUF}}$  is used to supply the LITIX<sup>TM</sup> Basic IC during Vbatt low ( $V_{\mathsf{S}}$  low) periods. This feature can be used to minimize the turn-on time to the values specified in **Pos. 7.2.11**. Otherwise, the power-on reset delay time  $t_{\mathsf{POR}}$  (**Pos. 5.4.4**) has to be considered.

The capacitor can be calculated using the following formula:

$$C_{\text{BUF}} = t_{\text{LOW(max)}} \cdot \frac{I_{\text{EN(LS)}}}{V_{\text{S}} - V_{\text{D1}} - V_{\text{S(POR)}}} \tag{1}$$

See also a typical application drawing in Chapter 8.



Figure 5 External circuit when applying a fast PWM signal on  $V_{\mathsf{BATT}}$ 





Figure 6 Typical waveforms when applying a fast PWM signal on  $V_{\mathsf{BATT}}$ 

The parameter  $t_{ON(VS)}$  is defined at Pos. 7.2.11. The parameter  $t_{OFF(VS)}$  depends on the load and supply voltage  $V_{BATT}$  characteristics.

## 5.3 EN Unused

In case of an unused EN pin, there are two different ways to connect it:

## 5.3.1 EN - Pull Up to VS

The EN pin can be connected with a pull up resistor (e.g. 10 k $\Omega$ ) to  $V_s$  potential. In this configuration the LITIX<sup>TM</sup> Basic IC is always enabled.

## 5.3.2 EN - Direct Connection to VS

The EN pin can be connected directly to the VS pin (IC always enabled). This configuration has the advantage (compared to the configuration described in **Chapter 5.3.1**) that no additional external component is required.



## 5.4 Electrical Characteristics Internal Supply / EN Pin

## **Electrical Characteristics Internal Supply / EN pin**

Unless otherwise specified:  $V_{\rm S}$  = 5.5 V to 40 V,  $T_{\rm j}$  = -40 °C to +150 °C,  $R_{\rm SET}$  = 12 k $\Omega$  all voltages with respect to ground, positive current flowing into pin for input pins (I), positive currents flowing out of the I/O and output pins (O) (unless otherwise specified)

| Pos.         | Parameter                                       | Symbol               | Limit Values |      |              | Unit | Conditions                                                                                           |
|--------------|-------------------------------------------------|----------------------|--------------|------|--------------|------|------------------------------------------------------------------------------------------------------|
|              |                                                 |                      | Min.         | Тур. | Max.         |      |                                                                                                      |
| 5.4.1        | Current consumption,                            | $I_{S(sleep)}$       | _            | 0.1  | 2            | μA   | $^{1)}$ $V_{\rm EN}$ = 0.5 V                                                                         |
|              | sleep mode                                      |                      |              |      |              |      | <i>T</i> <sub>i</sub> < 85 °C                                                                        |
|              |                                                 |                      |              |      |              |      | $\dot{V_{\rm S}}$ = 18 V                                                                             |
|              |                                                 |                      |              |      |              |      | $V_{OUTx}$ = 3.6 V                                                                                   |
| 5.4.2        | Current consumption,                            | $I_{S(on)}$          |              |      |              | mA   | $^{2)}I_{IN\_SET}=0\;\mu A$                                                                          |
|              | active mode                                     |                      |              |      |              |      | <i>T</i> <sub>j</sub> < 105 °C                                                                       |
|              |                                                 |                      |              |      |              |      | $V_{\rm S}$ = 18 V                                                                                   |
|              |                                                 |                      |              |      |              |      | $V_{\text{OUTx}} = 3.6 \text{V}$                                                                     |
|              |                                                 |                      | _            | -    | 1.4          |      | $V_{\rm EN} = 5.5  \rm V$                                                                            |
|              |                                                 |                      | _            | _    | 0.75         |      | $V_{\rm EN}$ = 18 V                                                                                  |
|              |                                                 |                      | _            | _    | 1.5          |      | $^{1)}$ $R_{\text{EN}}$ = 10 kΩ between                                                              |
| <b>5</b> 4 0 | O                                               | 7                    |              |      |              | ^    | VS and EN-pin $^{2)} V_{S} = 18 \text{ V}$                                                           |
| 5.4.3        | Current consumption, device disabled via IN SET | $I_{S(dis,IN\_SET)}$ |              |      |              | mA   | $T_{\rm i}$ < 105 °C                                                                                 |
|              | device disabled via III_SET                     |                      |              |      |              |      | $V_{\text{IN\_SET}} = 5 \text{ V}$                                                                   |
|              |                                                 |                      | _            | _    | 1.4          |      | $V_{\rm EN} = 5.5  \rm V$                                                                            |
|              |                                                 |                      | _            | _    | 0.7          |      | $V_{\text{EN}} = 18 \text{ V}$                                                                       |
|              |                                                 |                      | _            | _    | 1.4          |      | <sup>1)</sup> $R_{\text{FN}}$ = 10 kΩ between                                                        |
|              |                                                 |                      |              |      |              |      | VS and EN-pin                                                                                        |
| 5.4.4        | Power-on reset delay time 3)                    | $t_{POR}$            | _            | _    | 25           | μs   | <sup>1)</sup> $V_{\rm S}$ = $V_{\rm EN}$ = 0 $\rightarrow$ 13.5 V                                    |
|              |                                                 |                      |              |      |              |      | $V_{OUTx(nom)}$ = 3.6 $\pm$ 0.3V                                                                     |
|              |                                                 |                      |              |      |              |      | $I_{\text{OUTx}}$ = 80% $I_{\text{OUTx(nom)}}$                                                       |
| 5.4.5        | Required supply voltage for                     | $V_{S(on)}$          | -            | _    | 4            | V    | $V_{\rm EN}$ = 5.5 V                                                                                 |
|              | output activation                               |                      |              |      |              |      | $V_{OUTx} = 3  V$                                                                                    |
|              |                                                 |                      |              |      |              |      | $I_{\text{OUTx}}$ = 50% $I_{\text{OUTx(nom)}}$                                                       |
| 5.4.6        | Required supply voltage for                     | $V_{S(CC)}$          | _            | _    | 5.2          | V    | $V_{\rm EN}$ = 5.5 V                                                                                 |
|              | current control                                 |                      |              |      |              |      | $V_{\text{OUTx}} = 3.6 \text{ V}$                                                                    |
|              |                                                 |                      |              |      |              |      | $I_{\text{OUTx}} \ge 90\% I_{\text{OUTx(nom)}}$                                                      |
| 5.4.7        | EN turn on threshold                            | $V_{EN(on)}$         | -            | _    | 2.5          | V    | -                                                                                                    |
| 5.4.8        | EN turn off threshold                           | $V_{EN(off)}$        | 0.8          |      |              | V    | _                                                                                                    |
| 5.4.9        | EN input current during low                     | $I_{EN(LS)}$         | _            | _    | 1.8          | mA   | $^{1)} V_{\rm S} = 4.5 \text{ V}$                                                                    |
|              | supply voltage                                  |                      |              |      |              |      | T <sub>j</sub> < 105 °C                                                                              |
| <b>-</b>     |                                                 | 7                    |              |      |              |      | $\vec{V}_{\text{EN}} = 5.5 \text{ V}$                                                                |
| 5.4.10       | EN high input current                           | $I_{EN(H)}$          |              |      | 0.4          | mA   | $T_{\rm j}$ < 105 °C                                                                                 |
|              |                                                 |                      | _            | _    | 0.1          |      | $V_{\rm S}$ = 13.5 V, $V_{\rm EN}$ = 5.5                                                             |
|              |                                                 |                      | _            | -    | 0.1          |      | $V_{\rm S}$ = 18 V, $V_{\rm EN}$ = 5.5 V                                                             |
|              |                                                 |                      |              |      |              |      |                                                                                                      |
|              |                                                 |                      | _            | _    | 1.65<br>0.45 |      | $V_{\rm S} = V_{\rm EN} = 18 \text{ V}$<br>1) $V_{\rm S} = 18 \text{ V}, R_{\rm EN} = 10 \text{ kg}$ |

<sup>1)</sup> Not subject to production test, specified by design



- 2) The total device current consumption is the sum of the currents  $I_{\rm S}$  and  $I_{\rm EN(H)}$ , please refer to Pos. 5.4.10
- 3) See also Figure 4



**IN\_SET Pin** 

## 6 IN\_SET Pin

The IN\_SET pin is a multiple function pin for output current definition and input:



Figure 7 Block Diagram IN\_SET pin

## 6.1 Output Current Adjustment via RSET

The output current for all three channels can only be adjusted simultaneously. The current adjustment can be done by placing a low power resistor ( $R_{\text{SET}}$ ) at the IN\_SET pin to ground. The dimensioning of the resistor can be done using the formula below:

$$R_{\text{SET}} = \frac{k}{I_{\text{OUT}}} \tag{2}$$

The gain factor k ( $R_{\rm SET}$  \* output current) is specified in **Pos. 7.2.4** and **Pos. 7.2.5**. The current through the  $R_{\rm SET}$  is defined by the resistor itself and the reference voltage  $V_{\rm IN\_SET(ref)}$ , which is applied to the IN\_SET during supplied device.

## 6.2 Input Pin

The IN\_SET pin can be connected via  $R_{\rm SET}$  to the open-drain output of a  $\mu \rm C$  or to an external NMOS transistor as described in **Figure 8**. This signal can be used to turn off the output stages of the IC. A minimum IN\_SET current of  $I_{\rm IN\_SET(act)}$  is required to turn on the output stages. This feature is implemented to prevent glimming of LEDs caused by leakage currents on the IN\_SET pin, see **Figure 10** for details.



Figure 8 Schematics IN\_SET interface to μC

The resulting switching times are shown in Figure 9:



**IN\_SET Pin** 



Figure 9 Switching times via IN\_SET



Figure 10  $I_{\text{OUT}}$  versus  $I_{\text{INSET}}$ 



**IN\_SET Pin** 

## 6.3 Electrical Characteristics IN\_SET Pin

## **Electrical Characteristics IN\_SET pin**

Unless otherwise specified:  $V_{\rm S}$  = 5.5 V to 40 V,  $T_{\rm j}$  = -40 °C to +150 °C,  $R_{\rm SET}$  = 12 k $\Omega$ , all voltages with respect to ground, positive current flowing into pin for input pins (I), positive currents flowing out of the I/O and output pins (O) (unless otherwise specified)

| Pos.  | Parameter                                                  | Symbol Limit Values         |      |      |      | Unit | Conditions                                                                           |
|-------|------------------------------------------------------------|-----------------------------|------|------|------|------|--------------------------------------------------------------------------------------|
|       |                                                            |                             | Min. | Тур. | Max. |      |                                                                                      |
| 6.3.1 | IN_SET reference voltage                                   | $V_{\mathrm{IN\_SET(ref)}}$ | 1.19 | 1.23 | 1.27 | V    | <sup>1)</sup> $V_{\text{OUTx}} = 3.6 \text{ V}$<br>$T_{\text{j}} = 25115 \text{ °C}$ |
| 6.3.2 | IN_SET activation current without turn on of output stages | $I_{IN\_SET(act)}$          | 2    | _    | 15   | μА   | See Figure 10                                                                        |

<sup>1)</sup> Not subject to production test, specified by design



**Power Stage** 

## 7 Power Stage

The output stages are realized as high side current sources with a current of 120 mA. During off state the leakage current at the output stage is minimized in order to prevent a slightly glowing LED.

The maximum current of each channel is limited by the power dissipation and used PCB cooling areas (which results in the applications  $R_{\text{thJA}}$ ).

For an operating current control loop the supply and output voltages according to the following parameters have to be considered:

- Required supply voltage for current control  $V_{\rm S(CC)}$ , Pos. 5.4.6
- Voltage drop over output stage during current control  $V_{\rm PS(CC)}$ , Pos. 7.2.6
- Required output voltage for current control  $V_{\text{OUTx(CC)}}$ , Pos. 7.2.7

#### 7.1 Protection

The device provides embedded protective functions, which are designed to prevent IC destruction under fault conditions described in this data sheet. Fault conditions are considered as "outside" normal operating range. Protective functions are neither designed for continuous nor for repetitive operation.

## 7.1.1 Over Load Behavior

An over load detection circuit is integrated in the LITIX<sup>TM</sup> Basic IC. It is realized by a temperature monitoring of the output stages (OUTx).

As soon as the junction temperature exceeds the current reduction temperature threshold  $T_{\rm j(CRT)}$  the output current will be reduced by the device by reducing the IN\_SET reference voltage  $V_{\rm IN\_SET(ref)}$ . This feature avoids LED's flickering during static output overload conditions. Furthermore, it protects LEDs against over temperature, which are mounted thermally close to the device. If the device temperature still increases, the three output currents decrease close to 0 A. As soon as the device cools down the output currents rise again.



Figure 11 Output current reduction at high temperature

Note: This high temperature output current reduction is realized by reducing the  $IN\_SET$  reference voltage voltage (Pos. 6.3.1). In case of very high power loss applied to the device and very high junction temperature the output current may drop down to  $I_{OUTx}$  = 0 mA, after a slight cooling down the current increases again.

## 7.1.2 Reverse Battery Protection

The TLD1310EL has an integrated reverse battery protection feature. This feature protects the driver IC itself, but also connected LEDs. The output reverse current is limited to  $I_{\text{OUTx(rev)}}$  by the reverse battery protection.



**Power Stage** 

Note: Due to the reverse battery protection a reverse protection diode for the light module may be obsolete. In case of high ISO-pulse requirements and only minor protecting components like capacitors a reverse protection diode may be reasonable. The external protection circuit needs to be verified in the application.

## 7.2 Electrical Characteristics Power Stage

## **Electrical Characteristics Power Stage**

Unless otherwise specified:  $V_{\rm S}$  = 5.5 V to 18 V,  $T_{\rm j}$  = -40 °C to +150 °C,  $V_{\rm OUTx}$  = 3.6 V, all voltages with respect to ground, positive current flowing into pin for input pins (I), positive currents flowing out of the I/O and output pins (O) (unless otherwise specified)

| Pos.  | Parameter                                                                                            | Symbol                   |            | Limit Val  | ues        | Unit | Conditions                                                                                                                                       |
|-------|------------------------------------------------------------------------------------------------------|--------------------------|------------|------------|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------|
|       |                                                                                                      |                          | Min.       | Тур.       | Max.       |      |                                                                                                                                                  |
| 7.2.1 | Output leakage current                                                                               | $I_{OUTx(leak)}$         |            |            | 7 3        | μА   | $V_{\rm EN}$ = 5.5 V<br>$I_{\rm IN\_SET}$ = 0 $\mu$ A<br>$V_{\rm OUTx}$ = 2.5 V<br>$T_{\rm j}$ = 150 °C<br><sup>1)</sup> $T_{\rm j}$ = 85 °C     |
| 7.2.2 | Output leakage current in boost over battery setup                                                   | $I_{\rm OUTx(leak,B2B)}$ | _          | -          | 50         | μΑ   | <sup>1)</sup> $V_{\text{EN}} = 5.5 \text{ V}$ $I_{\text{IN\_SET}} = 0  \mu\text{A}$ $V_{\text{OUTx}} = V_{\text{S}} = 40 \text{ V}$              |
| 7.2.3 | Reverse output current                                                                               | -I <sub>OUTx(rev)</sub>  | _          | _          | 1          | μА   | $^{1)}$ $V_{\rm S}$ = -16 V<br>Output load: LED with<br>break down voltage<br>< - 0.6 V                                                          |
| 7.2.4 | Output current accuracy limited temperature range                                                    | $k_{LT}$                 | 697<br>645 | 750<br>750 | 803<br>855 |      | $^{1)}T_{\rm j}$ = 25115 °C<br>$V_{\rm S}$ = 818 V<br>$V_{\rm PS}$ = 2 V<br>$R_{\rm SET}$ = 612 k $\Omega$<br>$R_{\rm SET}$ = 30 k $\Omega$      |
| 7.2.5 | Output current accuracy over temperature                                                             | $k_{ALL}$                | 697<br>645 | 750<br>750 | 803<br>855 |      | $^{1)}T_{\rm j}$ = -40115 °C<br>$V_{\rm S}$ = 818 V<br>$V_{\rm PS}$ = 2 V<br>$R_{\rm SET}$ = 612 kΩ<br>$R_{\rm SET}$ = 30 kΩ                     |
| 7.2.6 | Voltage drop over power stage during current control $V_{\rm PS(CC)}$ = $V_{\rm S}$ - $V_{\rm OUTx}$ | $V_{\rm PS(CC)}$         | 0.75       | _          | _          | V    | $^{1)}$ $V_{\rm S}$ = 13.5 V $R_{\rm SET}$ = 12 k $\Omega$ $I_{\rm OUTx}$ $\geq$ 90% of $(k_{\rm LT(typ)}/R_{\rm SET})$                          |
| 7.2.7 | Required output voltage for current control                                                          | V <sub>OUTx(CC)</sub>    | 2.3        | _          | _          | V    | $^{1)}$ $V_{\rm S}$ = 13.5 V $R_{\rm SET}$ = 12 k $\Omega$ $I_{\rm OUTx}$ $\geq$ 90% of $(k_{\rm LT(typ)}/R_{\rm SET})$                          |
| 7.2.8 | Maximum output current                                                                               | $I_{ m OUT(max)}$        | 120        |            |            | mA   | $R_{\text{SET}}$ = 4.7 k $\Omega$<br>The maximum output current is limited by the thermal conditions.<br>Please refer to Pos. 4.3.1 - Pos. 4.3.3 |



**Power Stage** 

## Electrical Characteristics Power Stage (cont'd)

Unless otherwise specified:  $V_{\rm S}$  = 5.5 V to 18 V,  $T_{\rm j}$  = -40 °C to +150 °C,  $V_{\rm OUTx}$  = 3.6 V, all voltages with respect to ground, positive current flowing into pin for input pins (I), positive currents flowing out of the I/O and output pins (O) (unless otherwise specified)

| Pos.   | Parameter                                                   | Symbol                           | Limit Values                           |      |      | Unit | Conditions                                                                                                                                                                                    |
|--------|-------------------------------------------------------------|----------------------------------|----------------------------------------|------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                                                             |                                  | Min.                                   | Тур. | Max. |      |                                                                                                                                                                                               |
| 7.2.9  | IN_SET turn on time                                         | t <sub>ON(IN_SET)</sub>          | -                                      | _    | 15   | μs   | $V_{\rm S}$ = 13.5 V<br>$I_{\rm IN\_SET}$ = 0 $\rightarrow$ 100 $\mu$ A<br>$I_{\rm OUTx}$ = 80% of<br>$(k_{\rm LT(typ)}/R_{\rm SET})$                                                         |
| 7.2.10 | IN_SET turn off time                                        | t <sub>OFF(IN_SET)</sub>         | _                                      | _    | 10   | μѕ   | $V_{\rm S}$ = 13.5 V<br>$I_{\rm IN\_SET}$ = 100 $\rightarrow$ 0 $\mu$ A<br>$I_{\rm OUTx}$ = 20% of<br>$(k_{\rm LT(typ)}/R_{\rm SET})$                                                         |
| 7.2.11 | VS turn on time                                             | t <sub>ON(VS)</sub>              | -                                      | _    | 20   | μs   | $^{1)} V_{\rm EN} = 5.5 \text{ V}$<br>$R_{\rm SET} = 12 \text{ k}\Omega$<br>$V_{\rm S} = 0 \rightarrow 13.5 \text{ V}$<br>$I_{\rm OUTx} = 80\% \text{ of}$<br>$(k_{\rm LT(typ)}/R_{\rm SET})$ |
| 7.2.12 | Current reduction temperature threshold                     | $T_{\rm j(CRT)}$                 | _                                      | 140  | _    | °C   | $^{1)}I_{\text{OUTx}} = 95\% \text{ of}$<br>$(k_{\text{LT(typ)}}/R_{\text{SET}})$                                                                                                             |
| 7.2.13 | Output current during current reduction at high temperature | $I_{\mathrm{OUT}(\mathrm{CRT})}$ | 85% of $(k_{\rm LT(typ)}/R_{\rm SET})$ | _    | -    | A    | $^{1)}R_{\text{SET}} = 12 \text{ k}\Omega$<br>$T_{\text{j}} = 150 \text{ °C}$                                                                                                                 |

<sup>1)</sup> Not subject to production test, specified by design

<sup>2)</sup> see also Figure 6



**Application Information** 

## 8 Application Information

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.



Figure 12 Application Diagram

Note: This is a very simplified example of an application circuit. In case of high ISO-pulse requirements a reverse protection diode may be used for LED protection. The function must be verified in the real application.

## 8.1 Further Application Information

For further information you may contact <a href="http://www.infineon.com/">http://www.infineon.com/</a>



**Package Outlines** 

## 9 Package Outlines



Figure 13 PG-SSOP14

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

For further information on alternative packages, please visit our website: <a href="http://www.infineon.com/packages">http://www.infineon.com/packages</a>.



**Revision History** 

# 10 Revision History

| Revision | Date       | Changes                                                                             |
|----------|------------|-------------------------------------------------------------------------------------|
| 1.0      | 2013-08-08 | Inital revision of data sheet                                                       |
| 1.1      | 2015-03-19 | Updated parameters K <sub>LT</sub> and K <sub>ALL</sub> in the chapter Power Stage. |
|          |            |                                                                                     |
|          |            |                                                                                     |

Edition 2015-03-19

Published by Infineon Technologies AG 81726 Munich, Germany © 2015 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### **Warnings**

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.