



= Preliminary =

AK4340

## 192kHz 24-Bit Stereo $\Delta\Sigma$ DAC with 2Vrms Output

### GENERAL DESCRIPTION

The AK4340 offers the ideal features for consumer systems that require a 2Vrms audio output. Using AKM's multi bit architecture for its modulator the AK4340 delivers a wide dynamic range while preserving linearity for improved THD+N performance. The AK4340 integrates the Switched Capacitor Filter (SCF) increasing performance for systems with excessive clock jitter. The 24 Bit word length and 192kHz sampling rate make this part ideal for a wide range of applications including Set-top-box, DVD-Audio. The AK4340 is offered in a space saving 16pin TSSOP package.

### FEATURES

- Sampling Rate Ranging from 8kHz to 192kHz
- 128 times Oversampling (Normal Speed Mode)
- 64 times Oversampling (Double Speed Mode)
- 32 times Oversampling (Quad Speed Mode)
- 24-Bit 8 times FIR Digital Filter
- Switched Capacitor Filter with High Tolerance to Clock Jitter
- On chip Buffer with 2Vrms Single-ended output
- Digital De-emphasis Filter: 32kHz, 44.1kHz or 48kHz
- Soft Mute Function
- Digital Attenuator (Linear 256 Step)
- Audio interface format: 24Bit MSB justified, 24/20/16 LSB justified or I<sup>2</sup>S compatible
- Master clock: 256fs, 384fs, 512fs, 768fs or 1152fs (Normal Speed Mode)  
128fs, 192fs, 256fs or 512fs (Double Speed Mode)  
128fs or 192fs (Quad Speed Mode)
- THD+N: -90dB
- Dynamic Range: 106dB
- Power supply: +4.5V to +5.5V (DAC), - 4.5V to - 13.2V (Output Buffer)
- Ta = - 20 to 85 °C
- Package: 16pin TSSOP (6.4mm x 5.0mm)



**■ Ordering Guide**

AK4340ET      -20 ~ +85°C      16pin TSSOP (0.65mm pitch)  
AKD4340      Evaluation board for AK4340

**■ Pin Layout**

## PIN / FUNCTION

| No. | Pin Name | I/O | Function                                                                                                                                      |
|-----|----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | MCLK     | I   | Master Clock Input Pin<br>An external TTL clock should be input on this pin.                                                                  |
| 2   | BICK     | I   | Audio Serial Data Clock Pin                                                                                                                   |
| 3   | SDTI     | I   | Audio Serial Data Input Pin                                                                                                                   |
| 4   | LRCK     | I   | L/R Clock Pin                                                                                                                                 |
| 5   | PDN      | I   | Power-Down Mode Pin<br>When at "L", the AK4340 is in the power-down mode and is held in reset. The AK4340 must be reset once upon power-up.   |
| 6   | SMUTE    | I   | Soft Mute Pin in parallel control mode<br>"H": Enable, "L": Disable                                                                           |
|     | CSN      | I   | Chip Select Pin in serial control mode                                                                                                        |
| 7   | ACKS     | I   | Auto Setting Mode Pin in parallel control mode<br>"L": Manual Setting Mode, "H": Auto Setting Mode                                            |
|     | CCLK     | I   | Control Data Clock Pin in serial control mode                                                                                                 |
| 8   | DIF0     | I   | Audio Data Interface Format Pin in parallel control mode                                                                                      |
|     | CDTI     | I   | Control Data Input Pin in serial control mode                                                                                                 |
| 9   | AOUTR    | O   | Rch Analog Output Pin                                                                                                                         |
| 10  | AOUTL    | O   | Lch Analog Output Pin                                                                                                                         |
| 11  | HVEE     | -   | Output Buffer Negative Power Supply Pin<br>Normally connected to VSS with a 0.1μF ceramic capacitor in parallel with a 10μF electrolytic cap. |
| 12  | VSS      | -   | Ground Pin                                                                                                                                    |
| 13  | VDD      | -   | DAC Power Supply Pin                                                                                                                          |
| 14  | P/S      | I   | Parallel/Serial Select Pin (Internal pull-up pin)<br>"L": Serial control mode, "H": Parallel control mode                                     |
| 15  | TEST     | I   | TEST pin<br>This pin should be connected to VDD.                                                                                              |
| 16  | GAIN     | I   | Output Gain Select Pin<br>"L": 0dB, "H": +1.94dB                                                                                              |

Note: Do not allow digital input pins except pull-up pin to float.

**ABSOLUTE MAXIMUM RATINGS**

(VSS=0V; Note 1)

| Parameter                                    | Symbol | min  | max      | Units |
|----------------------------------------------|--------|------|----------|-------|
| Power Supply                                 | VDD    | -0.3 | +6.0     | V     |
| DAC Output Buffer                            | HVEE   | TBD  | TBD      | V     |
| Input Current (any pins except for supplies) | IIN    | -    | $\pm 10$ | mA    |
| Input Voltage                                | VIND   | -0.3 | VDD+0.3  | V     |
| Ambient Operating Temperature                | Ta     | -20  | 85       | °C    |
| Storage Temperature                          | Tstg   | -65  | 150      | °C    |

Note 1. All voltages with respect to ground.

WARNING: Operation at or beyond these limits may result in permanent damage to the device.

Normal operation is not guaranteed at these extremes.

**RECOMMENDED OPERATING CONDITIONS**

(VSS=0V; Note 1)

| Parameter         | Symbol | min   | typ  | max  | Units |
|-------------------|--------|-------|------|------|-------|
| Power Supply      | VDD    | +4.5  | +5.0 | +5.5 | V     |
| DAC Output Buffer | HVEE   | -13.2 | -5.0 | -4.5 | V     |

Note 1. All voltages with respect to ground.

\*AKM assumes no responsibility for the usage beyond the conditions in this datasheet.

| ANALOG CHARACTERISTICS |  |  |  |  |  |
|------------------------|--|--|--|--|--|
|------------------------|--|--|--|--|--|

(Ta=25°C; VDD=+5.0VV; HVEE=-5.0V; fs=44.1kHz; BICK=64fs; Signal Frequency=1kHz; 24bit Input Data; Measurement frequency=20Hz ~ 20kHz;  $R_L \geq 5k\Omega$ ; unless otherwise specified)

| Parameter                                   | min                    | typ              | max | Units      |
|---------------------------------------------|------------------------|------------------|-----|------------|
| Resolution                                  |                        |                  | 24  | Bits       |
| <b>Dynamic Characteristics</b> (Note 2)     |                        |                  |     |            |
| THD+N                                       | fs=44.1kHz<br>BW=20kHz | 0dBFS<br>-60dBFS |     | -90<br>-39 |
|                                             | fs=96kHz<br>BW=40kHz   | 0dBFS<br>-60dBFS |     | -90<br>-36 |
|                                             | fs=192kHz<br>BW=40kHz  | 0dBFS<br>-60dBFS |     | -90<br>-36 |
| Dynamic Range (-60dBFS with A-weighted)     | (Note 3)               | TBD              | 106 | dB         |
| S/N (A-weighted)                            | (Note 4)               | TBD              | 106 | dB         |
| Interchannel Isolation (1kHz)               |                        | TBD              | 100 | dB         |
| Interchannel Gain Mismatch                  |                        |                  | 0.2 | 0.5        |
| <b>DC Accuracy</b>                          |                        |                  |     |            |
| Gain Drift                                  |                        |                  | 100 | -          |
| Output Voltage (Note 5)                     | GAIN pin = "L"         | TBD              | 2   | TBD        |
|                                             | GAIN pin = "H"         | TBD              | 2.5 | TBD        |
| Load Capacitance (Note 6)                   |                        |                  |     | 25         |
| Load Resistance                             |                        | 5                |     | kΩ         |
| <b>Power Supplies</b>                       |                        |                  |     |            |
| Power Supply Current: (Note 7)              |                        |                  |     |            |
| Normal Operation (PDN pin = "H", fs≤96kHz)  |                        |                  |     |            |
| VDD                                         |                        | 22               | TBD | mA         |
| HVEE                                        |                        | 8                | TBD | mA         |
| Normal Operation (PDN pin = "H", fs=192kHz) |                        |                  |     |            |
| VDD                                         |                        | 25               | TBD | mA         |
| HVEE                                        |                        | 8                | TBD | mA         |
| Power-Down Mode (PDN pin = "L") (Note 8)    |                        |                  |     |            |
| VDD                                         |                        | 10               | TBD | μA         |
| HVEE                                        |                        | 10               | TBD | μA         |

Note 2. Measured by Audio Precision (System Two). GAIN pin = "L". Refer to the evaluation board manual regarding the measurement results.

Note 3. 98dB at 16bit data

Note 4. S/N ration does not depend on the input data length

Note 5. Full-scale voltage (0dB). Output voltage is proportional to VDD voltage.

AOUT (typ. @ 0dB, GAIN = 0dB) =  $2V_{rms} \times VDD/5$ .

Note 6. When the output pin drives a capacitive load, a resistor should be added in series between output pin and capacitive load.

Note 7. These values are supplied to VDD pin or HVEE pin.

Note 8. P/S pin is tied to VDD and the other all digital inputs including clock pins (MCLK, BICK and LRCK) are tied to VDD or VSS.

| FILTER CHARACTERISTICS                                                         |                                     |                |             |                            |              |                |
|--------------------------------------------------------------------------------|-------------------------------------|----------------|-------------|----------------------------|--------------|----------------|
| (Ta = 25°C; VDD = +4.5 ~ +5.5V, HVEE = -13.2 ~ -4.5V; fs = 44.1kHz, DEM = OFF) |                                     |                |             |                            |              |                |
| <b>Parameter</b>                                                               | <b>Symbol</b>                       | <b>min</b>     | <b>typ</b>  | <b>max</b>                 | <b>Units</b> |                |
| <b>Digital filter</b>                                                          |                                     |                |             |                            |              |                |
| Passband<br>-6.0dB                                                             | PB                                  | 0<br>-         | 22.05       | 20.0<br>-                  | kHz<br>kHz   |                |
| Stopband                                                                       | SB                                  | 24.1           |             |                            | kHz          |                |
| Passband Ripple                                                                | PR                                  |                |             | ± 0.02                     | dB           |                |
| Stopband Attenuation                                                           | SA                                  | 54             |             |                            | dB           |                |
| Group Delay                                                                    | (Note 10)                           | GD             | -           | 19.3                       | -            |                |
| <b>Digital Filter + LPF</b>                                                    |                                     |                |             |                            |              |                |
| Frequency Response<br>20.0kHz<br>40.0kHz<br>80.0kHz                            | fs=44.1kHz<br>fs=96kHz<br>fs=192kHz | FR<br>FR<br>FR | -<br>-<br>- | ± 0.03<br>± 0.03<br>± 0.03 | -<br>-<br>-  | dB<br>dB<br>dB |

Note 9. The passband and stopband frequencies scale with fs (system sampling rate).

For example, PB=0.4535×fs (@±0.05dB), SB=0.546×fs.

Note 10. Delay time caused by digital filtering. This time is from setting the 16/24bit data of both channels to input register to the output of analog signal.

| DC CHARACTERISTICS                                  |               |            |            |            |              |
|-----------------------------------------------------|---------------|------------|------------|------------|--------------|
| (Ta=25°C; VDD = +4.5 ~ +5.5V, HVEE = -13.2 ~ -4.5V) |               |            |            |            |              |
| <b>Parameter</b>                                    | <b>Symbol</b> | <b>min</b> | <b>typ</b> | <b>max</b> | <b>Units</b> |
| High-Level Input Voltage                            | VIH           | 2.2        | -          | -          | V            |
| Low-Level Input Voltage                             | VIL           | -          | -          | 0.8        | V            |
| Input Leakage Current<br>(Note 11)                  | Iin           | -          | -          | ± 10       | µA           |

Note 11. P/S pin is pulled-up internally. (typ. 100kΩ)

| SWITCHING CHARACTERISTICS                           |           |          |         |        |       |
|-----------------------------------------------------|-----------|----------|---------|--------|-------|
| (Ta=25°C; VDD = +4.5 ~ +5.5V, HVEE = -13.2 ~ -4.5V) |           |          |         |        |       |
| Parameter                                           | Symbol    | min      | typ     | max    | Units |
| <b>Master Clock Frequency</b>                       | fCLK      | 2.048    | 11.2896 | 36.864 | MHz   |
| Duty Cycle                                          | dCLK      | 40       |         | 60     | %     |
| <b>LRCK Frequency</b>                               |           |          |         |        |       |
| Normal Speed Mode                                   | fsn       | 8        |         | 48     | kHz   |
| Double Speed Mode                                   | fsd       | 60       |         | 96     | kHz   |
| Quad Speed Mode                                     | fsq       | 120      |         | 192    | kHz   |
| Duty Cycle                                          | Duty      | 45       |         | 55     | %     |
| <b>Audio Interface Timing</b>                       |           |          |         |        |       |
| BICK Period                                         |           |          |         |        |       |
| Normal Speed Mode                                   | tBCK      | 1/128fsn |         |        | ns    |
| Double Speed Mode                                   | tBCK      | 1/64fsd  |         |        | ns    |
| Quad Speed Mode                                     | tBCK      | 1/64fsq  |         |        | ns    |
| BICK Pulse Width Low                                | tBCKL     | 30       |         |        | ns    |
| Pulse Width High                                    | tBCKH     | 30       |         |        | ns    |
| BICK rising to LRCK Edge                            | (Note 12) | tBLR     | 20      |        | ns    |
| LRCK Edge to BICK rising                            | (Note 12) | tLRB     | 20      |        | ns    |
| SDTI Hold Time                                      | tSDH      | 20       |         |        | ns    |
| SDTI Setup Time                                     | tSDS      | 20       |         |        | ns    |
| <b>Control Interface Timing</b>                     |           |          |         |        |       |
| CCLK Period                                         | tCCK      | 200      |         |        | ns    |
| CCLK Pulse Width Low                                | tCCKL     | 80       |         |        | ns    |
| Pulse Width High                                    | tCCKH     | 80       |         |        | ns    |
| CDTI Setup Time                                     | tCDS      | 40       |         |        | ns    |
| CDTI Hold Time                                      | tCDH      | 40       |         |        | ns    |
| CSN High Time                                       | tCSW      | 150      |         |        | ns    |
| CSN “↓” to CCLK “↑”                                 | tCSS      | 50       |         |        | ns    |
| CCLK “↑” to CSN “↑”                                 | tCSH      | 50       |         |        | ns    |
| <b>Reset Timing</b>                                 |           |          |         |        |       |
| PDN Pulse Width                                     | (Note 13) | tPD      | 150     |        | ns    |

Note 12. BICK rising edge must not occur at the same time as LRCK edge.

Note 13. The AK4340 can be reset by bringing PDN pin = “L”.

## ■ Timing Diagram



Figure 1. Clock Timing



Figure 2. Serial Interface Timing



Figure 3. WRITE Command Input Timing



Figure 4. WRITE Data Input Timing



Figure 5. Power-down Timing

## OPERATION OVERVIEW

### ■ System Clock

The AK4340 requires MCLK, BICK and LRCK external clocks. The master clock (MCLK) should be synchronized with LRCK but the phase is not critical. The MCLK is used to operate the digital interpolation filter and the delta-sigma modulator. There are two methods to set MCLK frequency. In Manual Setting Mode (ACKS = “0”: Register 00H), the sampling speed is set by DFS0/1 (Table 1). The frequency of MCLK at each sampling speed is set automatically. (Table 2) After exiting reset (PDN pin = “↑”), the AK4340 is in Auto Setting Mode. In Auto Setting Mode (ACKS = “1”: Default), as MCLK frequency is detected automatically (Table 3), and the internal master clock becomes the appropriate frequency (Table 4), it is not necessary to set DFS0/1.

In parallel control mode, the sampling speed can be set by only ACKS pin. The internal DFS0 and DFS1 bits are fixed to “0”. Therefore, when ACKS pin is “L”, the AK4340 operates in Normal Speed Mode. The AK4340 operates in Auto Setting Mode at ACKS pin = “H”. In parallel control mode, the AK4340 does not support 128fs and 192fs of Double Speed Mode.

All external clocks (MCLK, BICK and LRCK) should always be present whenever the AK4340 is in the normal operation mode (PDN pin = “H”). If these clocks are not provided, the AK4340 may draw excess current and may fall into unpredictable operation. This is because the device utilizes dynamic refreshed logic internally. The AK4340 should be reset by PDN pin = “L” after these clocks are provided. If the external clocks are not present, the AK4340 should be in the power-down mode (PDN pin = “L”). After exiting reset at power-up etc., the AK4340 is in the power-down mode until MCLK and LRCK are input.

|      |      | Sampling Rate (fs) |  |               |  |  |  | Default |
|------|------|--------------------|--|---------------|--|--|--|---------|
| DFS1 | DFS0 | Normal Speed Mode  |  | 8kHz~48kHz    |  |  |  | Default |
| 0    | 0    | Double Speed Mode  |  | 60kHz~96kHz   |  |  |  | Default |
| 1    | 0    | Quad Speed Mode    |  | 120kHz~192kHz |  |  |  | Default |
|      |      |                    |  |               |  |  |  |         |

Table 1. Sampling Speed (Manual Setting Mode)

| DFS1 | DFS0 | Sampling Speed | LRCK (kHz) | MCLK(MHz) |         |         |         |         |         |         | BICK (MHz) |
|------|------|----------------|------------|-----------|---------|---------|---------|---------|---------|---------|------------|
|      |      |                |            | fs        | 128fs   | 192fs   | 256fs   | 384fs   | 512fs   | 768fs   |            |
| 0    | 0    | Normal         | 32.0       | -         | -       | 8.1920  | 12.2880 | 16.3840 | 24.5760 | 36.8640 | 2.0480     |
|      | 0    |                | 44.1       | -         | -       | 11.2896 | 16.9344 | 22.5792 | 33.8688 | -       | 2.8224     |
|      | 0    |                | 48.0       | -         | -       | 12.2880 | 18.4320 | 24.5760 | 36.8640 | -       | 3.0720     |
| 0    | 1    | Double         | 88.2       | 11.2896   | 16.9344 | 22.5792 | 33.8688 | -       | -       | -       | 5.6448     |
|      | 0    |                | 96.0       | 12.2880   | 18.4320 | 24.5760 | 36.8640 | -       | -       | -       | 6.1440     |
| 1    | 0    | Quad           | 176.4      | 22.5792   | 33.8688 | -       | -       | -       | -       | -       | 11.2896    |
|      | 1    |                | 192.0      | 24.5760   | 36.8640 | -       | -       | -       | -       | -       | 12.2880    |

Table 2. System Clock Example (Manual Setting Mode)

| MCLK   |       | Sampling Speed         |
|--------|-------|------------------------|
| 1152fs |       | Normal (fs=32kHz Only) |
| 512fs  | 768fs | Normal                 |
| 256fs  | 384fs | Double                 |
| 128fs  | 192fs | Quad                   |

Table 3. Sampling Speed (Auto Setting Mode: Default at Serial control mode)

| LRCK     | MCLK (MHz) |         |         |         |         |         |         | Sampling Speed |
|----------|------------|---------|---------|---------|---------|---------|---------|----------------|
|          | 128fs      | 192fs   | 256fs   | 384fs   | 512fs   | 768fs   | 1152fs  |                |
| 32.0kHz  | -          | -       | -       | -       | 16.3840 | 24.5760 | 36.8640 | Normal         |
| 44.1kHz  | -          | -       | -       | -       | 22.5792 | 33.8688 | -       |                |
| 48.0kHz  | -          | -       | -       | -       | 24.5760 | 36.8640 | -       |                |
| 88.2kHz  | -          | -       | 22.5792 | 33.8688 | -       | -       | -       |                |
| 96.0kHz  | -          | -       | 24.5760 | 36.8640 | -       | -       | -       | Double         |
| 176.4kHz | 22.5792    | 33.8688 | -       | -       | -       | -       | -       |                |
| 192.0kHz | 24.5760    | 36.8640 | -       | -       | -       | -       | -       | Quad           |

Table 4. System Clock Example (Auto Setting Mode)

### ■ Audio Serial Interface Format

Data is shifted in via the SDTI pin using BICK and LRCK inputs. In serial control mode, five serial data mode can be selected by DIF2-0 bits. (See Table 5). In parallel control mode, two serial data mode can be selected by DIF0 pin. (See Table 6) In all modes the serial data is MSB-first, 2's compliment format and is latched on the rising edge of BICK. Mode 2 can be used for 16/20 MSB justified formats by zeroing the unused LSBs.

| Mode | DIF2 | DIF1 | DIF0 | SDTI Format                       | BICK  | Figure   | Default |
|------|------|------|------|-----------------------------------|-------|----------|---------|
| 0    | 0    | 0    | 0    | 16bit LSB Justified               | ≥32fs | Figure 6 |         |
| 1    | 0    | 0    | 1    | 20bit LSB Justified               | ≥40fs | Figure 7 |         |
| 2    | 0    | 1    | 0    | 24-bit MSB Justified              | ≥48fs | Figure 8 |         |
| 3    | 0    | 1    | 1    | 24bit I <sup>2</sup> S Compatible | ≥48fs | Figure 9 |         |
| 4    | 1    | 0    | 0    | 24bit LSB Justified               | ≥48fs | Figure 7 |         |

Table 5. Audio Data Format in Serial control mode

| Mode | DIF0 | SDTI Format                       | BICK  | Figure   |
|------|------|-----------------------------------|-------|----------|
| 2    | 0    | 24bit MSB Justified               | ≥48fs | Figure 8 |
| 3    | 1    | 24bit I <sup>2</sup> S Compatible | ≥48fs | Figure 9 |

Table 6. Audio Data Format in Parallel control mode



Figure 6. Mode 0 Timing



Figure 7. Mode 1,4 Timing



Figure 8. Mode 2 Timing



Figure 9. Mode 3 Timing

### ■ De-emphasis Filter

A digital de-emphasis filter is available for 32, 44.1 or 48kHz sampling rates ( $tc = 50/15\mu s$ ) and is enabled or disabled with DEM0 and DEM1. In case of double speed and quad speed mode, the digital de-emphasis filter is always OFF.

| DEM1 | DEM0 | Mode    |
|------|------|---------|
| 0    | 0    | 44.1kHz |
| 0    | 1    | OFF     |
| 1    | 0    | 48kHz   |
| 1    | 1    | 32kHz   |

Default

Table 7. De-emphasis Filter Control (Normal Speed Mode)

### ■ Output Volume

The AK4340 includes channel independent digital output volumes (ATT) with 256 levels at linear step including MUTE. These volumes are in front of the DAC and can attenuate the input data from 0dB to -48dB and mute. When changing levels, transitions are executed via soft changes; thus no switching noise occurs during these transitions. The transition time of 1 level and all 256 levels is shown in Table 8.

| Sampling Speed    | Transition Time |          |
|-------------------|-----------------|----------|
|                   | 1 Level         | 255 to 0 |
| Normal Speed Mode | 4LRCK           | 1020LRCK |
| Double Speed Mode | 8LRCK           | 2040LRCK |
| Quad Speed Mode   | 16LRCK          | 4080LRCK |

Table 8. ATT Transition Time

## ■ Output Gain Setting

Outputs level of AOUTL/AOUTR pin can be selected by GAIN pin.

| GAIN pin | GAIN    | Output Level (VDD=5V) |
|----------|---------|-----------------------|
| L        | 0dB     | 2Vrms (typ)           |
| H        | +1.94dB | 2.5Vrms (typ)         |

Figure 10. Output Level Setting

## ■ Soft Mute Operation

Soft mute operation is performed in digital domain. When the SMUTE bit (SMUTE pin) goes to “1” (“H”), the output signal is attenuated by  $-\infty$  during ATT\_DATA $\times$ ATT transition time (Table 8) from the current ATT level. When the SMUTE bit (SMUTE pin) is returned to “0” (“L”), the mute is cancelled and the output attenuation gradually changes to the ATT level during ATT\_DATA $\times$ ATT transition time. If the soft mute is cancelled before attenuating to  $-\infty$  after starting the operation, the attenuation is discontinued and returned to ATT level by the same cycle. The soft mute is effective for changing the signal source without stopping the signal transmission.



Notes:

- (1) ATT\_DATA $\times$ ATT transition time (Table 8). For example, in Normal Speed Mode, this time is 1020LRCK cycles (1020/fs) at ATT\_DATA=255.
- (2) The analog output corresponding to the digital input has a group delay, GD.
- (3) If the soft mute is cancelled before attenuating to  $-\infty$  after starting the operation, the attenuation is discontinued and returned to ATT level by the same cycle.

Figure 11. Soft Mute function

## ■ System Reset

The AK4340 should be reset once by bringing PDN pin = “L” upon power-up. The AK4340 is powered up and the internal timing starts clocking by LRCK “ $\uparrow$ ” after exiting reset and power down state by MCLK. The AK4340 is in the power-down mode until MCLK and LRCK are input.

## ■ Mode Control Interface

Some function of the AK4340 can be controlled by pins (parallel control mode) shown in Table 11. The serial control interface is enabled by the P/S pin = "L". Internal registers may be written to 3-wire  $\mu$ P interface pins, CSN, CCLK and CDTI. The data on this interface consists of Chip Address (2bits, C1/0; fixed to "01"), Read/Write (1bit; fixed to "1", Write only), Register Address (MSB first, 5bits) and Control Data (MSB first, 8bits). The AK4340 latches the data on the rising edge of CCLK, so data should clocked in on the falling edge. The writing of data becomes valid by CSN "↑". The clock speed of CCLK is 5MHz (max).

| Function                          | Parallel control mode | Serial control mode |
|-----------------------------------|-----------------------|---------------------|
| Double sampling mode at 128/192fs | X                     | O                   |
| De-emphasis                       | X                     | O                   |
| SMUTE                             | O                     | O                   |
| 16/20/24bit LSB justified format  | X                     | O                   |

Table 11. Function list (O: available, X: not available)

PDN pin = "L" resets the registers to their default values. When the state of P/S pin is changed, the AK4340 should be reset by PDN pin = "L". The internal timing circuit is reset by RSTN bit, but the registers are not initialized.



Figure 12. Control I/F Timing

\*The AK4340 does not support the read command and chip address. C1/0 and R/W are fixed to "011"

\*When the AK4340 is in the power down mode (PDN pin = "L") or the MCLK is not provided, writing into the control register is inhibited.

## ■ Register Map

| Addr | Register Name | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0    |
|------|---------------|------|------|------|------|------|------|------|-------|
| 00H  | Control 1     | ACKS | 0    | 0    | DIF2 | DIF1 | DIF0 | PW   | RSTN  |
| 01H  | Control 2     | 0    | 0    | 0    | DFS1 | DFS0 | DEM1 | DEM0 | SMUTE |
| 02H  | Control 3     | 0    | 0    | 0    | INVL | INVR | 0    | 0    | 0     |
| 03H  | Lch ATT       | ATT7 | ATT6 | ATT5 | ATT4 | ATT3 | ATT2 | ATT1 | ATT0  |
| 04H  | Rch ATT       | ATT7 | ATT6 | ATT5 | ATT4 | ATT3 | ATT2 | ATT1 | ATT0  |

Notes:

For addresses from 05H to 1FH, data must not be written.

When PDN pin goes "L", the registers are initialized to their default values.

When RSTN bit goes "0", the only internal timing is reset and the registers are not initialized to their default values. All data can be written to the register even if PW or RSTN bit is "0".

## ■ Register Definitions

| Addr | Register Name | D7   | D6 | D5 | D4   | D3   | D2   | D1 | D0   |
|------|---------------|------|----|----|------|------|------|----|------|
| 00H  | Control 1     | ACKS | 0  | 0  | DIF2 | DIF1 | DIF0 | PW | RSTN |
|      | default       | 1    | 0  | 0  | 0    | 1    | 0    | 1  | 1    |

RSTN: Internal timing reset control

0: Reset. All registers are not initialized.

1: Normal Operation

When MCLK frequency or DFS changes, the click noise can be reduced by RSTN bit.

PW: Power down control

0: Power down. All registers are not initialized.

1: Normal Operation

DIF2-0: Audio data interface formats (see Table 5)

Initial: “010”, Mode 2

ACKS: Master Clock Frequency Auto Setting Mode Enable

0: Disable, Manual Setting Mode

1: Enable, Auto Setting Mode

Master clock frequency is detected automatically at ACKS bit “1”. In this case, the settings of DFS1-0 are ignored. When this bit is “0”, DFS1-0 set the sampling speed mode.

| Addr | Register Name | D7 | D6 | D5 | D4   | D3   | D2   | D1   | D0    |
|------|---------------|----|----|----|------|------|------|------|-------|
| 01H  | Control 2     | 0  | 0  | 0  | DFS1 | DFS0 | DEM1 | DEM0 | SMUTE |
|      | default       | 0  | 0  | 0  | 0    | 0    | 0    | 1    | 0     |

SMUTE: Soft Mute Enable

0: Normal operation

1: DAC outputs soft-muted

DEM1-0: De-emphasis Response (see Table 7)

Initial: “01”, OFF

DFS1-0: Sampling speed control

00: Normal Speed Mode

01: Double Speed Mode

10: Quad Speed Mode

When changing between Normal/Double Speed Mode and Quad Speed Mode, some click noise occurs.

| Addr | Register Name | D7 | D6 | D5 | D4   | D3   | D2 | D1 | D0 |
|------|---------------|----|----|----|------|------|----|----|----|
| 02H  | Control 3     | 0  | 0  | 0  | INVL | INVR | 0  | 0  | 0  |
|      | default       | 0  | 0  | 0  | 0    | 0    | 0  | 0  | 0  |

INVR: Inverting Lch Output Polarity

- 0: Normal Output
- 1: Inverted Output

INVL: Inverting Rch Output Polarity

- 0: Normal Output
- 1: Inverted Output

| Addr | Register Name | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
|------|---------------|------|------|------|------|------|------|------|------|
| 03H  | Lch ATT       | ATT7 | ATT6 | ATT5 | ATT4 | ATT3 | ATT2 | ATT1 | ATT0 |
| 04H  | Rch ATT       | ATT7 | ATT6 | ATT5 | ATT4 | ATT3 | ATT2 | ATT1 | ATT0 |
|      | default       | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

$$\text{ATT} = 20 \log_{10} (\text{ATT\_DATA} / 255) \text{ [dB]}$$

00H: Mute

## SYSTEM DESIGN

Figure 13 and Figure 14 show the system connection diagram. An evaluation board (AKD4340) is available in order to allow an easy study on the layout of a surround circuit.



Figure 13. Typical Connection Diagram (Serial Control Mode, GAIN=0dB)



Figure 14. Typical Connection Diagram (Parallel Control Mode, GAIN=0dB)

Notes:

- LRCK = fs, BICK = 64fs.
- When AOUT drives some capacitive load, some resistor should be added in series between AOUT and capacitive load.
- All input pins except for pull-up pin must not be left floating.

## 1. Grounding and Power Supply Decoupling

VDD, HVEE and VSS are supplied from analog supply and should be separated from system digital supply. Decoupling capacitor, especially  $0.1\mu\text{F}$  ceramic capacitor for high frequency should be placed as near to VDD and HVEE as possible. The differential Voltage between VDD and VSS pins set the analog output range.

**Power-up sequence between VDD and HVEE is not critical.**

## 2. Analog Outputs

The analog outputs are single-ended and centered around the ground (VSS). The output signal range is typically 2Vrms (@VDD=5V & GAIN pin = "L"). The phase of the analog outputs can be inverted channel independently by INV1/INV2 bits. The internal switched capacitor filter (SCF) and continuous time filter (CTF) attenuate the noise generated by the delta-sigma modulator beyond the audio passband. If the noise generated by the delta-sigma modulator beyond the audio band would be the problem, the 1<sup>st</sup> order filter is required. (See Figure 15)

The output voltage is a positive full scale for 7FFFFFFH (@24bit) and a negative full scale for 800000H (@24bit). The ideal output is 0V(VSS) for 000000H (@24bit).



Figure 15. External 1<sup>st</sup> order LPF Circuit Example  
(fc = 154kHz, gain = -0.28dB @ 40kHz, gain = -1.04dB @ 80kHz)

## PACKAGE

16pin TSSOP (Unit: mm)



NOTE: Dimension "\*" does not include mold flash.

**■ Package & Lead frame material**

Package molding compound: Epoxy  
Lead frame material: Cu  
Lead frame surface treatment: Solder (Pb free) plate

**MARKING**

- 1) Pin #1 indication
- 2) Date Code : XXYY (5 digits)  
XX: Lot#  
YY: Date Code
- 3) Marketing Code : 4340ET
- 4) Asahi Kasei Logo

**IMPORTANT NOTICE**

- These products and their specifications are subject to change without notice. Before considering any use or application, consult the Asahi Kasei Microsystems Co., Ltd. (AKM) sales office or authorized distributor concerning their current status.
- AKM assumes no liability for infringement of any patent, intellectual property, or other right in the application or use of any information contained herein.
- Any export of these products, or devices or systems containing them, may require an export license or other official approval under the law and regulations of the country of export pertaining to customs and tariffs, currency exchange, or strategic materials.
- AKM products are neither intended nor authorized for use as critical components in any safety, life support, or other hazard related device or system, and AKM assumes no responsibility relating to any such use, except with the express written consent of the Representative Director of AKM. As used here:
  - (a) A hazard related device or system is one designed or intended for life support or maintenance of safety or for applications in medicine, aerospace, nuclear energy, or other fields, in which its failure to function or perform may reasonably be expected to result in loss of life or in significant injury or damage to person or property.
  - (b) A critical component is one whose failure to function or perform may reasonably be expected to result, whether directly or indirectly, in the loss of the safety or effectiveness of the device or system containing it, and which must therefore meet very high standards of performance and reliability.
- It is the responsibility of the buyer or distributor of an AKM product who distributes, disposes of, or otherwise places the product with a third party to notify that party in advance of the above content and conditions, and the buyer or distributor agrees to assume any and all responsibility and liability for and hold AKM harmless from any and all claims arising from the use of said product in the absence of such notification.