

# DATA SHEET



## **TDA8020HL** Dual smart card interface

Product specification

2001 Aug 15

Supersedes data of 2001 May 29

File under Integrated Circuits, IC02

**Dual smart card interface****TDA8020HL****FEATURES**

- Two independent 6 contacts smart card interfaces
- Supply voltage to the cards;  $V_{CC} = 5$  or  $3\text{ V} \pm 5\%$ ;  $I_{CC}$  up to  $65\text{ mA}$
- Integrated DC/DC converter (doubler, tripler or follower) for allowing power supply from  $2.5$  to  $6.5\text{ V}$
- Independant supply voltage for interface signals (from  $1.5$  to  $6.5\text{ V}$ )
- Control and status via the I<sup>2</sup>C-bus
- Four possible devices in parallel due to two I<sup>2</sup>C-bus address pins
- Electrical specifications according to ISO 7816 or EMV norms
- Automatic activation and deactivation sequences by means of integrated sequencers
- Automatic clock count and reset toggling during warm or cold reset
- Interrupt request output to the controller
- $6\text{ kV}$  ESD protection on cards contacts
- Automatic emergency deactivation in the event of supply drop-out, overload, overheating or card take-off
- Current limitation on pins CLK, RST, I/O and  $V_{CC}$
- Integrated voltage supervisor for power-on reset and drop-out detection
- Power-down mode with several wake-up events.

**APPLICATIONS**

- Set top boxes
- Banking terminals
- Internet terminals.

**GENERAL DESCRIPTION**

The TDA8020HL is a one-chip dual smart card interface. Controlled by the I<sup>2</sup>C-bus, it guarantees conformity to ISO 7816 or EMV norms with very few external components.

**ORDERING INFORMATION**

| TYPE NUMBER | PACKAGE |                                                                                         |          |
|-------------|---------|-----------------------------------------------------------------------------------------|----------|
|             | NAME    | DESCRIPTION                                                                             | VERSION  |
| TDA8020HL   | LQFP32  | plastic low profile quad flat package; 32 leads; body $7 \times 7 \times 1.4\text{ mm}$ | SOT358-1 |

## Dual smart card interface

TDA8020HL

## QUICK REFERENCE DATA

| SYMBOL             | PARAMETER                                               | CONDITIONS                                                                                                                                | MIN. | TYP. | MAX.     | UNIT    |
|--------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------|---------|
| $V_{DD}$           | supply voltage on pins $V_{DD}$ and $V_{DDA}$           |                                                                                                                                           | 2.5  | —    | 6.5      | V       |
| $V_{DDI}$          | supply voltage for interface signals                    |                                                                                                                                           | 1.5  | —    | $V_{DD}$ | V       |
| $I_{DD}$           | supply current ( $I_{DD}$ and $I_{DDA}$ )               | $V_{DD} = 3.3$ V; inactive mode                                                                                                           | —    | —    | 150      | $\mu$ A |
|                    |                                                         | $V_{DD} = 3.3$ V; Power-down mode; 2 cards activated; $V_{CC1} = V_{CC2} = 5$ V; $I_{CC1} = I_{CC2} = 100$ $\mu$ A; CLK1 and CLK2 stopped | —    | —    | 2        | mA      |
|                    |                                                         | $V_{DD} = 3.3$ V; active mode; $V_{CC1} = V_{CC2} = 5$ V; $I_{CC1} + I_{CC2} = 80$ mA; CLK1 = CLK2 = 5 MHz                                | —    | —    | 400      | mA      |
| $V_{CC1}, V_{CC2}$ | supply voltage for card 1 and 2<br>5 V card<br>3 V card | note 1                                                                                                                                    | 4.75 | —    | 5.25     | V       |
|                    |                                                         |                                                                                                                                           | 2.80 | —    | 3.20     | V       |
| $I_{CC1}, I_{CC2}$ | supply current for card 1 and 2                         |                                                                                                                                           | 0    | —    | 55       | mA      |
| $V_{th1}$          | threshold voltage for the supervisor on $V_{DD}$        |                                                                                                                                           | 2.1  | —    | 2.4      | V       |
| $V_{hys1}$         | hysteresis on $V_{th1}$                                 |                                                                                                                                           | 50   | —    | 100      | mV      |
| $T_{amb}$          | ambient temperature                                     |                                                                                                                                           | —25  | —    | +85      | °C      |

## Note

- Both cards are not allowed to operate at maximum current at the same time at minimum supply voltage.

## Dual smart card interface

TDA8020HL

## BLOCK DIAGRAM



Fig.1 Block diagram.

## Dual smart card interface

TDA8020HL

## PINNING

| SYMBOL           | PIN | DESCRIPTION                                                                                                                    |
|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------|
| PRES1            | 1   | card 1 presence contact input (active HIGH)                                                                                    |
| CGND1            | 2   | ground connection output to card 1 (C5 contact)                                                                                |
| CLK1             | 3   | clock output to card 1 (C3 contact)                                                                                            |
| V <sub>CC1</sub> | 4   | supply voltage output to card 1 (C1 contact); decouple to pin CGND1 with $2 \times 100$ nF capacitors with ESR < 100 mΩ        |
| RST1             | 5   | reset output to card 1 (C2 contact)                                                                                            |
| I/O2             | 6   | I/O contact to card 2 (C7 contact); internal 15 kΩ pull-up resistance to pin V <sub>CC2</sub>                                  |
| PRES2            | 7   | card 2 presence contact input (active HIGH)                                                                                    |
| CGND2            | 8   | ground connection output to card 2 (C5 contact)                                                                                |
| CLK2             | 9   | clock output to card 2 (C3 contact)                                                                                            |
| V <sub>CC2</sub> | 10  | supply voltage output to card 2 (C1 contact); decouple to pin CGND2 with $2 \times 100$ nF capacitors with ESR < 100 mΩ        |
| RST2             | 11  | reset output to card 2 (C2 contact)                                                                                            |
| GND              | 12  | ground connection                                                                                                              |
| V <sub>UP</sub>  | 13  | output of DC/DC converter; a 220 nF capacitor with ESR < 100 mΩ must be connected to pin AGND                                  |
| SAP              | 14  | capacitors connection for the DC/DC converter; a 220 nF capacitor with ESR < 100 mΩ must be connected between pins SAP and SAM |
| SBP              | 15  | capacitors connection for the DC/DC converter; a 220 nF capacitor with ESR < 100 mΩ must be connected between pins SBP and SBM |
| V <sub>DDA</sub> | 16  | analog supply voltage for the DC/DC converter                                                                                  |
| SBM              | 17  | capacitors connection for the DC/DC converter; a 220 nF capacitor with ESR < 100 mΩ must be connected between pins SBP and SBM |
| AGND             | 18  | analog ground connection for the DC/DC converter                                                                               |
| SAM              | 19  | capacitors connection for the DC/DC converter; a 220 nF capacitor with ESR < 100 mΩ must be connected between pins SAP and SAM |
| V <sub>DD</sub>  | 20  | power supply voltage                                                                                                           |
| SCL              | 21  | serial clock input of the I <sup>2</sup> C-bus (open drain)                                                                    |
| SDA              | 22  | serial data input/output of the I <sup>2</sup> C-bus (open drain)                                                              |
| SAD0             | 23  | I <sup>2</sup> C-bus address selection input 0                                                                                 |
| SAD1             | 24  | I <sup>2</sup> C-bus address selection input 1                                                                                 |
| IRQ              | 25  | interrupt request output to host (open drain; active LOW)                                                                      |
| CLKIN1           | 26  | external clock input for card 1                                                                                                |
| I/O1uC           | 27  | I/O connection to host for card 1; internal 22 kΩ pull-up resistor to V <sub>DDI</sub>                                         |
| I/O2uC           | 28  | I/O connection to host for card 2; internal 22 kΩ pull-up resistor to V <sub>DDI</sub>                                         |
| CLKIN2           | 29  | external clock input for card 2                                                                                                |
| C <sub>DEL</sub> | 30  | delay capacitor connection for the voltage supervisor (1 ms per 2 nF)                                                          |
| V <sub>DDI</sub> | 31  | interface signals reference supply voltage                                                                                     |
| I/O1             | 32  | I/O contact to card 1 (C7 contact); internal 15 kΩ pull-up resistor to V <sub>CC1</sub>                                        |

## Dual smart card interface

## TDA8020HL



Fig.2 Pin configuration.

## Dual smart card interface

TDA8020HL

## FUNCTIONAL DESCRIPTION

Throughout this specification, it is assumed that the reader is familiar with ISO 7816 norm terminology.

## Supply

The TDA8020HL operates with a supply voltage from 2.5 to 6.5 V. An integrated voltage supervisor ensures that no spike appears on cards contacts during power-on or off. The supervisor also initializes the device, and forces an automatic emergency deactivation of the contacts in the event of a supply drop-out.

As long as the supply voltage is below the threshold voltage  $V_{th1}$ , the capacitor  $C_{DEL}$  remains uncharged. When the supply voltage reaches  $V_{th1}$  and  $V_{hys1}$ , then  $C_{DEL}$  is charged with a small current source of approximately 2  $\mu$ A. When the voltage on  $C_{DEL}$  reaches  $V_{th2}$ , then the supervisor is no longer active. As long as the supervisor is active (pin  $\overline{IRQ}$  is LOW), bit SUPL in the status register is set. When pin  $\overline{IRQ}$  goes HIGH the supervisor becomes inactive (see Fig.3).

Separate supply pins are used for the DC/DC converter, allowing specific decoupling for counteracting the noise the switching transistors may induce on the supply.

A specific reference supply voltage,  $V_{DDI}$ , is used for the interface signals CLKIN1, CLKIN2, I/O1uC, I/O2uC, SAD0, SAD1, SCL, SDA and  $\overline{IRQ}$ , which can be lower than  $V_{DD}$  (minimum 1.5 V), thus allowing direct control with a low voltage supplied device.

Pins SCL, SDA and  $\overline{IRQ}$  are open-drain outputs, and may be externally pulled up to a voltage higher than  $V_{DD}$ .

I<sup>2</sup>C-bus

A 400 kHz I<sup>2</sup>C-bus slave interface is used for configuring the device and reading the status. The bus has 2 addresses, one for each card. 4 devices may be used in parallel due to the address selection pins SAD0 and SAD1 (see Table 1).

Table 1 Proposed addresses

| PIN SAD1 | PIN SAD0 | CARD 1 | CARD 2 |
|----------|----------|--------|--------|
| LOW      | LOW      | 40H    | 48H    |
| LOW      | HIGH     | 42H    | 4AH    |
| HIGH     | LOW      | 44H    | 4CH    |
| HIGH     | HIGH     | 46H    | 4EH    |



Fig.3 Supply supervisor.

## Dual smart card interface

TDA8020HL

## WRITING COMMANDS

START, ADDRESS, WRITE, CONTROL byte, STOP.

**Table 2** CONTROL bits (all bits cleared after power-on)

| NAME              | BIT | DESCRIPTION                                                                                                                                                                   |
|-------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| START/STOP        | 0   | when set, initiates an activation and a cold reset procedure; when reset, initiates a deactivation sequence                                                                   |
| WARM              | 1   | when set, initiates a warm reset procedure; automatically reset by hardware when the card starts answering or when the card is declared mute                                  |
| 3 and $\bar{5} V$ | 2   | when set, $V_{CC} = 3 V$ ; when reset, $V_{CC} = 5 V$                                                                                                                         |
| PDOWN             | 3   | when set, the configuration defined by bit CLKPD is applied on pin CLK, and the circuit enters the Power-down mode; when reset, the circuit goes back to normal (active) mode |
| CLKPD             | 4   | when set, CLK is stopped HIGH during Power-down mode; when reset, CLK is stopped LOW in Power-down mode                                                                       |
| CLKSEL1           | 5   | bits 5 and 6 determine the clock to the card in normal mode according to Table 3                                                                                              |
| CLKSEL2           | 6   |                                                                                                                                                                               |
| I/OEN             | 7   | when set, I/O is transferred on I/OuC; when reset, I/O to I/OuC is high-impedance                                                                                             |

When deactivating the card, by resetting the START bit, only bit 0 must be changed.

The clock to the cards in active mode is selected with bits CLKSEL1 and CLKSEL2; see Table 3.

**Table 3** Selecting the card clock.

| BIT CLKSEL2 | BIT CLKSEL1 | CLOCK OUTPUT |
|-------------|-------------|--------------|
| 0           | 0           | CLKIN/8      |
| 0           | 1           | CLKIN/4      |
| 1           | 0           | CLKIN/2      |
| 1           | 1           | CLKIN        |

All frequency changes are synchronous, thus ensuring that no pulse is shorter than 45% of the smallest period. For cards power reduction modes, CLKIN may be stopped after switching to STOP LOW or STOP HIGH. CLKIN should be restarted before leaving this mode.

A correct duty factor can not be guaranteed in the CLKIN configuration, as it depends on the duty factor of the CLKIN signal.

## Dual smart card interface

TDA8020HL

## READING STATUS

START, ADDRESS, READ, STATUS byte, STOP.

**Table 4** STATUS bits (all bits cleared after power-on, except SUPL and PRES)

| NAME   | BIT | DESCRIPTION                                                                                               |
|--------|-----|-----------------------------------------------------------------------------------------------------------|
| PRES   | 0   | set when the card is present; reset when the card is not present                                          |
| PRESL  | 1   | set when the card has been inserted or extracted; reset when the status has been read                     |
| I/O    | 2   | set when I/O is HIGH and reset if I/O is LOW                                                              |
| SUPL   | 3   | set when the supervisor has signalled a fault; reset when the status has been read                        |
| PROT   | 4   | set when an overload or an overheating has occurred during a session; reset when the status has been read |
| MUTE   | 5   | set during ATR when the selected card has not answered during the ISO 7816 time slots                     |
| EARLY  | 6   | set during ATR when the selected card has answered too early                                              |
| ACTIVE | 7   | set if the card is active; reset if the card is inactive                                                  |

When one of the bits PRESL, MUTE, EARLY and PROT is set, then pin  $\overline{IRQ}$  goes LOW until the status byte has been read. After power-on, bit SUPL is set until the status byte has been read, and pin  $\overline{IRQ}$  is LOW until the supervisor becomes inactive.

**DC/DC converter**

$V_{CC1}$  is the supply voltage for card 1 contacts,  $V_{CC2}$  for card 2 contacts. Card 1 and card 2 may be independently powered-down, powered at 5 V or powered at 3 V. A capacitor type step-up converter is used for generating these voltages. This step-up converter acts either as a doubler, tripler or follower.

If  $V_{CC}$  is the maximum value of  $V_{CC1}$  and  $V_{CC2}$ , then there are 4 possible situations:

- $V_{DD} = 3$  V and  $V_{CC} = 3$  V: in this case, the DC/DC converter acts as a doubler with a regulation of approximately 4.0 V
- $V_{DD} = 3$  V and  $V_{CC} = 5$  V: in this case, the DC/DC converter acts as a tripler with a regulation of approximately 5.5 V
- $V_{DD} = 5$  V and  $V_{CC} = 3$  V: in this case, the DC/DC converter acts as a follower:  $V_{DD}$  is applied on  $V_{UP}$
- $V_{DD} = 5$  V and  $V_{CC} = 5$  V: in this case, the DC/DC converter acts as a doubler with a regulation of approximately 5.5 V.

The switch between the modes is automatically executed when  $V_{DD}$  is approximately 3.4 V.

Each card may independently draw a current up to 65 mA, also during activation, with a supply voltage from 2.5 V up to 6.5 V provided the sum of  $I_{CC1}$  and  $I_{CC2}$  does not exceed 80 mA.

If  $V_{DD} > 3$  V, for 5 V cards, then both cards can draw up to 55 mA at the same time.

If  $V_{DD} > 3.3$  V, for 3 V cards, then both cards can draw up to 50 mA at the same time.

The DC/DC converter is powered with specific pins ( $V_{DDA}$  and AGND) to enable separate decoupling.

The output voltage,  $V_{UP}$ , is internally fed to the  $V_{CC}$  generators.  $V_{CC1}$ ,  $V_{CC2}$  and CGND1, CGND2 are used as a reference for all other cards contacts.

**Sequencers and clock counter**

Two sequencers are used to ensure activation and deactivation sequences according to ISO 7816 and EMV norms, even in the event of an emergency (card removal during transaction, supply drop-out and hardware problem).

The sequencers are clocked by the internal oscillator.

The activation of a card is initiated by setting the card select bit and the start bit within the control register. This is only possible if the card is present and if the voltage supervisor is not active.

During activation the DC/DC converter is initiated (except if another card is already powered up or if  $V_{DD} = 5$  V and  $V_{CC} = 3$  V).  $V_{CC}$  then goes high to the selected voltage (3 or 5 V), the I/O lines are then enabled and the clock is started with RST LOW.

## Dual smart card interface

## TDA8020HL

If a start bit is detected on the I/O during the first 200 CLK pulses, then it is omitted. If a start bit is detected between 200 and 352 CLK pulses, then bit EARLY is set in the status register. If the card starts answering before 41950 CLK pulses, then RST remains LOW level. If not, after 41950 CLK pulses, RST is toggled HIGH. If, again, a start bit is detected within 352 CLK pulses, bit EARLY is set in the status register. If the card does not answer before 41950 new CLK pulses, then bit MUTE is set in the status register. If the card answers within the correct window, then the CLK count is stopped and the system controller may send commands to the card.

Deactivation is initiated either by the system controller (reset bit START), or automatically in the event of a hardware problem or supply drop-out. With a supply drop-out both cards are deactivated at the same time.

During deactivation, RST goes LOW, the clock is stopped and the I/O lines go LOW.  $V_{CC}$  then goes low with a controlled slope and the DC/DC converter is stopped if no card is active.

Outside a session, cards contacts are forced low impedance to CGND.

## Activation sequence

When the cards are inactive,  $V_{CC}$ , CLK, RST and I/O are LOW, with low impedance with respect to CGND. The DC/DC converter is stopped.

When everything is satisfactory (voltage supply, card present and no hardware problems), the system controller may initiate an activation sequence of a present card (see Fig.4):

- The DC/DC converter is started (t1). If one card was already active, then the DC/DC converter was already on, and nothing more occurs at this step
- $V_{CC}$  starts rising from 0 to 5 or 3 V with a controlled rise time of 0.14 V/ $\mu$ s typical (t2)
- I/O rises to  $V_{CC}$  (t3); internal 10 k $\Omega$  pull-up resistors to  $V_{CC}$
- CLK is sent to the card and RST is enabled (t4 =  $t_{act}$ ).

If the card does not answer within the first 41950 CLK cycles, then RST is raised HIGH (t5).

The sequencer is clocked by  $f_{int}/64$  which leads to a time interval T of 25  $\mu$ s typical. Thus  $t_1 = 0$  to  $T/64$ ;  $t_2 = t_1 + 3T/2$ ;  $t_3 = t_1 + 7T/2$  and  $t_4 = t_1 + 4T$ .



Fig.4 Activation sequence.

## Dual smart card interface

TDA8020HL

**Deactivation sequence**

When the session is completed, the microcontroller resets bit START/STOP to logic 0 (t10). The circuit then executes an automatic deactivation sequence (see Fig.5):

- Card reset (RST falls LOW) (t11)
- CLK is stopped (t12)
- I/O falls to 0 V (t13)
- V<sub>CC</sub> falls to 0 V with typical 0.14 V/μs slew rate (t14)
- The DC/DC converter is stopped (if both cards are inactive) and CLK, RST, V<sub>CC</sub> and I/O become low impedance to CGND (t15).

$$t_{11} = t_{10} + T/64; t_{12} = t_{11} + T/2; t_{13} = t_{11} + T; \\ t_{14} = t_{11} + 3T/2; t_{15} = t_{11} + 7T/2.$$

The deactivation time  $t_{de}$  is the time that V<sub>CC</sub> needs to drop below 0.4 V from START/STOP to logic 0 (t10).



Fig.5 Deactivation sequence.

## Dual smart card interface

TDA8020HL

**Protections**

The current on pin CLK is limited to  $\pm 70$  mA.

The current on pin RST is limited to  $\pm 20$  mA; if the current reaches this value with RST LOW, then an emergency deactivation sequence is performed,  $\overline{IRQ}$  is pulled LOW and bit PROT is set in the status register.

The current on pins I/O is limited to +15 and -15 mA.

The current on  $V_{CC}$  is limited to 90 mA; if  $I_{CC}$  reaches this value, then an emergency deactivation sequence is performed,  $\overline{IRQ}$  is pulled LOW and bit PROT is set in the status register.

In the event of overcurrent on  $V_{CC}$ , card take-off during a session, overheating, or overcurrent on RST, then the TDA8020HL performs an automatic emergency deactivation sequence on the corresponding card, resets bit START/STOP and pulls pin  $\overline{IRQ}$  LOW.

In the event of overheating or supply drop-out, the TDA8020HL performs an automatic emergency deactivation sequence on both cards, resets both bits START/STOP and pulls pin  $\overline{IRQ}$  LOW.

**LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL    | PARAMETER                                                                                                                                                       | CONDITIONS                  | MIN.         | MAX.                   | UNIT |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------|------------------------|------|
| $V_{DD}$  | supply voltage on pins $V_{DD}$ and $V_{DDA}$                                                                                                                   |                             | -0.5         | +6.5                   | V    |
| $V_{DDI}$ | supply voltage for interface signals                                                                                                                            |                             | -0.5         | +6.5                   | V    |
| $V_n$     | input voltage<br>on pins SAP, SAM, SBP, SBM and $V_{UP}$<br>on all other pins                                                                                   |                             | -0.5<br>-0.5 | +7.5<br>$V_{DD} + 0.5$ | V    |
| $I_n$     | DC current<br>from or to pins SAP, SAM, SBP, SBM<br>and $V_{UP}$<br>from or to all other pins                                                                   |                             | -200<br>-5   | +200<br>+5             | mA   |
| $P_{tot}$ | total power dissipation                                                                                                                                         | $T_{amb} = -20$ to $+85$ °C | -            | 460                    | mW   |
| $T_{stg}$ | storage temperature                                                                                                                                             |                             | -55          | +150                   | °C   |
| $T_j$     | junction temperature                                                                                                                                            |                             | -            | 125                    | °C   |
| $V_{es}$  | electrostatic discharge voltage<br>on pins I/O1, $V_{CC1}$ , RST1, CLK1,<br>CGND1, PRES1, I/O2, $V_{CC2}$ , RST2,<br>CLK2, CGND2 and PRES2<br>on all other pins |                             | -6<br>-2     | +6<br>+2               | kV   |

## Dual smart card interface

TDA8020HL

## THERMAL CHARACTERISTICS

| SYMBOL        | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|---------------|---------------------------------------------|-------------|-------|------|
| $R_{th(j-a)}$ | thermal resistance from junction to ambient | in free air | 80    | K/W  |

## CHARACTERISTICS

$V_{DD} = 3.3$  V;  $V_{DDI} = 1.5$  V;  $f_{CLKIN1} = f_{CLKIN2} = 10$  MHz; GND = 0 V;  $T_{amb} = 25$  °C; unless otherwise specified.

| SYMBOL                 | PARAMETER                                                     | CONDITIONS                                                                                                         | MIN. | TYP. | MAX.           | UNIT |
|------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------|------|----------------|------|
| <b>Temperature</b>     |                                                               |                                                                                                                    |      |      |                |      |
| $T_{amb}$              | ambient temperature                                           |                                                                                                                    | -25  | -    | +85            | °C   |
| <b>Supply</b>          |                                                               |                                                                                                                    |      |      |                |      |
| $V_{DD}$               | supply voltage on pins $V_{DD}$ and $V_{DDA}$                 |                                                                                                                    | 2.5  | -    | 6.5            | V    |
| $I_{DD}$               | supply current ( $I_{DD}$ and $I_{DDA}$ )                     | inactive mode                                                                                                      | -    | -    | 150            | µA   |
|                        |                                                               | Power-down mode; 2 cards activated; $V_{CC1} = V_{CC2} = 5$ V; $I_{CC1} = I_{CC2} = 100$ µA; CLK1 and CLK2 stopped | -    | -    | 2.5            | mA   |
|                        |                                                               | active mode; $V_{CC1} = V_{CC2} = 5$ V; $I_{CC1} + I_{CC2} = 80$ mA; CLK1 = CLK2 = 5 MHz                           | -    | -    | 400            | mA   |
|                        |                                                               | active mode; $V_{CC1} = V_{CC2} = 3$ V; $I_{CC1} = I_{CC2} = 10$ mA; CLK1 = CLK2 = 5 MHz                           | -    | -    | 80             | mA   |
| $V_{DDI}$              | supply voltage for interface signals                          |                                                                                                                    | 1.5  | -    | $V_{DD}$       | V    |
| $I_{DDI}$              | supply current for interface signals                          |                                                                                                                    | -    | -    | 120            | µA   |
| $V_{th1}$              | threshold voltage on $V_{DD}$                                 | falling                                                                                                            | 2.1  | -    | 2.4            | V    |
| $V_{hys1}$             | hysteresis on $V_{th1}$                                       |                                                                                                                    | 50   | -    | 100            | mV   |
| $V_{th2}$              | threshold voltage on pin $C_{DEL}$                            |                                                                                                                    | -    | 1.38 | -              | V    |
| $V_{CDEL}$             | voltage on pin $C_{DEL}$                                      |                                                                                                                    | -    | -    | $V_{DD} + 0.3$ | V    |
| $I_{CDEL}$             | output current at pin $C_{DEL}$                               | pin grounded (charge)                                                                                              | -    | -2   | -              | µA   |
|                        |                                                               | $V_{CDEL} = V_{DD}$ (discharge)                                                                                    | -    | 5    | -              | mA   |
| $t_W$                  | width of the internal ALARM pulse                             | $C_{DEL} = 22$ nF                                                                                                  | -    | 10   | -              | ms   |
| <b>DC/DC converter</b> |                                                               |                                                                                                                    |      |      |                |      |
| $f_{int}$              | internal oscillator frequency                                 |                                                                                                                    | 2    | 2.5  | 3              | MHz  |
| $V_{UP}$               | voltage on pin $V_{UP}$                                       | at least one 5 V card                                                                                              | -    | 5.5  | -              | V    |
|                        |                                                               | both cards 3 V                                                                                                     | -    | 4    | -              | V    |
| $V_{dt}$               | detection voltage for doubler, tripler and follower selection |                                                                                                                    | -    | 3.4  | -              | V    |

## Dual smart card interface

TDA8020HL

| SYMBOL                                                                                   | PARAMETER                                   | CONDITIONS                                                                                                           | MIN.           | TYP. | MAX.     | UNIT       |
|------------------------------------------------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------|------|----------|------------|
| <b>Card supply voltages (pins <math>V_{CC1}</math> and <math>V_{CC2}</math>); note 1</b> |                                             |                                                                                                                      |                |      |          |            |
| $V_o$ (inactive)                                                                         | output voltage in inactive mode             | no load                                                                                                              | 0              | –    | 0.1      | V          |
|                                                                                          |                                             | $I_{inactive} = 1$ mA                                                                                                | 0              | –    | 0.3      | V          |
| $I_{inactive}$                                                                           | current from $V_{CC}$ when inactive         | pin grounded                                                                                                         | –              | –    | –1       | mA         |
| $V_{CC(ripple)}$                                                                         | output voltage including ripple             | active mode; $I_{CC} < 65$ mA;<br>5 V card; $I_{CC1} + I_{CC2} < 80$ mA;<br>$2.5 \text{ V} < V_{DD} < 6.5 \text{ V}$ | 4.75           | 5    | 5.25     | V          |
|                                                                                          |                                             | active mode; $I_{CC} < 65$ mA;<br>3 V card; $I_{CC1} + I_{CC2} < 80$ mA;<br>$2.5 \text{ V} < V_{DD} < 6.5 \text{ V}$ | 2.8            | 3    | 3.2      | V          |
|                                                                                          |                                             | active mode; current pulses of 40 nAs with $I < 200$ mA and $t < 400$ ns; $f < 20$ MHz; 5 V card                     | 4.6            | –    | 5.4      | V          |
|                                                                                          |                                             | active mode; current pulses of 24 nAs with $I < 200$ mA and $t < 400$ ns; $f < 20$ MHz; 3 V card                     | 2.76           | –    | 3.24     | V          |
| $V_{CC(load)}$                                                                           | output voltage when both slots fully loaded | active mode; $V_{DD} > 3$ V;<br>$I_{CC1} < 55$ mA; $I_{CC2} < 55$ mA;<br>5 V cards                                   | 4.6            | –    | 5.4      | V          |
|                                                                                          |                                             | active mode; $V_{DD} > 3.3$ V;<br>$I_{CC} < 50$ mA; $I_{CC2} < 50$ mA;<br>3 V cards                                  | 2.76           | –    | 3.24     | V          |
| $I_{CC}$                                                                                 | output current                              | from 0 to 5 V (5 V card); the other card at full load; $V_{DD} > 3$ V                                                | –              | –    | –55      | mA         |
|                                                                                          |                                             | from 0 to 3 V (3 V card); the other card at full load; $V_{DD} > 3.3$ V                                              | –              | –    | –50      | mA         |
|                                                                                          |                                             | $V_{CC}$ shorted to GND                                                                                              | –              | –    | –100     | mA         |
| $V_{ripple(p-p)}$                                                                        | ripple voltage (peak-to-peak value)         | from 20 kHz to 200 MHz                                                                                               | –              | –    | 350      | mV         |
| SR                                                                                       | slew rate                                   | up or down (maximum capacitance is 300 nF)                                                                           | 0.08           | 0.14 | 0.20     | V/ $\mu$ s |
| <b>Reset output to the cards (pins RST1 and RST2)</b>                                    |                                             |                                                                                                                      |                |      |          |            |
| $V_o$ (inactive)                                                                         | output voltage in inactive mode             | no load                                                                                                              | 0              | –    | 0.1      | V          |
|                                                                                          |                                             | $I_{inactive} = 1$ mA                                                                                                | 0              | –    | 0.3      | V          |
| $I_{inactive}$                                                                           | current from pin RST when inactive          | pin grounded                                                                                                         | 0              | –    | –1       | mA         |
| $V_{OL}$                                                                                 | LOW-level output voltage                    | $I_{OL} = 200$ $\mu$ A                                                                                               | 0              | –    | 0.3      | V          |
| $V_{OH}$                                                                                 | HIGH-level output voltage                   | $I_{OH} < -200$ $\mu$ A                                                                                              | $V_{CC} - 0.5$ | –    | $V_{CC}$ | V          |
| $t_r$                                                                                    | rise time                                   | $C_L = 30$ pF                                                                                                        | –              | –    | 0.1      | $\mu$ s    |
| $t_f$                                                                                    | fall time                                   | $C_L = 30$ pF                                                                                                        | –              | –    | 0.1      | $\mu$ s    |

## Dual smart card interface

TDA8020HL

| SYMBOL                                                | PARAMETER                                                                                       | CONDITIONS                                                                       | MIN.           | TYP. | MAX.           | UNIT             |
|-------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------|------|----------------|------------------|
| <b>Clock output to the cards (pins CLK1 and CLK2)</b> |                                                                                                 |                                                                                  |                |      |                |                  |
| $V_{o(\text{inactive})}$                              | output voltage in inactive mode                                                                 | no load                                                                          | 0              | —    | 0.1            | V                |
|                                                       |                                                                                                 | $I_{\text{inactive}} = 1 \text{ mA}$                                             | 0              | —    | 0.3            | V                |
| $I_{\text{inactive}}$                                 | current from pin CLK when inactive                                                              | pin grounded                                                                     | 0              | —    | -1             | mA               |
| $V_{OL}$                                              | LOW-level output voltage                                                                        | $I_{OL} = 200 \mu\text{A}$                                                       | 0              | —    | 0.3            | V                |
| $V_{OH}$                                              | HIGH-level output voltage                                                                       | $I_{OH} < -200 \mu\text{A}$                                                      | $V_{CC} - 0.5$ | —    | $V_{CC}$       | V                |
| $t_r$                                                 | rise time                                                                                       | $C_L = 30 \text{ pF}$                                                            | —              | —    | 8              | ns               |
| $t_f$                                                 | fall time                                                                                       | $C_L = 30 \text{ pF}$                                                            | —              | —    | 8              | ns               |
| $f_{\text{clk}}$                                      | clock frequency                                                                                 | 1 MHz Idle configuration                                                         | 1              | —    | 1.5            | MHz              |
|                                                       |                                                                                                 | operational                                                                      | 0              | —    | 10             | MHz              |
| $\delta$                                              | duty factor                                                                                     | $C_L = 30 \text{ pF}$                                                            | 45             | —    | 55             | %                |
| SR                                                    | slew rate (rise and fall)                                                                       | $C_L = 30 \text{ pF}$                                                            | 0.2            | —    | —              | V/ns             |
| <b>Data lines (pins I/O1 and I/O2); note 2</b>        |                                                                                                 |                                                                                  |                |      |                |                  |
| $V_{o(\text{inactive})}$                              | output voltage in inactive mode                                                                 | no load                                                                          | 0              | —    | 0.1            | V                |
|                                                       |                                                                                                 | $I_{\text{inactive}} = 1 \text{ mA}$                                             | —              | —    | 0.3            | V                |
| $I_{\text{inactive}}$                                 | current from pin I/O when inactive                                                              | pin grounded                                                                     | —              | —    | -1             | mA               |
| $V_{OL}$                                              | LOW-level output voltage                                                                        | $I_{OL} = 1 \text{ mA}$                                                          | 0              | —    | 0.3            | V                |
| $V_{OH}$                                              | HIGH-level output voltage                                                                       | no DC load                                                                       | $0.9V_{CC}$    | —    | $V_{CC} + 0.1$ | V                |
|                                                       |                                                                                                 | $I_{OH} < -20 \mu\text{A}$                                                       | $0.8V_{CC}$    | —    | $V_{CC} + 0.1$ | V                |
|                                                       |                                                                                                 | $I_{OH} < -40 \mu\text{A}$                                                       | $0.75V_{CC}$   | —    | $V_{CC} + 0.1$ | V                |
| $I_{\text{edge}}$                                     | current from pins I/O1 and I/O2 when active pull-up                                             | $V_{OH} = 0.9V_{CC}; C_L = 80 \text{ pF}$                                        | -1             | —    | —              | mA               |
| $t_{d(\text{edge})}$                                  | delay between falling edge on pins I/O1, I/O2, I/O1uC, I/O2uC and width of active pull-up pulse |                                                                                  | —              | 500  | 650            | ns               |
| $V_{IL}$                                              | LOW-level input voltage                                                                         |                                                                                  | -0.3           | —    | +0.8           | V                |
| $V_{IH}$                                              | HIGH-level input voltage                                                                        |                                                                                  | 1.5            | —    | $V_{CC}$       | V                |
| $I_{IL}$                                              | LOW-level input current on pin I/O                                                              | $V_{IL} = 0$                                                                     | —              | —    | 600            | $\mu\text{A}$    |
| $I_{LIH}$                                             | HIGH-level input leakage current on pin I/O                                                     | $V_{IH} = V_{CC}$                                                                | —              | —    | 10             | $\mu\text{A}$    |
| $t_{i(r)}, t_{i(f)}$                                  | input transition times                                                                          | from $V_{IL(\text{max})}$ to $V_{IH(\text{min})}$                                | —              | —    | 1.5            | $\mu\text{s}$    |
| $t_{o(r)}, t_{o(f)}$                                  | output transition times                                                                         | $C_L < 80 \text{ pF}$ ; no DC load; 10% to 90% from 0 to $V_{CC1}$ and $V_{CC2}$ | —              | —    | 0.1            | $\mu\text{s}$    |
| $C_i$                                                 | input capacitance on pins I/O1 and I/O2                                                         |                                                                                  | —              | —    | 10             | pF               |
| $R_{pu(\text{int})}$                                  | internal pull-up resistance between pin I/O and $V_{CC}$                                        |                                                                                  | 12             | 15   | 18             | $\text{k}\Omega$ |

## Dual smart card interface

## TDA8020HL

| SYMBOL                                             | PARAMETER                                                  | CONDITIONS                                                                       | MIN.          | TYP. | MAX.            | UNIT               |
|----------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------|---------------|------|-----------------|--------------------|
| $f_{max}$                                          | maximum frequency on pins I/O1 and I/O2                    |                                                                                  | —             | —    | 500             | kHz                |
| <b>Data lines (pins I/O1uC and I/O2uC); note 3</b> |                                                            |                                                                                  |               |      |                 |                    |
| $V_{OL}$                                           | LOW-level output voltage                                   | $I_{OL} = 1 \text{ mA}$                                                          | 0             | —    | 0.4             | V                  |
| $V_{OH}$                                           | HIGH-level output voltage                                  | no DC load                                                                       | $0.9V_{DDI}$  | —    | $V_{DDI} + 0.2$ | V                  |
|                                                    |                                                            | $I_{OH} < -10 \mu\text{A}$                                                       | $0.75V_{DDI}$ | —    | $V_{DDI} + 0.2$ | V                  |
| $V_{IL}$                                           | LOW-level input voltage                                    |                                                                                  | —0.3          | —    | $0.25V_{DDI}$   | V                  |
| $V_{IH}$                                           | HIGH-level input voltage                                   |                                                                                  | $0.7V_{DDI}$  | —    | $V_{DDI} + 0.3$ | V                  |
| $I_{IL}$                                           | LOW-level input current                                    | $V_{IL} = 0$                                                                     | —             | —    | 600             | $\mu\text{A}$      |
| $I_{LIH}$                                          | HIGH-level input leakage current                           | $V_{IH} = V_{DDI}$                                                               | —             | —    | 10              | $\mu\text{A}$      |
| $t_{i(r)}, t_{i(f)}$                               | input transition times                                     | from $V_{IL(max)}$ to $V_{IH(min)}$                                              | —             | —    | 1               | $\mu\text{s}$      |
| $t_{o(r)}, t_{o(f)}$                               | output transition times                                    | $C_L < 30 \text{ pF}; 10\% \text{ to } 90\% \text{ from } 0 \text{ to } V_{DDI}$ | —             | —    | 0.1             | $\mu\text{s}$      |
| $R_{pu(int)}$                                      | internal pull-up resistance                                | between I/O1uC, I/O2uC and $V_{DDI}$                                             | 15            | 22   | 30              | $\text{k}\Omega$   |
| <b>Timing</b>                                      |                                                            |                                                                                  |               |      |                 |                    |
| $t_{act}$                                          | activation sequence duration                               |                                                                                  | —             | —    | 135             | $\mu\text{s}$      |
| $t_{de}$                                           | deactivation sequence duration                             |                                                                                  | —             | —    | 110             | $\mu\text{s}$      |
| <b>Protections and limitations</b>                 |                                                            |                                                                                  |               |      |                 |                    |
| $I_{CC(sd)}$                                       | shutdown and limitation current at $V_{CC1}$ and $V_{CC2}$ |                                                                                  | —             | —90  | —               | mA                 |
| $I_{I/O(lim)}$                                     | limitation current on pins I/O1 and I/O2                   |                                                                                  | —15           | —    | +15             | mA                 |
| $I_{CLK(lim)}$                                     | limitation current on pins CLK1 and CLK2                   |                                                                                  | —70           | —    | +70             | mA                 |
| $I_{RST(sd)}$                                      | shutdown and limitation current on pins RST1 and RST2      |                                                                                  | —20           | —    | +20             | mA                 |
| $T_{j(sd)}$                                        | shutdown die temperature                                   |                                                                                  | —             | 150  | —               | $^{\circ}\text{C}$ |
| <b>Card presence inputs (pins PRES1 and PRES2)</b> |                                                            |                                                                                  |               |      |                 |                    |
| $V_{IL}$                                           | LOW-level input voltage                                    |                                                                                  | —             | —    | $0.3V_{DD}$     | V                  |
| $V_{IH}$                                           | HIGH-level input voltage                                   |                                                                                  | $0.7V_{DD}$   | —    | —               | V                  |
| $I_{LIL}$                                          | LOW-level input leakage current                            | $V_I = 0$                                                                        | —             | —    | $\pm 20$        | $\mu\text{A}$      |
| $I_{LIH}$                                          | HIGH-level input leakage current                           | $V_I = V_{DD}$                                                                   | —             | —    | $\pm 20$        | $\mu\text{A}$      |

## Dual smart card interface

TDA8020HL

| SYMBOL                                                         | PARAMETER                                       | CONDITIONS                        | MIN.         | TYP. | MAX.            | UNIT    |
|----------------------------------------------------------------|-------------------------------------------------|-----------------------------------|--------------|------|-----------------|---------|
| <b>Clock inputs (pins CLKIN1 and CLKIN2)</b>                   |                                                 |                                   |              |      |                 |         |
| $f_{ext}$                                                      | external frequency applied on CLKIN1 and CLKIN2 |                                   | 0            | —    | 25              | MHz     |
| $V_{IL}$                                                       | LOW-level input voltage                         |                                   | 0            | —    | $0.25V_{DDI}$   | V       |
| $V_{IH}$                                                       | HIGH-level input voltage                        |                                   | $0.7V_{DDI}$ | —    | $V_{DDI} + 0.3$ | V       |
| $t_{i(r)}, t_{i(f)}$                                           | input transition times                          |                                   | —            | —    | 100             | ns      |
| <b>Logic inputs (pins SAD0 and SAD1)</b>                       |                                                 |                                   |              |      |                 |         |
| $V_{IL}$                                                       | LOW-level input voltage                         |                                   | -0.3         | —    | $0.25V_{DDI}$   | V       |
| $V_{IH}$                                                       | HIGH-level input voltage                        |                                   | $0.7V_{DDI}$ | —    | $V_{DDI} + 0.3$ | V       |
| $I_{LIL}$                                                      | LOW-level input leakage current                 |                                   | —            | —    | $\pm 20$        | $\mu A$ |
| $I_{LH}$                                                       | HIGH-level input leakage current                |                                   | —            | —    | $\pm 20$        | $\mu A$ |
| $C_i$                                                          | input capacitance                               |                                   | —            | —    | 10              | pF      |
| <b>Interrupt line (pin IRQ; open-drain; active LOW output)</b> |                                                 |                                   |              |      |                 |         |
| $V_{OL}$                                                       | LOW-level output voltage                        | $I_o = 2 \text{ mA}$              | —            | —    | 0.3             | V       |
| $I_{LH}$                                                       | HIGH-level leakage current                      |                                   | —            | —    | 10              | $\mu A$ |
| <b>Serial data input/output (pin SDA; open-drain)</b>          |                                                 |                                   |              |      |                 |         |
| $V_{IL}$                                                       | LOW-level input voltage                         |                                   | -0.3         | —    | $0.25V_{DDI}$   | V       |
| $V_{IH}$                                                       | HIGH-level input voltage                        |                                   | $0.7V_{DDI}$ | —    | $V_{DDI} + 0.3$ | V       |
| $I_{LH}$                                                       | HIGH-level leakage current                      |                                   | —            | —    | 1               | $\mu A$ |
| $I_{IL}$                                                       | LOW-level input current                         | depends on the pull-up resistance | —            | —    | —               |         |
| $V_{OL}$                                                       | LOW-level output voltage                        | $I_{OL} = 3 \text{ mA}$           | —            | —    | 0.3             | V       |
| <b>Serial clock input (pin SCL; open-drain)</b>                |                                                 |                                   |              |      |                 |         |
| $V_{IL}$                                                       | LOW-level input voltage                         |                                   | -0.3         | —    | $0.25V_{DDI}$   | V       |
| $V_{IH}$                                                       | HIGH-level input voltage                        |                                   | $0.7V_{DDI}$ | —    | $V_{DDI} + 0.3$ | V       |
| $I_{LH}$                                                       | HIGH-level leakage current                      |                                   | —            | —    | 1               | $\mu A$ |
| $I_{IL}$                                                       | LOW-level input current                         | depends on the pull-up resistance | —            | —    | —               |         |

**Notes**

1. Two ceramic multilayer capacitors of minimum 100 nF with low ESR should be used in order to meet these specifications.
2. Pin I/O1 has an internal 15 k $\Omega$  pull-up resistor to  $V_{CC1}$  and pin I/O2 has an internal 15 k $\Omega$  pull-up resistor to  $V_{CC2}$ .
3. Pins I/O1uC and I/O2uC have an internal 22 k $\Omega$  pull-up resistor to  $V_{DDI}$ .



## Dual smart card interface

TDA8020HL

## PACKAGE OUTLINE

LQFP32: plastic low profile quad flat package; 32 leads; body 7 x 7 x 1.4 mm

SOT358-1



## DIMENSIONS (mm are the original dimensions)

| UNIT | A max.       | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | b <sub>P</sub> | c            | D <sup>(1)</sup> | E <sup>(1)</sup> | e   | H <sub>D</sub> | H <sub>E</sub> | L   | L <sub>P</sub> | v   | w    | y   | z <sub>D</sub> <sup>(1)</sup> | z <sub>E</sub> <sup>(1)</sup> | θ        |
|------|--------------|----------------|----------------|----------------|----------------|--------------|------------------|------------------|-----|----------------|----------------|-----|----------------|-----|------|-----|-------------------------------|-------------------------------|----------|
| mm   | 1.60<br>0.05 | 0.20<br>1.35   | 1.45<br>0.25   | 0.25           | 0.4<br>0.3     | 0.18<br>0.12 | 7.1<br>6.9       | 7.1<br>6.9       | 0.8 | 9.15<br>8.85   | 9.15<br>8.85   | 1.0 | 0.75<br>0.45   | 0.2 | 0.25 | 0.1 | 0.9<br>0.5                    | 0.9<br>0.5                    | 7°<br>0° |

## Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE VERSION | REFERENCES |        |      |  | EUROPEAN PROJECTION | ISSUE DATE           |
|-----------------|------------|--------|------|--|---------------------|----------------------|
|                 | IEC        | JEDEC  | EIAJ |  |                     |                      |
| SOT358-1        | 136E03     | MS-026 |      |  |                     | 99-12-27<br>00-01-19 |

## Dual smart card interface

TDA8020HL

### SOLDERING

#### Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

#### Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C for small/thin packages.

#### Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is **preferred** to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis **must** be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

- For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

## Dual smart card interface

TDA8020HL

**Suitability of surface mount IC packages for wave and reflow soldering methods**

| PACKAGE                                             | SOLDERING METHOD                  |                       |
|-----------------------------------------------------|-----------------------------------|-----------------------|
|                                                     | WAVE                              | REFLOW <sup>(1)</sup> |
| BGA, HBGA, LFBGA, SQFP, TFBGA                       | not suitable                      | suitable              |
| HBCC, HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, HVQFN, SMS | not suitable <sup>(2)</sup>       | suitable              |
| PLCC <sup>(3)</sup> , SO, SOJ                       | suitable                          | suitable              |
| LQFP, QFP, TQFP                                     | not recommended <sup>(3)(4)</sup> | suitable              |
| SSOP, TSSOP, VSO                                    | not recommended <sup>(5)</sup>    | suitable              |

**Notes**

1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

**DATA SHEET STATUS**

| DATA SHEET STATUS <sup>(1)</sup> | PRODUCT STATUS <sup>(2)</sup> | DEFINITIONS                                                                                                                                                                                                                                                                                                            |
|----------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data                   | Development                   | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                            |
| Preliminary data                 | Qualification                 | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.                                     |
| Product data                     | Production                    | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. |

**Notes**

1. Please consult the most recently issued data sheet before initiating or completing a design.
2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL <http://www.semiconductors.philips.com>.

## Dual smart card interface

TDA8020HL

## DEFINITIONS

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

**Limiting values definition** — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

## DISCLAIMERS

**Life support applications** — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS

Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

Dual smart card interface

TDA8020HL

---

**NOTES**

# **Philips Semiconductors – a worldwide company**

## **Contact information**

For additional information please visit <http://www.semiconductors.philips.com>. Fax: +31 40 27 24825  
For sales offices addresses send e-mail to: [sales.addresses@www.semiconductors.philips.com](mailto:sales.addresses@www.semiconductors.philips.com).

© Koninklijke Philips Electronics N.V. 2001

SCA73

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

753504/02/pp24

Date of release: 2001 Aug 15

Document order number: 9397 750 08605

*Let's make things better.*

**Philips  
Semiconductors**



**PHILIPS**