

# Pentium<sup>®</sup>/II, 6x86, K6 Clock Synthesizer/Driver for Desktop/ Mobile PCs with Intel<sup>®</sup> 82430TX and 2 DIMMs or 3 SO-DIMMs

#### **Features**

- Mixed 2.5V and 3.3V operation
- · Complete clock solution to meet requirements of Pentium®, Pentium® II, 6x86, or K6 motherboards
  - Four CPU clocks at 2.5V or 3.3V
  - Up to eight 3.3V SDRAM clocks
  - Seven 3.3V synchronous PCI clocks, one free
  - Two 3.3V USB/IO clocks at 48 or 24 MHz, selectable by serial interface
  - One 2.5V IOAPIC clock at 14.318 MHz
  - Two 3.3V Ref. clocks at 14.318 MHz
- Factory-EPROM programmable CPU, PCI, and USB/IO clock frequencies for custom configuration
- Factory-EPROM programmable output drive and slew rate for EMI customization
- MODE Enable pin for CPU\_STOP and PCI\_STOP
- SMBus serial configuration interface
- Available in space-saving 48-pin SSOP and TSSOP packages.

### **Functional Description**

The CY2277A is a Clock Synthesizer/Driver for Pentium, Pentium II, 6X86, and K6 portable PCs designed with the Intel® 82430TX or similar chipsets. There are three available options as shown in the selector guide

The CY2277A outputs four CPU clocks at 2.5V or 3.3V with up to nine selectable frequencies. There are up to eight 3.3V SDRAM clocks and seven PCI clocks, running at one half the CPU clock frequency. One of the PCI clocks is free-running. Additionally, the part outputs two 3.3V USB/IO clocks at 48 MHz or 24 MHz, one 2.5V IOAPIC clock at 14.318 MHz, and two 3.3V reference clocks at 14.318 MHz. The CPU, PCI, USB, and IO clock frequencies are factory-EPROM programmable for easy customization with fast turnaround times.

The CY2277A has power-down, CPU stop and PCI stop pins for power management control. The CPU stop and PCI stop are controlled by the MODE pin. They are multiplexed with SDRAM clock outputs, and are selected when the MODE pin is driven LOW. Additionally, these inputs are synchronized enabling glitch-free transitions. When CPU\_STOP input is asserted, the CPU outputs are driven LOW. When the PCI STOP input is asserted, the PCI outputs (except the free-running PCI clock) are driven LOW. Finally. when the PWR\_DWN pin is asserted, the reference oscillator and PLLs are shut down, and all outputs are driven LOW.

The CY2277A outputs are designed for low EMI emission. Controlled rise and fall times, unique output driver circuits and factory-EPROM programmable output drive and slew-rate enable optimal configurations for EMI control.

#### CY2277A Selector Guide

| Clock Outputs          | -1/-1M           | -3               | -7M              | -12/<br>-12M/<br>-12I |
|------------------------|------------------|------------------|------------------|-----------------------|
| CPU (60, 66.6 MHz)     | 4                |                  | 4                | 4                     |
| CPU (33.3, 66.6 MHz)   |                  | 4                |                  |                       |
| CPU (SMBus selectable) |                  |                  |                  |                       |
| PCI (CPU/2)            | 7 <sup>[1]</sup> | 7 <sup>[1]</sup> | 7 <sup>[1]</sup> | 7 <sup>[1]</sup>      |
| SDRAM                  | 6/8              | 6/8              | 6/8              | 6/8                   |
| USB/IO (48 or 24 MHz)  | 2                | 2                | 2                | 2                     |
| IOAPIC (14.318 MHz)    | 1                | 1                | 1                | 1                     |
| Ref (14.318 MHz)       | 2                | 2                | 2                | 2                     |
| CPU-PCI delay          | 1–6 ns           | 1–6 ns           | <1 ns            | 1–4 ns                |

#### Note:

1. One free-running PCI clock.



Cypress Semiconductor Corporation Document #: 38-07332 Rev. \*A

3901 North First Street

San Jose

CA 95134

408-943-2600



### **Pin Summary**

| Name                   | Pins                      | Description                                                                                                                |
|------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------|
| $V_{DDQ3}$             | 7, 15, 21, 28, 34         | 3.3V Digital voltage supply                                                                                                |
| $V_{\rm DDQ2}$         | 46                        | IOAPIC Digital voltage supply, 2.5V                                                                                        |
| V <sub>DDCPU</sub>     | 40                        | CPU Digital voltage supply, 2.5V or 3.3V                                                                                   |
| AV <sub>DD</sub>       | 25, 48                    | 3.3V Analog voltage supply                                                                                                 |
| V <sub>SS</sub>        | 3, 10, 17, 24, 31, 37, 43 | Ground                                                                                                                     |
| XTALIN <sup>[2]</sup>  | 4                         | Reference crystal input                                                                                                    |
| XTALOUT <sup>[2]</sup> | 5                         | Reference crystal feedback                                                                                                 |
| MODE                   | 6                         | Mode select input, enables power management features                                                                       |
| SEL                    | 18                        | Select input to enable 66.66 MHz or 60 MHz CPU clock (See Function tables.)                                                |
| SDATA                  | 19                        | SMBus serial data input for serial configuration port                                                                      |
| SCLK                   | 20                        | SMBus serial clock input for serial configuration port                                                                     |
| PWR_DWN                | 44                        | Active low control input to put osc., PLLs, and outputs in power down state                                                |
| PWR_SEL                | 47                        | Power select input, indicates whether $V_{DDCPU}$ is at 2.5V or 3.3V HIGH = 3.3V, LOW=2.5V (internal pull-up to $V_{DD}$ ) |
| SDRAM7/PCI_STOP        | 26                        | SDRAM clock output. Also, active LOW control input to stop PCI clocks, enabled when MODE is LOW                            |
| SDRAM6/CPU_STOP        | 27                        | SDRAM clock output. Also, active LOW control input to stop CPU clocks, enabled when MODE is LOW                            |
| SDRAM[0:5]             | 36, 35, 33, 32, 30, 29    | SDRAM clock outputs, have same frequency as CPU clocks                                                                     |
| CPUCLK[0:3]            | 42, 41, 39, 38            | CPU clock outputs                                                                                                          |
| PCICLK[0:5]            | 9, 11, 12, 13, 14, 16     | PCI clock outputs                                                                                                          |
| PCICLK_F               | 8                         | PCI clock output, free-running                                                                                             |
| IOAPIC                 | 45                        | IOAPIC clock output                                                                                                        |
| REF[0:1]               | 1, 2                      | Reference clock outputs, 14.318 MHz. REF0 drives 45 pF load                                                                |
| USBCLK/IOCLK           | 22, 23                    | USB or IO clock outputs, frequency selected by serial word                                                                 |

### Note:

Document #: 38-07332 Rev. \*A Page 2 of 19

<sup>2.</sup> For best accuracy, use a parallel-resonant crystal,  $C_{LOAD} = 18 \text{ pF}$ .



### Function Table (-1, -1M, -7M, -12, -12M, -12l)

|   | SEL | XTALIN     | CPUCLK[0:3]<br>SDRAM[0:7] | PCICLK[0:5]<br>PCICLK_F | REF[0:1]<br>IOAPIC | USBCLK / IOCLK <sup>[3]</sup> |
|---|-----|------------|---------------------------|-------------------------|--------------------|-------------------------------|
| ĺ | 0   | 14.318 MHz | 60.0 MHz                  | 30.0 MHz                | 14.318 MHz         | 48.0 MHz / 24.0 MHz           |
| Ī | 1   | 14.318 MHz | 66.67 MHz                 | 33.33 MHz               | 14.318 MHz         | 48.0 MHz / 24.0 MHz           |

### **Function Table (-3)**

|   | SEL | XTALIN     | CPUCLK[0:3]<br>SDRAM[0:7] | PCICLK[0:5]<br>PCICLK_F | REF[0:1]<br>IOAPIC | USBCLK / IOCLK <sup>[3]</sup> |
|---|-----|------------|---------------------------|-------------------------|--------------------|-------------------------------|
| 0 |     | 14.318 MHz | 33.33 MHz                 | 16.67 MHz               | 14.318 MHz         | 48.0 MHz / 24.0 MHz           |
| 1 |     | 14.318 MHz | 66.67 MHz                 | 33.33 MHz               | 14.318 MHz         | 48.0 MHz / 24.0 MHz           |

### Actual Clock Frequency Values (-1, -1M, -3, -7M, -12, -12M, -12I)

| Clock Output          | Target<br>Frequency<br>(MHz) | Actual<br>Frequency<br>(MHz) | PPM  |
|-----------------------|------------------------------|------------------------------|------|
| CPUCLK,<br>SDRAM      | 66.67                        | 66.654                       | -195 |
| CPUCLK,<br>SDRAM      | 60.0                         | 60.0                         | 0    |
| USBCLK <sup>[4]</sup> | 48.0                         | 48.008                       | 167  |
| IOCLK                 | 24.0                         | 24.004                       | 167  |

#### Notes:

### **CPU and PCI Clock Driver Strengths**

- Matched impedances on both rising and falling edges on the output drivers
- Output impedance:  $25\Omega$  (typical) measured at 1.5V

Document #: 38-07332 Rev. \*A Page 3 of 19

On power-up, the default frequency on these outputs is 48 MHz. Meets Intel USB clock requirements.



### **Power Management Logic**

| CPU_STOP | PCI_STOP | PWR_DWN | CPUCLK    | PCICLK    | PCICLK_F | Other Clocks | Osc.    | PLLs    |
|----------|----------|---------|-----------|-----------|----------|--------------|---------|---------|
| X        | X        | 0       | LOW       | LOW       | Stopped  | Stopped      | Off     | Off     |
| 0        | 0        | 1       | LOW       | LOW       | Running  | Running      | Running | Running |
| 0        | 1        | 1       | LOW       | 33/30 MHz | Running  | Running      | Running | Running |
| 1        | 0        | 1       | 66/60 MHz | LOW       | Running  | Running      | Running | Running |
| 1        | 1        | 1       | 66/60 MHz | 33/30 MHz | Running  | Running      | Running | Running |

### **Serial Configuration Map**

• The Serial bits will be read by the clock driver in the following order:

Byte N - Bits 7, 6, 5, 4, 3, 2, 1, 0

- Reserved and unused bits should be programmed to "0".
- SMBus Address for the CY2277A is:

| A6 | A5 | A4 | А3 | A2 | <b>A</b> 1 | A0 | R/W |
|----|----|----|----|----|------------|----|-----|
| 1  | 1  | 0  | 1  | 0  | 0          | 1  |     |

### Byte 0: Functional and Frequency Select Clock Register (1 = Enable, 0 = Disable)

| Bit            | Pin# |                           | Description                                                                                          |  |  |
|----------------|------|---------------------------|------------------------------------------------------------------------------------------------------|--|--|
| Bit 7          |      | (Rese                     | rved) drive to '0'                                                                                   |  |  |
| Bit 6          |      |                           | (Reserved) drive to '0' on -1, -1M, -3, -7M, -12, -12M, -12I                                         |  |  |
| Bit 5          |      | `                         | (Reserved) drive to '0' on -1, -1M, -3, -7M, -12, -12M, -12I                                         |  |  |
| Bit 4          |      | `                         | (Reserved) drive to '0' on -1, -1M, -3, -7M, -12, -12M, -12I                                         |  |  |
| Bit 3          | 23   |                           | MHz (Frequency Select) 1 = 48 MHz llt), 0 = 24 MHz                                                   |  |  |
| Bit 2          | 22   |                           | MHz (Frequency Select) 1 = 48 MHz ltt), 0 = 24 MHz                                                   |  |  |
| Bit 1<br>Bit 0 |      | Bit 1<br>1<br>1<br>0<br>0 | Bit 0 1 - Three-State (see table below) 0 - N/A 1 - Test Mode (see table below) 0 - Normal Operation |  |  |

### **Select Functions**

|                        |                       | Outputs    |        |      |        |        |        |
|------------------------|-----------------------|------------|--------|------|--------|--------|--------|
| Functional Description | CPU                   | PCI, PCI_F | SDRAM  | Ref  | IOAPIC | IOCLK  | USBCLK |
| Three-State            | Hi-Z                  | Hi-Z       | Hi-Z   | Hi-Z | Hi-Z   | Hi-Z   | Hi-Z   |
| Test Mode              | TCLK/2 <sup>[5]</sup> | TCLK/4     | TCLK/2 | TCLK | TCLK   | TCLK/4 | TCLK/2 |

#### Note

5. TCLK supplied on the XTALIN, PIN 4.

Document #: 38-07332 Rev. \*A Page 4 of 19



Byte 1: CPU, 24/48 MHz Active/Inactive Register (1 = Active, 0 = Inactive), Default = Active

| Bit   | Pin# | Description                 |
|-------|------|-----------------------------|
| Bit 7 | 23   | 48/24 MHz (Active/Inactive) |
| Bit 6 | 22   | 48/24 MHz (Active/Inactive) |
| Bit 5 |      | (Reserved) drive to '0'     |
| Bit 4 | N/A  | Not Used, drive 0           |
| Bit 3 | 38   | CPUCLK3 (Active/Inactive)   |
| Bit 2 | 39   | CPUCLK2 (Active/Inactive)   |
| Bit 1 | 41   | CPUCLK1 (Active/Inactive)   |
| Bit 0 | 42   | CPUCLK0 (Active/Inactive)   |

Byte 3: SDRAM Active/Inactive Register (1 = Active, 0 = Inactive), Default = Active

| Bit   | Pin# | Description              |
|-------|------|--------------------------|
| Bit 7 | 26   | SDRAM7 (Active/Inactive) |
| Bit 6 | 27   | SDRAM6 (Active/Inactive) |
| Bit 5 | 29   | SDRAM5 (Active/Inactive) |
| Bit 4 | 30   | SDRAM4 (Active/Inactive) |
| Bit 3 | 32   | SDRAM3 (Active/Inactive) |
| Bit 2 | 33   | SDRAM2 (Active/Inactive) |
| Bit 1 | 35   | SDRAM1 (Active/Inactive) |
| Bit 0 | 36   | SDRAM0 (Active/Inactive) |

Byte 5: Peripheral Active/Inactive Register (1 = Active, 0 = Inactive), Default = Active

| Bit   | Pin# | Description              |
|-------|------|--------------------------|
| Bit 7 |      | (Reserved) drive to '0'  |
| Bit 6 |      | (Reserved) drive to '0'  |
| Bit 5 |      | (Reserved) drive to '0'  |
| Bit 4 | 45   | IOAPIC (Active/Inactive) |
| Bit 3 |      | (Reserved) drive to '0'  |
| Bit 2 |      | (Reserved) drive to '0'  |
| Bit 1 | 1    | REF1 (Active/Inactive)   |
| Bit 0 | 2    | REF0 (Active/Inactive)   |

**Maximum Ratings** 

(Above which the useful life may be impaired. For user guidelines, not tested.) Supply Voltage ......-0.5 to +7.0V Input Voltage .....-0.5V to  $V_{DD}$  + 0.5 Storage Temperature (Non-Condensing) ....-65°C to +150°C

Byte 2: PCI Active/Inactive Register (1 = Active, 0 = Inactive), Default = Active

| Bit   | Pin# | Description                |
|-------|------|----------------------------|
| Bit 7 |      | (Reserved) drive to '0'    |
| Bit 6 | 8    | PCICLK_F (Active/Inactive) |
| Bit 5 | 16   | PCICLK5 (Active/Inactive)  |
| Bit 4 | 14   | PCICLK4 (Active/Inactive)  |
| Bit 3 | 13   | PCICLK3 (Active/Inactive)  |
| Bit 2 | 12   | PCICLK2 (Active/Inactive)  |
| Bit 1 | 11   | PCICLK1 (Active/Inactive)  |
| Bit 0 | 9    | PCICLK0 (Active/Inactive)  |

Byte 4: SDRAM Active/Inactive Register (1 = Active, 0 = Inactive), Default = Active

| Bit   | Pin# | Description            |
|-------|------|------------------------|
| Bit 7 | N/A  | Not used, drive to '0' |
| Bit 6 | N/A  | Not used, drive to '0' |
| Bit 5 | N/A  | Not used, drive to '0' |
| Bit 4 | N/A  | Not used, drive to '0' |
| Bit 3 | N/A  | Not used, drive to '0' |
| Bit 2 | N/A  | Not used, drive to '0' |
| Bit 1 | N/A  | Not used, drive to '0' |
| Bit 0 | N/A  | Not used, drive to '0' |

Byte 6: Reserved, for future use

| Junction Temperature                                             | +150°C   |
|------------------------------------------------------------------|----------|
| Package Power Dissipation                                        | 1W       |
| Static Discharge Voltage                                         | >2000\   |
| (per MIL-STD-883, Method 3015, like V <sub>DD</sub> pins tied to | together |

Document #: 38-07332 Rev. \*A Page 5 of 19



### Operating Conditions<sup>[6]</sup>

| Parameter                            | Description                                                                                                          | Min.                    | Max.                  | Unit |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------|------|
| AV <sub>DD</sub> , V <sub>DDQ3</sub> | Analog and Digital Supply Voltage                                                                                    | 3.135                   | 3.465                 | V    |
| V <sub>DDCPU</sub>                   | 2.5V CPU Supply Voltage (-1,-1M, -3, -7M) 2.5V CPU Supply Voltage (-12, -12M, -12I) 3.3V CPU Supply Voltage          | 2.375<br>2.375<br>3.135 | 2.9<br>2.625<br>3.465 | V    |
| $V_{DDQ2}$                           | 2.5V IOAPIC Supply Voltage (-1,-1M, -3, -7M) 2.5V IOAPIC Supply Voltage (-12, -12M, -12I) 3.3V IOAPIC Supply Voltage | 2.375<br>2.375<br>3.135 | 2.9<br>2.625<br>3.465 | V    |
| T <sub>A</sub>                       | Operating Temperature, Commercial                                                                                    | 0                       | 70                    | °C   |
| T <sub>A</sub>                       | Operating Temperature, Industrial                                                                                    | -40                     | 85                    | °C   |
| C <sub>L</sub>                       | Max. Capacitive Load on CPUCLK, USBCLK/IOCLK, REF1, IOAPIC PCICLK, SDRAM REF0                                        | 10<br>30, 20<br>20      | 20<br>30<br>45        | pF   |
| f <sub>(REF)</sub>                   | Reference Frequency, Oscillator Nominal Value                                                                        | 14.318                  | 14.318                | MHz  |
| t <sub>PU</sub>                      | Power-up time for all VDD's to reach minimum specified voltage (power ramps must be monotonic)                       | 0.05                    | 50                    | ms   |

### Electrical Characteristics (-1, -3, -12)

| Parameter          | Description                              | Test Conditions                                                             | Min.   | Max. | Unit |
|--------------------|------------------------------------------|-----------------------------------------------------------------------------|--------|------|------|
| V <sub>IH</sub>    | High-level Input Voltage                 | Except Crystal Inputs                                                       | 2.0    |      | V    |
| V <sub>IL</sub>    | Low-level Input Voltage                  | Except Crystal Inputs                                                       |        | 0.8  | V    |
| V <sub>ILiic</sub> | Low-level Input Voltage                  | SMBus inputs only                                                           |        | 0.7  | V    |
| V <sub>OH</sub>    | High-level Output Voltage <sup>[7]</sup> | $V_{DDQ2} = V_{DDCPU} = 2.375V$ $I_{OH} = 18 \text{ mA}$ CPUC               | LK 2.0 |      | V    |
|                    |                                          | I <sub>OH</sub> = 18 mA IOAPI                                               | 0      |      |      |
| $V_{OL}$           | Low-level Output Voltage <sup>[7]</sup>  | $V_{DDQ2} = V_{DDCPU} = 2.375V$ $I_{OL} = 29 \text{ mA}$ CPUC               | LK     | 0.4  | V    |
|                    |                                          | I <sub>OL</sub> = 29 mA   IOAPI                                             | С      |      |      |
| V <sub>OH</sub>    | High-level Output Voltage <sup>[7]</sup> | $V_{DDQ3}$ , $AV_{DD}$ , $V_{DDCPU} = 3.135V$ $I_{OH} = 32 \text{ mA}$ CPUC | LK 2.4 |      | V    |
|                    |                                          | I <sub>OH</sub> = 36 mA SDRA                                                | M      |      |      |
|                    |                                          | I <sub>OH</sub> = 32 mA PCICL                                               | K      |      |      |
|                    |                                          | I <sub>OH</sub> = 26 mA USBC                                                | LK     |      |      |
|                    |                                          | I <sub>OH</sub> = 26 mA  IOCLK                                              |        |      |      |
|                    |                                          | I <sub>OH</sub> = 36 mA REF0                                                |        |      |      |
|                    |                                          | I <sub>OH</sub> = 26 mA   REF1                                              |        |      |      |
| V <sub>OL</sub>    | Low-level Output Voltage <sup>[7]</sup>  | $V_{DDQ3}$ , $AV_{DD}$ , $V_{DDCPU} = 3.135V$ $I_{OL} = 24 \text{ mA}$ CPUC | LK     | 0.4V | V    |
|                    |                                          | I <sub>OL</sub> = 29 mA SDRA                                                | М      |      |      |
|                    |                                          | I <sub>OL</sub> = 26 mA PCICL                                               | K      |      |      |
|                    |                                          | I <sub>OL</sub> = 21 mA USBC                                                | LK     |      |      |
|                    |                                          | I <sub>OL</sub> = 21 mA   IOCLK                                             |        |      |      |
|                    |                                          | I <sub>OL</sub> = 29 mA REF0                                                |        |      |      |
|                    |                                          | I <sub>OL</sub> = 21 mA REF1                                                |        |      |      |
| I <sub>IH</sub>    | Input High Current                       | $V_{IH} = V_{DD}$                                                           | -10    | +10  | μΑ   |
| $I_{\rm IL}$       | Input Low Current                        | V <sub>IL</sub> = 0V, except PWR_SEL                                        |        | 10   | μΑ   |
| $I_{IL}$           | Input Low Current                        | V <sub>IL</sub> = 0V, PWR_SEL only                                          |        | 100  | μΑ   |
| $I_{OZ}$           | Output Leakage Current                   | Three-state                                                                 | -10    | +10  | μΑ   |
| $I_{DD}$           | Power Supply Current <sup>[7, 8]</sup>   | $V_{DD}$ = 3.465V, $V_{IN}$ = 0 or $V_{DD}$ , Loaded Outputs, CPU = 66.67 M | ИΗz    | 250  | mA   |
| $I_{DD}$           | Power Supply Current <sup>[7, 8]</sup>   | $V_{DD} = 3.465V$ , $V_{IN} = 0$ or $V_{DD}$ , Unloaded Outputs             |        | 120  | mA   |
| I <sub>DDS</sub>   | Power-down Current                       | Current draw in power-down state, PWR_SEL = V <sub>DD</sub>                 |        | 150  | μΑ   |

Document #: 38-07332 Rev. \*A Page 6 of 19



### **Electrical Characteristics (-1, -3, -12)**

| Parameter | Description | Test Conditions | Min. | Max. | Unit |
|-----------|-------------|-----------------|------|------|------|

#### Notes:

- Electrical parameters are guaranteed with these operating conditions.
  Guaranteed by design and characterization. Not 100% tested in production.
  Power supply current will vary with number of outputs which are running.

### **Electrical Characteristics (-1M, -7M, -12M)**

| Parameter          | Description                              | Test Condition                                                              |                            | Min.   | Max. | Unit |    |
|--------------------|------------------------------------------|-----------------------------------------------------------------------------|----------------------------|--------|------|------|----|
| V <sub>IH</sub>    | High-level Input Voltage                 | Except Crystal Inputs                                                       |                            |        |      |      | V  |
| V <sub>IL</sub>    | Low-level Input Voltage                  | Except Crystal Inputs                                                       | Except Crystal Inputs      |        |      | 0.8  | V  |
| V <sub>ILiic</sub> | Low-level Input Voltage                  | SMBus inputs only                                                           |                            |        |      | 0.7  | V  |
| V <sub>OH</sub>    | High-level Output Voltage <sup>[7]</sup> | $V_{DDQ2} = V_{DDCPU} = 2.375V$                                             | I <sub>OH</sub> = 12.6 mA  | CPUCLK | 1.75 |      | V  |
|                    |                                          |                                                                             | $I_{OH} = 16.7 \text{mA}$  | IOAPIC |      |      |    |
| V <sub>OL</sub>    | Low-level Output Voltage <sup>[7]</sup>  | $V_{DDQ2} = V_{DDCPU} = 2.375V$                                             | $I_{OL} = 18.2 \text{ mA}$ | CPUCLK |      | 0.4  | V  |
|                    |                                          |                                                                             | $I_{OL} = 23.1 \text{ mA}$ | IOAPIC |      |      |    |
| V <sub>OH</sub>    | High-level Output Voltage <sup>[7]</sup> | $V_{DDQ3}$ , $AV_{DD}$ , $V_{DDCPU} = 3.135V$                               | $I_{OH} = 32.2 \text{ mA}$ | SDRAM  | 2.4  |      | V  |
|                    |                                          |                                                                             | $I_{OH} = 32.2 \text{ mA}$ | PCICLK |      |      |    |
|                    |                                          |                                                                             | $I_{OH} = 32.2 \text{ mA}$ | USBCLK |      |      |    |
|                    |                                          |                                                                             | $I_{OH} = 32.2 \text{ mA}$ | IOCLK  |      |      |    |
|                    |                                          |                                                                             | $I_{OH} = 32.2 \text{ mA}$ | REF0   |      |      |    |
|                    |                                          |                                                                             | $I_{OH} = 32.2 \text{ mA}$ | REF1   |      |      |    |
| V <sub>OL</sub>    | Low-level Output Voltage <sup>[7]</sup>  | $V_{DDQ3}$ , $AV_{DD}$ , $V_{DDCPU} = 3.135V$                               | $I_{OL} = 23.8 \text{ mA}$ | SDRAM  |      | 0.8V | V  |
|                    |                                          |                                                                             | $I_{OL} = 23.8 \text{ mA}$ | PCICLK |      |      |    |
|                    |                                          |                                                                             | $I_{OL} = 23.8 \text{ mA}$ | USBCLK |      |      |    |
|                    |                                          |                                                                             | $I_{OL} = 23.8 \text{ mA}$ | IOCLK  |      |      |    |
|                    |                                          |                                                                             | $I_{OL} = 23.8 \text{ mA}$ | REF0   |      |      |    |
|                    |                                          |                                                                             | $I_{OL} = 23.8 \text{ mA}$ | REF1   |      |      |    |
| I <sub>IH</sub>    | Input High Current                       | $V_{IH} = V_{DD}$                                                           |                            |        | -10  | +10  | μΑ |
| I <sub>IL</sub>    | Input Low Current                        | V <sub>IL</sub> = 0V, except PWR_SEL                                        |                            |        |      | 10   | μΑ |
| I <sub>IL</sub>    | Input Low Current                        | $V_{IL} = 0V$ , PWR_SEL only                                                |                            |        |      | 100  | μΑ |
| I <sub>OZ</sub>    | Output Leakage Current                   | Three-state                                                                 |                            |        | -10  | +10  | μΑ |
| I <sub>DD</sub>    | Power Supply Current <sup>[7, 8]</sup>   | $V_{DD}$ = 3.465V, $V_{IN}$ = 0 or $V_{DD}$ , Loaded Outputs, CPU = 66.67 M |                            |        |      | 250  | mΑ |
| $I_{DD}$           | Power Supply Current <sup>[7, 8]</sup>   | $V_{DD} = 3.465V$ , $V_{IN} = 0$ or $V_{DD}$ , Unloaded                     |                            |        |      | 120  | mΑ |
| I <sub>DDS</sub>   | Power-down Current                       | Current draw in power-down state, PWF                                       | R_SEL = V <sub>DD</sub>    |        |      | 150  | μΑ |

Document #: 38-07332 Rev. \*A

[+] Feedback



### **Electrical Characteristics (-12I)**

| Parameter        | Description                              | Test Condi                                           |                          | Min.   | Max. | Unit |    |
|------------------|------------------------------------------|------------------------------------------------------|--------------------------|--------|------|------|----|
| V <sub>IH</sub>  | High-level Input Voltage                 | Except Crystal Inputs                                |                          |        |      |      | V  |
| V <sub>IL</sub>  | Low-level Input Voltage                  | Except Crystal Inputs                                |                          |        |      | 8.0  | V  |
| $V_{ILiic}$      | Low-level Input Voltage                  | SMBus inputs only                                    |                          |        |      | 0.7  | V  |
| V <sub>OH</sub>  | High-level Output Voltage <sup>[7]</sup> | $V_{DDQ2} = V_{DDCPU} = 2.375V$                      | I <sub>OH</sub> = 18 mA  | CPUCLK | 1.75 |      | V  |
|                  |                                          |                                                      | I <sub>OH</sub> = 18 mA  | IOAPIC |      |      |    |
| $V_{OL}$         | Low-level Output Voltage <sup>[7]</sup>  | $V_{DDQ2} = V_{DDCPU} = 2.375V$                      | I <sub>OL</sub> = 29 mA  | CPUCLK |      | 0.4  | V  |
|                  |                                          |                                                      | $I_{OL} = 29 \text{ mA}$ | IOAPIC |      |      |    |
| V <sub>OH</sub>  | High-level Output Voltage <sup>[7]</sup> | $V_{DDQ3}$ , $AV_{DD}$ , $V_{DDCPU} = 3.135V$        | I <sub>OH</sub> = 32 mA  | CPUCLK | 2.4  |      | V  |
|                  |                                          |                                                      | $I_{OH} = 36 \text{ mA}$ | SDRAM  |      |      |    |
|                  |                                          |                                                      | $I_{OH} = 32 \text{ mA}$ | PCICLK |      |      |    |
|                  |                                          |                                                      | $I_{OH} = 26 \text{ mA}$ | USBCLK |      |      |    |
|                  |                                          |                                                      | $I_{OH} = 26 \text{ mA}$ | IOCLK  |      |      |    |
|                  |                                          |                                                      | $I_{OH} = 36 \text{ mA}$ | REF0   |      |      |    |
|                  |                                          |                                                      | $I_{OH} = 26 \text{ mA}$ | REF1   |      |      |    |
| $V_{OL}$         | Low-level Output Voltage <sup>[7]</sup>  | $V_{DDQ3}$ , $AV_{DD}$ , $V_{DDCPU} = 3.135V$        | $I_{OH} = 24mA$          | CPUCLK |      | 0.8V | V  |
|                  |                                          |                                                      | $I_{OH} = 29 \text{ mA}$ | SDRAM  |      |      |    |
|                  |                                          |                                                      | $I_{OH} = 26 \text{ mA}$ | PCICLK |      |      |    |
|                  |                                          |                                                      | $I_{OL} = 21 \text{ mA}$ | USBCLK |      |      |    |
|                  |                                          |                                                      | $I_{OH} = 21 \text{ mA}$ | IOCLK  |      |      |    |
|                  |                                          |                                                      | $I_{OL} = 29mA$          | REF0   |      |      |    |
|                  |                                          |                                                      | $I_{OH} = 21 \text{ mA}$ | REF1   |      |      |    |
| I <sub>IH</sub>  | Input High Current                       | $V_{IH} = V_{DD}$                                    |                          |        | -20  | +20  | μΑ |
| $I_{\text{IL}}$  | Input Low Current                        | V <sub>IL</sub> = 0V, except PWR_SEL                 |                          |        |      | 10   | μΑ |
| $I_{\text{IL}}$  | Input Low Current                        | V <sub>IL</sub> = 0V, PWR_SEL only                   |                          |        |      | 100  | μΑ |
| $I_{OZ}$         | Output Leakage Current                   | Three-state                                          |                          |        | -10  | +10  | μΑ |
| $I_{DD}$         | Power Supply Current <sup>[7, 8]</sup>   | $V_{DD} = 3.465V$ , $V_{IN} = 0$ or $V_{DD}$ , Loade | = 66.67 MHz              |        | 250  | mA   |    |
| $I_{DD}$         | Power Supply Current <sup>[7, 8]</sup>   | $V_{DD} = 3.465V$ , $V_{IN} = 0$ or $V_{DD}$ , Unlo  | aded Outputs             |        |      | 120  | mA |
| I <sub>DDS</sub> | Power-down Current                       | Current draw in power-down state,                    | $PWR_SEL = V_{DE}$       | )      |      | 150  | μΑ |

Document #: 38-07332 Rev. \*A

Page 8 of 19



### Switching Characteristics (-1, -3)<sup>[9, 10, 11]</sup>

| Parameter       | Output                                                    | Description                                             | Test Conditions                                                                                                                 | Min.         | Тур. | Max.        | Unit       |
|-----------------|-----------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------|------|-------------|------------|
| t <sub>1</sub>  | CPUCLK<br>SDRAM<br>USBCLK<br>IOCLK<br>REF [0,1]<br>IOAPIC | Output Duty Cycle <sup>[12]</sup>                       | $t_1 = t_{1A} \div t_{1B}$                                                                                                      | 45           | 50   | 55          | %          |
| t <sub>1</sub>  | PCI                                                       | Output Duty Cycle <sup>[12]</sup>                       | $t_1 = t_{1A} \div t_{1B}$                                                                                                      | 40           | 50   | 55          | %          |
| t <sub>2</sub>  | CPUCLK,<br>IOAPIC                                         | CPU and IOAPIC Clock<br>Rising and Falling Edge<br>Rate | Between 0.4V and 2.0V, V <sub>DDCPU</sub> = 2.5V<br>Between 0.4V and 2.4V, V <sub>DDCPU</sub> = 3.3V<br>CPU clocks at 66.66 MHz | 0.75<br>0.75 |      | 4.0<br>4.0  | V/ns       |
| t <sub>2</sub>  | PCI                                                       | PCI Clock Rising and Falling Edge Rate                  | Between 0.4V and 2.4V, V <sub>DDCPU</sub> = 3.3V                                                                                | 0.75         |      | 4.0         | V/ns       |
| t <sub>2</sub>  | USBCLK,<br>IOCLK,<br>REF0                                 | USB, I/O, REF0 Clock<br>Rising and Falling Edge<br>Rate | Between 0.4V and 2.4V                                                                                                           | 0.8          |      | 4.0         | V/ns       |
| t <sub>2</sub>  | SDRAM                                                     | SDRAM Rising and Fall-<br>ing Edge Rate                 | Between 0.4V and 2.4V<br>SDRAM clocks at 66.66 MHz                                                                              | 1.0          |      | 4.0         | V/ns       |
| t <sub>2</sub>  | REF1                                                      | REF1 Rising and Falling<br>Edge Rate                    | Between 0.4V and 2.4V                                                                                                           | 0.5          |      | 2.0         | V/ns       |
| t <sub>3</sub>  | CPUCLK                                                    | CPU Clock Rise Time                                     | Between 0.4V and 2.0V, V <sub>DDCPU</sub> = 2.5V<br>Between 0.4V and 2.4V, V <sub>DDCPU</sub> = 3.3V                            | 0.4<br>0.5   |      | 2.13<br>2.0 | ns         |
| t <sub>3</sub>  | USBCLK,<br>IOCLK                                          | USB Clock and I/O Clock<br>Rise Time                    | Between 0.4V and 2.4V                                                                                                           |              |      | 2.5         | ns         |
| t <sub>4</sub>  | CPUCLK                                                    | CPU Clock Fall Time                                     | Between 2.0V and 0.4V, V <sub>DDCPU</sub> = 2.5V<br>Between 2.4V and 0.4V, V <sub>DDCPU</sub> = 3.3V                            | 0.4<br>0.5   |      | 2.13<br>2.0 | ns         |
| t <sub>4</sub>  | USBCLK,<br>IOCLK                                          | USB Clock and I/O Clock<br>Fall Time                    | Between 2.4V and 0.4V                                                                                                           |              |      | 2.5         | ns         |
| t <sub>5</sub>  | CPUCLK                                                    | CPU-CPU Clock Skew                                      | Measured at 1.25V, V <sub>DDCPU</sub> = 2.5V                                                                                    |              | 100  | 400         | ps         |
| t <sub>6</sub>  | CPUCLK,<br>PCICLK                                         | CPU-PCI Clock Skew (-1, -3)                             | Measured at 1.25V for 2.5V clocks, and at 1.5V for 3.3V clocks                                                                  | 1.0          | 2.0  | 6.0         | ns         |
| t <sub>7</sub>  | CPUCLK,<br>SDRAM                                          | CPU-SDRAM Clock<br>Skew                                 | Measured at 1.25V for 2.5V clocks, and at 1.5V for 3.3V clocks, V <sub>DDCPU</sub> = 2.5V                                       |              |      | 775         | ps         |
| t <sub>8</sub>  | CPUCLK                                                    | Cycle-Cycle Clock Jitter                                | Measured at 1.25V for 2.5V clocks and at 1.5V for 3.3V clocks                                                                   |              |      | 450         | ps         |
| t <sub>8</sub>  | SDRAM                                                     | Cycle-Cycle Clock Jitter                                | Measured at 1.5V for 3.3V clocks                                                                                                |              |      | 650         | ps         |
| t <sub>8</sub>  | PCICLK                                                    | Cycle-Cycle Clock Jitter                                | Measured at 1.5V                                                                                                                |              |      | 500         | ps         |
| t <sub>8</sub>  | USBCLK,<br>IOCLK                                          | Cycle-Cycle Clock Jitter                                | Measured at 1.5V                                                                                                                |              |      | 1.3         | ns         |
| t <sub>9</sub>  | CPUCLK,<br>PCICLK,<br>SDRAM                               | Power-up Time                                           | CPU, PCI, and SDRAM clock stabilization from power-up                                                                           |              |      | 3           | ms         |
| t <sub>10</sub> | CPU, PCI,<br>SDRAM                                        | Frequency Slew Rate                                     | Rate of change of frequency                                                                                                     |              | 2    |             | MHz/<br>ms |

Document #: 38-07332 Rev. \*A

All parameters specified with loaded outputs.
 Over the operating range unless otherwise specified.
 Parameters specified with: V<sub>DDCPU</sub> = 2.5V, V<sub>DDQ2</sub> = 2.5V, V<sub>DDQ3</sub> = 3.3V.
 Duty cycle is measured at 1.5V when V<sub>DD</sub> = 3.3V. When V<sub>DDCPU</sub> = 2.5V, CPUCLK duty cycle is measured at 1.25V.



### Switching Characteristics (-1M, -7M, -12M)<sup>[9, 10, 11]</sup>

| Parameter       | Output                                           | Description                                             | Test Conditions                                                                           | Min. | Тур. | Max. | Unit       |
|-----------------|--------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------|------|------|------|------------|
| t <sub>1</sub>  | CPUCLK<br>SDRAM<br>USBCLK<br>REF [0,1]<br>IOAPIC | Output Duty Cycle <sup>[12]</sup>                       | $t_1 = t_{1A} \div t_{1B}$                                                                | 45   | 50   | 55   | %          |
| t <sub>1</sub>  | PCI                                              | Output Duty Cycle <sup>[12]</sup>                       | $t_1 = t_{1A} \div t_{1B}$                                                                | 45   | 50   | 55   | %          |
| t <sub>2</sub>  | CPUCLK,<br>IOAPIC                                | CPU and IOAPIC Clock<br>Rising and Falling Edge<br>Rate | Between 0.4V and 2.0V, V <sub>DDCPU</sub> = 2.5V CPU clocks at 66.66 MHz                  | 0.60 |      | 4.0  | V/ns       |
| t <sub>2</sub>  | PCI                                              | PCI Clock Rising and Falling Edge Rate                  | Between 0.4V and 2.0V, V <sub>DDCPU</sub> = 2.5V                                          | 0.65 |      | 4.0  | V/ns       |
| t <sub>2</sub>  | USBCLK,<br>REF0                                  | USB, REF0 Clock Rising and Falling Edge Rate            | Between 0.4V and 2.4V                                                                     | 0.65 |      | 4.0  | V/ns       |
| t <sub>2</sub>  | SDRAM                                            | SDRAM Rising and Fall-<br>ing Edge Rate                 | Between 0.4V and 2.4V<br>SDRAM clocks at 66.66 MHz                                        | 0.70 |      | 4.0  | V/ns       |
| t <sub>2</sub>  | REF1                                             | REF1 Rising and Falling Edge Rate                       | Between 0.4V and 2.4V                                                                     | 0.5  |      | 2.0  | V/ns       |
| t <sub>3</sub>  | CPUCLK                                           | CPU Clock Rise Time                                     | Between 0.4V and 2.0V, V <sub>DDCPU</sub> = 2.5V                                          | 0.4  |      | 2.4  | ns         |
| t <sub>3</sub>  | USBCLK                                           | USB Clock Rise Time                                     | Between 0.4V and 2.0V                                                                     |      |      | 2.5  | ns         |
| t <sub>4</sub>  | CPUCLK                                           | CPU Clock Fall Time                                     | Between 2.0V and 0.4V, V <sub>DDCPU</sub> = 2.5V                                          | 0.4  |      | 2.4  | ns         |
| t <sub>4</sub>  | USBCLK                                           | USB Clock Fall Time                                     | Between 2.0V and 0.4V                                                                     |      |      | 2.5  | ns         |
| t <sub>5</sub>  | CPUCLK                                           | CPU-CPU Clock Skew                                      | Measured at 1.25V, V <sub>DDCPU</sub> = 2.5V                                              |      | 100  | 250  | ps         |
| t <sub>5</sub>  | PCICLK                                           | PCI-PCI Clock Skew                                      | Measured at 1.5V                                                                          |      |      | 400  | ps         |
| t <sub>5</sub>  | SDRAM                                            | SDRAM-SDRAM Clock<br>Skew                               | Measured at 1.5V                                                                          |      |      | 300  | ps         |
| t <sub>6</sub>  | CPUCLK,<br>PCICLK                                | CPU-PCI Clock Skew<br>-1M, -12M                         | Measured at 1.25V for 2.5V clocks, and at 1.5V for 3.3V clocks                            | 1.0  | 2.0  | 6.0  | ns         |
| t <sub>6</sub>  | CPUCLK,<br>PCICLK                                | CPU-PCI Clock Skew<br>-7M                               | Measured at 1.25V for 2.5V clocks, and at 1.5V for 3.3V clocks                            |      |      | 750  | ps         |
| t <sub>7</sub>  | CPUCLK,<br>SDRAM                                 | CPU-SDRAM Clock<br>Skew                                 | Measured at 1.25V for 2.5V clocks, and at 1.5V for 3.3V clocks, V <sub>DDCPU</sub> = 2.5V |      |      | 600  | ps         |
| t <sub>8</sub>  | CPUCLK                                           | Cycle-Cycle Clock Jitter                                | Measured at 1.25V for 2.5V clocks                                                         |      |      | 525  | ps         |
| t <sub>8</sub>  | SDRAM                                            | Cycle-Cycle Clock Jitter                                | Measured at 1.5V                                                                          |      |      | 600  | ps         |
| t <sub>8</sub>  | PCICLK                                           | Cycle-Cycle Clock Jitter                                | Measured at 1.5V                                                                          |      |      | 400  | ps         |
| t <sub>8</sub>  | USBCLK,<br>IOCLK                                 | Cycle-Cycle Clock Jitter                                | Measured at 1.5V                                                                          |      |      | 900  | ps         |
| t <sub>9</sub>  | CPUCLK,<br>PCICLK,<br>SDRAM                      | Power-up Time                                           | CPU, PCI, and SDRAM clock stabilization from power-up                                     |      |      | 3    | ms         |
| t <sub>10</sub> | CPU, PCI,<br>SDRAM                               | Frequency Slew Rate                                     | Rate of change of frequency                                                               |      | 2    |      | MHz/<br>ms |

Document #: 38-07332 Rev. \*A



# Switching Characteristics (-12)<sup>[9, 10, 11]</sup>

| Parameter       | Output                      | Description                                             | Test Conditions                                                                                                                | Min.       | Тур. | Max.       | Unit       |
|-----------------|-----------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------------|------|------------|------------|
| t <sub>1</sub>  | All Clocks                  | Output Duty Cycle <sup>[12]</sup>                       | $t_1 = t_{1A} \div t_{1B}$                                                                                                     | 45         | 50   | 55         | %          |
| t <sub>2</sub>  | CPUCLK,<br>IOAPIC           | CPU and IOAPIC Clock<br>Rising and Falling Edge<br>Rate | Between 0.6V and 1.8V, V <sub>DDCPU</sub> = 2.5V<br>Between 0.4V and 2.4V, V <sub>DDCPU</sub> = 3.3V<br>CPU clocks at 66.6 MHz | 1.0<br>1.0 |      | 4.0<br>4.0 | V/ns       |
| t <sub>2</sub>  | PCI                         | PCI Clock Rising and Falling Edge Rate                  | Between 0.4V and 2.4V, V <sub>DDCPU</sub> = 3.3V                                                                               | 1.0        |      | 4.0        | V/ns       |
| t <sub>2</sub>  | REF0                        | REF0 Clock Rising and Falling Edge Rate                 | Between 0.8V and 2.4V, V <sub>DDCPU</sub> = 3.3V                                                                               | 1.0        |      | 4.0        | V/ns       |
| t <sub>2</sub>  | SDRAM                       | SDRAM Rising and Fall-<br>ing Edge Rate                 | Between 0.5V and 2.0V<br>SDRAM clocks at 66.6 MHz                                                                              | 1.5        |      | 4.0        | V/ns       |
| t <sub>2</sub>  | REF1<br>USBCLK<br>IOCLK     | REF1, USB and IO Rising and Falling Edge Rate           | Between 0.4V and 2.4V                                                                                                          | 0.5        |      | 2.0        | V/ns       |
| t <sub>3</sub>  | CPUCLK                      | CPU Clock Rise Time                                     | Between 0.4V and 2.0V, V <sub>DDCPU</sub> = 2.5V<br>Between 0.4V and 2.4V, V <sub>DDCPU</sub> = 3.3V                           | 0.4<br>0.4 |      | 2.0<br>2.0 | ns         |
| t <sub>3</sub>  | USBCLK,<br>IOCLK            | USB Clock and I/O Clock<br>Rise Time                    | Between 0.4V and 2.4V                                                                                                          | 1.0        |      | 4.0        | ns         |
| t <sub>4</sub>  | CPUCLK                      | CPU Clock Fall Time                                     | Between 2.0V and 0.4V, V <sub>DDCPU</sub> = 2.5V<br>Between 2.4V and 0.4V, V <sub>DDCPU</sub> = 3.3V                           | 0.4<br>0.4 |      | 2.0<br>2.0 | ns         |
| t <sub>4</sub>  | USBCLK,<br>IOCLK            | USB Clock and I/O Clock<br>Fall Time                    | Between 2.4V and 0.4V                                                                                                          | 1.0        |      | 4.0        | ns         |
| t <sub>5</sub>  | CPUCLK                      | CPU-CPU Clock Skew                                      | Measured at 1.25V, V <sub>DDCPU</sub> = 2.5V                                                                                   |            | 100  | 250        | ps         |
| t <sub>6</sub>  | CPUCLK,<br>PCICLK           | CPU-PCI Clock Skew (-12)                                | Measured at 1.25V for 2.5V clocks, and at 1.5V for 3.3V clocks                                                                 | 1.0        |      | 4.0        | ns         |
| t <sub>7</sub>  | CPUCLK,<br>SDRAM            | CPU-SDRAM Clock<br>Skew                                 | Measured at 1.25V for 2.5V clocks, and at 1.5V for 3.3V clocks, V <sub>DDCPU</sub> = 2.5V                                      |            |      | 500        | ps         |
| t <sub>8</sub>  | CPUCLK                      | Cycle-Cycle Clock Jitter                                | Measured at 1.25V for 2.5V clocks and at 1.5V for 3.3V clocks                                                                  |            |      | 250        | ps         |
| t <sub>8</sub>  | PCICLK                      | Cycle-Cycle Clock Jitter                                | Measured at 1.5V                                                                                                               |            |      | 500        | ps         |
| t <sub>9</sub>  | CPUCLK,<br>PCICLK,<br>SDRAM | Power-up Time                                           | CPU, PCI, and SDRAM clock stabilization from power-up                                                                          |            |      | 3          | ms         |
| t <sub>10</sub> | CPU, PCI,<br>SDRAM          | Frequency Slew Rate                                     | Rate of change of frequency                                                                                                    |            | 2    |            | MHz/<br>ms |

Document #: 38-07332 Rev. \*A

Page 11 of 19



# Switching Characteristics (-12I)[9, 10, 11]

| Parameter       | Output                      | Description                                             | Test Conditions                                                                                                                | Min.       | Тур. | Max.       | Unit       |
|-----------------|-----------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------------|------|------------|------------|
| t <sub>1</sub>  | All Clocks                  | Output Duty Cycle <sup>[12]</sup>                       | $t_1 = t_{1A} \div t_{1B}$                                                                                                     | 45         | 50   | 55         | %          |
| t <sub>2</sub>  | CPUCLK,<br>IOAPIC           | CPU and IOAPIC Clock<br>Rising and Falling Edge<br>Rate | Between 0.6V and 1.8V, V <sub>DDCPU</sub> = 2.5V<br>Between 0.4V and 2.4V, V <sub>DDCPU</sub> = 3.3V<br>CPU clocks at 66.6 MHz | 1.0<br>.8  |      | 4.0<br>4.0 | V/ns       |
| t <sub>2</sub>  | PCI                         | PCI Clock Rising and Falling Edge Rate                  | Between 0.4V and 2.4V, V <sub>DDCPU</sub> = 3.3V                                                                               | .9         |      | 4.0        | V/ns       |
| t <sub>2</sub>  | REF0                        | REF0 Clock Rising and Falling Edge Rate                 | Between 0.8V and 2.4V, V <sub>DDCPU</sub> = 3.3V                                                                               | 1.0        |      | 4.0        | V/ns       |
| t <sub>2</sub>  | SDRAM                       | SDRAM Rising and Fall-<br>ing Edge Rate                 | Between 0.5V and 2.0V<br>SDRAM clocks at 66.6 MHz                                                                              | 1          |      | 4.0        | V/ns       |
| t <sub>2</sub>  | REF1<br>USBCLK<br>IOCLK     | REF1, USB and IO Rising and Falling Edge Rate           | Between 0.4V and 2.4V                                                                                                          | 0.5        |      | 2.0        | V/ns       |
| t <sub>3</sub>  | CPUCLK                      | CPU Clock Rise Time                                     | Between 0.4V and 2.0V, V <sub>DDCPU</sub> = 2.5V<br>Between 0.4V and 2.4V, V <sub>DDCPU</sub> = 3.3V                           | 0.4<br>0.4 |      | 3.0<br>2.0 | ns         |
| t <sub>3</sub>  | USBCLK,<br>IOCLK            | USB Clock and I/O Clock<br>Rise Time                    | Between 0.4V and 2.4V                                                                                                          | 1.0        |      | 4.0        | ns         |
| t <sub>4</sub>  | CPUCLK                      | CPU Clock Fall Time                                     | Between 2.0V and 0.4V, V <sub>DDCPU</sub> = 2.5V<br>Between 2.4V and 0.4V, V <sub>DDCPU</sub> = 3.3V                           | 0.4<br>0.4 |      | 3.0<br>2.0 | ns         |
| t <sub>4</sub>  | USBCLK,<br>IOCLK            | USB Clock and I/O Clock<br>Fall Time                    | Between 2.4V and 0.4V                                                                                                          | 1.0        |      | 4.0        | ns         |
| t <sub>5</sub>  | CPUCLK                      | CPU-CPU Clock Skew                                      | Measured at 1.25V, V <sub>DDCPU</sub> = 2.5V                                                                                   |            | 100  | 250        | ps         |
| t <sub>6</sub>  | CPUCLK,<br>PCICLK           | CPU-PCI Clock Skew (-12)                                | Measured at 1.25V for 2.5V clocks, and at 1.5V for 3.3V clocks                                                                 | 1.0        |      | 4.0        | ns         |
| t <sub>7</sub>  | CPUCLK,<br>SDRAM            | CPU-SDRAM Clock<br>Skew                                 | Measured at 1.25V for 2.5V clocks, and at 1.5V for 3.3V clocks, V <sub>DDCPU</sub> = 2.5V                                      |            |      | 625        | ps         |
| t <sub>8</sub>  | CPUCLK                      | Cycle-Cycle Clock Jitter                                | Measured at 1.25V for 2.5V clocks and at 1.5V for 3.3V clocks, V <sub>DDCPU</sub> =2.5V                                        |            |      | 350        | ps         |
| t <sub>8</sub>  | PCICLK                      | Cycle-Cycle Clock Jitter                                | Measured at 1.5V                                                                                                               |            |      | 500        | ps         |
| t <sub>9</sub>  | CPUCLK,<br>PCICLK,<br>SDRAM | Power-up Time                                           | CPU, PCI, and SDRAM clock stabilization from power-up                                                                          |            |      | 3          | ms         |
| t <sub>10</sub> | CPU, PCI,<br>SDRAM          | Frequency Slew Rate                                     | Rate of change of frequency                                                                                                    |            | 2    |            | MHz/<br>ms |

Document #: 38-07332 Rev. \*A Page 12 of 19



### **Timing Requirement for the SMBus**

| Parameter       | Description                                                                      | Min.   | Max. | Unit |  |
|-----------------|----------------------------------------------------------------------------------|--------|------|------|--|
| t <sub>10</sub> | SCLK Clock Frequency                                                             | 0      | 100  | kHz  |  |
| t <sub>11</sub> | Time the bus must be free before a new transmission can start                    | 4.7    |      | μs   |  |
| t <sub>12</sub> | Hold time start condition. After this period the first clock pulse is generated. | 4      |      | μs   |  |
| t <sub>13</sub> | The LOW period of the clock.                                                     | 4.7    |      | μs   |  |
| t <sub>14</sub> | The HIGH period of the clock.                                                    | 4      |      | μs   |  |
| t <sub>15</sub> | Setup time for start condition. (Only relevant for a repeated start condition.)  | 4.7    |      | μs   |  |
| t <sub>16</sub> | Hold time DATA for CBUS compatible masters. for SMBus devices                    | 5<br>0 |      | μs   |  |
| t <sub>17</sub> | DATA input set-up time                                                           | 250    |      | ns   |  |
| t <sub>18</sub> | Rise time of both SDATA and SCLK inputs                                          |        | 1    | μs   |  |
| t <sub>19</sub> | Fall time of both SDATA and SCLK inputs                                          |        | 300  | ns   |  |
| t <sub>20</sub> | Set-up time for stop condition                                                   | 4.0    |      | μs   |  |

### **Switching Waveforms**

### **Duty Cycle Timing**



### **CPUCLK Outputs HIGH/LOW Time**



### All Outputs Rise/Fall Time



Document #: 38-07332 Rev. \*A Page 13 of 19



### Switching Waveforms (continued)

### **CPU-CPU Clock Skew**



### **CPU-SDRAM Clock Skew**



### **CPU-PCI Clock Skew**







#### Notes:

- CPUCLK on and CPUCLK off latency is 2 or 3 CPUCLK cycles.
   CPU\_STOP may be applied asynchronously. It is synchronized internally.



### Switching Waveforms (continued)



### PWR\_DOWN CPUCLK (Internal) PCICLK (Internal) PWR\_DWN# CPUCLK (External) PCICLK (External) VCO Crystal

Shaded section on the VCO and Crystal waveforms indicates that the VCO and crystal oscillator are active, and there is a valid clock.

### **Timing Requirements for the SMBus**



#### Notes:

- PCICLK on and PCICLK off latency is 1 rising edge of the external PCICLK. PCI\_STOP may be applied asynchronously. It is synchronized internally.



### **Application Information**

Clock traces must be terminated with either series or parallel termination, as is normally done.

### **Application Circuit**



Cd = DECOUPLING CAPACITORS

Ct = OPTIONAL EMI-REDUCING CAPACITORS

CX = OPTIONAL LOAD MATCHING CAPACITOR

Rs = SERIES TERMINATING RESISTORS

### Summary

- A parallel-resonant crystal should be used as the reference to the clock generator. The operating frequency and C<sub>LOAD</sub> of
  this crystal should be as specified in the data sheet. Optional trimming capacitors may be needed if a crystal with a different
  C<sub>LOAD</sub> is used. Footprints can be laid out for flexibility.
- Surface mount, low-ESR, ceramic capacitors should be used for filtering. Typically, these capacitors have a value of 0.1 μF.
   In some cases, smaller value capacitors may be required.
- The value of the series terminating resistor satisfies the following equation, where R<sub>trace</sub> is the loaded characteristic impedance
  of the trace, R<sub>out</sub> is the output impedance of the clock generator (specified in the data sheet), and R<sub>series</sub> is the series terminating
  resistor.

$$R_{\text{series}} \ge R_{\text{trace}} - R_{\text{out}}$$

- Footprints must be laid out for optional EMI-reducing capacitors, which should be placed as close to the terminating resistor
  as is physically possible. Typical values of these capacitors range from 4.7 pF to 22 pF.
- A Ferrite Bead  $\mathbf{may}$  be used to isolate the Board  $V_{DD}$  from the clock generator  $V_{DD}$  island. Ensure that the Ferrite Bead offers greater than  $50\Omega$  impedance at the clock frequency, under loaded DC conditions. Please refer to the application note "Layout and Termination Techniques for Cypress Clock Generators" for more details.
- If a Ferrite Bead is used, a 10 μF- 22 μF tantalum bypass capacitor should be placed close to the Ferrite Bead. This capacitor
  prevents power supply droop during current surges.

Document #: 38-07332 Rev. \*A

[+] Feedback



### **Test Circuit**



Note: All capacitors should be placed as close to each pin as possible.

### **Ordering Information**

| Ordering Code  | Package<br>Name | Package Type | Operating<br>Range |
|----------------|-----------------|--------------|--------------------|
| CY2277APVC-1   | O48             | 48-Pin SSOP  | Commercial         |
| CY2277APAC-1M  | Z48             | 48-Pin TSSOP | Commercial         |
| CY2277APVC-3   | O48             | 48-Pin SSOP  | Commercial         |
| CY2277APAC-7M  | Z48             | 48-Pin TSSOP | Commercial         |
| CY2277APVC-12  | O48             | 48-Pin SSOP  | Commercial         |
| CY2277APAC-12M | Z48             | 48-Pin TSSOP | Commercial         |
| CY2277APVI-12  | O48             | 48-Pin SSOP  | Industrial         |

Intel and Pentium are registered trademarks of Intel Corporation. All product or company names mentioned in this document are the trademarks of their respective holders.

Document #: 38-07332 Rev. \*A Page 17 of 19



### **Package Diagrams**

### 48-Lead Shrunk Small Outline Package O48



### 48-Lead Thin Shrunk Small Outline Package, Type II (6 mm x 12 mm) Z48



0.851 0.950 0.500

BSC

51-85059-B

0.100 0.200

<u>0.508</u> 0.762

-8\*

0.20

SEATING PLANE



Document Title: CY2277A Pentium<sup>®</sup>/II, 6x86, K6 Clock Synthesizer/Driver for Desktop/Mobile PCs with Intel<sup>®</sup> 82430TX and 2 DIMMs or 3 SO-DIMMs
Document Number: 38-07332

| REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change                                             | Description of Change                         |
|------|---------|---------------|----------------------------------------------------------------|-----------------------------------------------|
| **   | 111731  | 12/15/01      | DSG                                                            | Change from Spec number: 38-00612 to 38-07332 |
| *A   | 121855  | 12/14/02      | RBI Power up requirements added to Operating Conditions Inform |                                               |

Document #: 38-07332 Rev. \*A