

### **STL33N60DM2**

# N-channel 600 V, 0.115 Ω typ., 21 A MDmesh™ DM2 Power MOSFET in a PowerFLAT™ 8x8 HV package

Datasheet - production data



Figure 1: Internal schematic diagram



#### **Features**

| Order code  | V <sub>DS</sub> @ T <sub>Jmax</sub> | + R <sub>DS(on)</sub> max |      |
|-------------|-------------------------------------|---------------------------|------|
| STL33N60DM2 | 650 V                               | 0.140 Ω                   | 21 A |

- Fast-recovery body diode
- Extremely low gate charge and input capacitance
- Low on-resistance
- 100% avalanche tested
- Extremely high dv/dt ruggedness
- Zener-protected

### **Applications**

• Switching applications

### Description

This high voltage N-channel Power MOSFET is part of the MDmesh  $^{\text{TM}}$  DM2 fast recovery diode series. It offers very low recovery charge ( $Q_{\text{rr}}$ ) and time ( $t_{\text{rr}}$ ) combined with low  $R_{\text{DS(on)}}$ , rendering it suitable for the most demanding high efficiency converters and ideal for bridge topologies and ZVS phase-shift converters.

Table 1: Device summary

| Order code  | Marking  | Package           | Packaging     |
|-------------|----------|-------------------|---------------|
| STL33N60DM2 | 33N60DM2 | PowerFLAT™ 8x8 HV | Tape and reel |

Contents STL33N60DM2

### Contents

| 1 | Electrical ratings3 |                                           |    |  |  |
|---|---------------------|-------------------------------------------|----|--|--|
| 2 | Electric            | al characteristics                        | 4  |  |  |
|   | 2.1                 | Electrical characteristics (curves)       | 6  |  |  |
| 3 | Test cir            | cuits                                     | 8  |  |  |
| 4 | Packag              | e mechanical data                         | 9  |  |  |
|   | 4.1                 | PowerFLAT™ 8x8 HV package mechanical data | 10 |  |  |
|   | 4.2                 | PowerFLAT™ 8x8 HV packing information     | 12 |  |  |
| 5 | Revisio             | n history                                 | 14 |  |  |

STL33N60DM2 Electrical ratings

# 1 Electrical ratings

Table 2: Absolute maximum ratings

| Symbol                                          | Parameter                                                                                | Value     | Unit |
|-------------------------------------------------|------------------------------------------------------------------------------------------|-----------|------|
| $V_{GS}$                                        | Gate-source voltage                                                                      | ± 25      | V    |
| I <sub>D</sub> <sup>(1)</sup>                   | Drain current (continuous) at T <sub>C</sub> = 25 °C                                     | 21        | Α    |
| I <sub>D</sub> <sup>(1)</sup>                   | Drain current (continuous) at T <sub>C</sub> = 100 °C                                    | 15        | Α    |
| I <sub>DM</sub> <sup>(1)</sup> , <sup>(2)</sup> | Drain current (pulsed)                                                                   | 84        | Α    |
| P <sub>TOT</sub> <sup>(1)</sup>                 | Total dissipation at T <sub>C</sub> = 25 °C                                              | 150       | W    |
| I <sub>AR</sub>                                 | Avalanche current, repetitive or not-repetitive (pulse width limited by $T_{j}max)$      | 4.5       | Α    |
| E <sub>AS</sub>                                 | Single pulse avalanche energy (starting $T_j = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V) | 570       | mJ   |
| dv/dt (3)                                       | Peak diode recovery voltage slope                                                        | 50        | V/ns |
| dv/dt (4)                                       | MOSFET dv/dt ruggedness                                                                  | 50        | V/ns |
| T <sub>stg</sub>                                | Storage temperature range                                                                | 55 to 150 | °C   |
| T <sub>j</sub>                                  | Operating junction temperature range - 55 to 150                                         |           |      |

#### Notes:

Table 3: Thermal data

| Symbol                   | Parameter                                                        | Value | Unit |
|--------------------------|------------------------------------------------------------------|-------|------|
| R <sub>thj-case</sub>    | Thermal resistance junction-case max                             | 0.83  | °C/W |
| R <sub>thj-amb</sub> (1) | R <sub>thj-amb</sub> (1) Thermal resistance junction-ambient max |       | °C/W |

#### Notes:

 $<sup>\</sup>ensuremath{^{(1)}}$  The value is rated according to  $R_{thj\text{-case}}$  and limited by package.

 $<sup>\</sup>ensuremath{^{(2)}}\mbox{Pulse}$  width limited by safe operating area.

 $<sup>^{(3)}</sup>I_{SD} \leq 21$  A, di/dt  $\leq 900$  A/µs,  $V_{DS(peak)} < V_{(BR)DSS}, \ V_{DD} = 400$  V.

 $<sup>^{(4)}</sup>V_{DS} \le 480 \text{ V}.$ 

 $<sup>\</sup>ensuremath{^{(1)}}\!\mbox{When mounted on FR-4 board of inch², 2oz Cu.}$ 

Electrical characteristics STL33N60DM2

### 2 Electrical characteristics

(T<sub>C</sub> = 25 °C unless otherwise specified)

Table 4: On /off states

| Symbol              | Parameter                          | Test conditions                                                         | Min. | Тур.  | Max.  | Unit |
|---------------------|------------------------------------|-------------------------------------------------------------------------|------|-------|-------|------|
| $V_{(BR)DSS}$       | Drain-source<br>breakdown voltage  | $V_{GS} = 0$ , $I_D = 1$ mA                                             | 600  |       |       | V    |
|                     | Zoro goto voltago                  | $V_{GS} = 0, V_{DS} = 600 \text{ V}$                                    |      |       | 1     | μΑ   |
| I <sub>DSS</sub>    | Zero gate voltage drain current    | $V_{GS} = 0,$<br>$V_{DS} = 600 \text{ V}, T_{C} = 125 \text{ °C}^{(1)}$ |      |       | 100   | μΑ   |
| I <sub>GSS</sub>    | Gate-body leakage current          | $V_{DS} = 0, V_{GS} = \pm 25 \text{ V}$                                 |      |       | ±10   | μA   |
| $V_{GS(th)}$        | Gate threshold voltage             | $V_{DS} = V_{GS}, I_{D} = 250 \ \mu A$                                  | 3    | 4     | 5     | V    |
| R <sub>DS(on)</sub> | Static drain-source on- resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 10.5 A                         |      | 0.115 | 0.140 | Ω    |

#### Notes:

Table 5: Dynamic

| Symbol           | Parameter                     | Test conditions                              | Min. | Тур. | Max. | Unit |
|------------------|-------------------------------|----------------------------------------------|------|------|------|------|
| C <sub>iss</sub> | Input capacitance             |                                              | 1    | 1870 | -    | pF   |
| Coss             | Output capacitance            | $V_{DS} = 100 \text{ V}, f = 1 \text{ MHz},$ | -    | 87   | -    | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance  | $V_{GS} = 0$                                 | 1    | 2    | -    | pF   |
| Coss eq. (1)     | Equivalent output capacitance | $V_{DS} = 0$ to 480 V, $V_{GS} = 0$          | ı    | 157  | -    | pF   |
| R <sub>G</sub>   | Intrinsic gate resistance     | f = 1 MHz, I <sub>D</sub> =0 A               | -    | 4.5  | -    | Ω    |
| $Q_g$            | Total gate charge             | $V_{DD} = 480 \text{ V}, I_D = 21 \text{ A}$ | 1    | 43   | -    | nC   |
| $Q_{gs}$         | Gate-source charge            | V <sub>GS</sub> = 10 V                       | -    | 9.8  | -    | nC   |
| $Q_{gd}$         | Gate-drain charge             | (see Figure 15: "Gate charge test circuit")  | -    | 21.4 | -    | nC   |

#### Notes:

<sup>&</sup>lt;sup>(1)</sup>Defined by design, not subject to production test.

 $<sup>^{(1)}</sup>$ Coss eq. is defined as a constant equivalent capacitance giving the same charging time as Coss when VDS increases from 0 to 80% VDSS-

Table 6: Switching times

| Symbol              | Parameter           | Test conditions                                             | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|-------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | $V_{DD} = 300 \text{ V}, I_D = 10.5 \text{ A}$              | -    | 17   | -    | ns   |
| t <sub>r</sub>      | Rise time           | $R_G = 4.7 \Omega, V_{GS} = 10 V$                           | -    | 8    | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time | (see Figure 14: "Switching times test circuit for resistive | -    | 62   | -    | ns   |
| t <sub>f</sub>      | Fall time           | load")                                                      | -    | 9    | -    | ns   |

Table 7: Source drain diode

| Symbol                         | Parameter                     | Test conditions                                                                                                                    | Min. | Тур. | Max. | Unit |
|--------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub> (1)            | Source-drain current          |                                                                                                                                    | -    |      | 21   | Α    |
| I <sub>SDM</sub> (1)(2)        | Source-drain current (pulsed) |                                                                                                                                    | -    |      | 84   | Α    |
| V <sub>SD</sub> <sup>(3)</sup> | Forward on voltage            | I <sub>SD</sub> = 21 A, V <sub>GS</sub> = 0                                                                                        | -    |      | 1.6  | V    |
| t <sub>rr</sub>                | Reverse recovery time         | 04.4 17/19 400.47                                                                                                                  | -    | 120  |      | ns   |
| Q <sub>rr</sub>                | Reverse recovery charge       | I <sub>SD</sub> = 21 A, di/dt = 100 A/μs<br>V <sub>DD</sub> = 100 V (see Figure 16: " Test<br>circuit for inductive load switching | -    | 0.53 |      | μC   |
| I <sub>RRM</sub>               | Reverse recovery current      | and diode recovery times")                                                                                                         | -    | 8.8  |      | Α    |
| t <sub>rr</sub>                | Reverse recovery time         | I <sub>SD</sub> = 21 A, di/dt = 100 A/μs                                                                                           | -    | 316  |      | ns   |
| Q <sub>rr</sub>                | Reverse recovery charge       | $V_{DD}$ = 100 V, $T_j$ = 150 °C<br>(see <i>Figure 16: " Test circuit for</i>                                                      | -    | 2.85 |      | μC   |
| I <sub>RRM</sub>               | Reverse recovery current      | inductive load switching and diode recovery times")                                                                                | -    | 18   |      | Α    |

#### Notes

Table 8: Gate-source Zener diode

| Symbol        | Parameter                     | Test conditions                                     | Min. | Тур. | Max. | Unit |
|---------------|-------------------------------|-----------------------------------------------------|------|------|------|------|
| $V_{(BR)GSO}$ | Gate-source breakdown voltage | $I_{GS} = \pm 250 \mu\text{A},  I_{D} = 0 \text{A}$ | ±30  | -    | -    | V    |

The built-in back-to-back Zener diodes are specifically designed to enhance the ESD performance of the device. The Zener voltage facilitates efficient and cost-effective device integrity protection, thus eliminating the need for additional external componentry.

 $<sup>\</sup>ensuremath{^{(1)}}$  The value is rated according to  $R_{thj\text{-case}}$  and limited by package.

<sup>&</sup>lt;sup>(2)</sup>Pulse width limited by safe operating area

 $<sup>^{(3)}</sup>$ Pulsed: pulse duration = 300  $\mu$ s, duty cycle 1.5%

# 2.2 Electrical characteristics (curves)









STL33N60DM2 Electrical characteristics

Figure 8: Capacitance variations

C GIPD021120151536CVR

10 4

10 1

C CISS

C COSS

C COSS

10 1

10 1

10 1

10 1

10 1

10 1

10 1

10 1

10 2

VDS(V)

Figure 9: Normalized gate threshold voltage vs temperature

V GS(th) GIPD021120151647VTH (norm.)

1.1

1.1

0.9

0.8

0.7

0.6

-75 -25 25 75 125 T (°C)

Figure 10: Normalized on-resistance vs temperature

R<sub>DS(on)</sub> GIPD021120151654RON (norm.)

2.2

1.8

1.4

1

0.6

0.2

-75

-25

25

75

125

T<sub>j</sub> (°C)







Test circuits STL33N60DM2

### 3 Test circuits











# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark.



# 4.1 PowerFLAT™ 8x8 HV package mechanical data

Figure 20: PowerFLAT™ 8x8 HV package outline



Table 9: PowerFLAT™ 8x8 HV mechanical data

| Dim.   | mm   |      |      |  |  |
|--------|------|------|------|--|--|
| Dilli. | Min. | Тур. | Max. |  |  |
| А      | 0.75 | 0.85 | 0.95 |  |  |
| A1     | 0.00 |      | 0.05 |  |  |
| A3     | 0.10 | 0.20 | 0.30 |  |  |
| b      | 0.90 | 1.00 | 1.10 |  |  |
| D      | 7.90 | 8.00 | 8.10 |  |  |
| E      | 7.90 | 8.00 | 8.10 |  |  |
| D2     | 7.10 | 7.20 | 7.30 |  |  |
| E1     | 2.65 | 2.75 | 2.85 |  |  |
| E2     | 4.25 | 4.35 | 4.45 |  |  |
| е      |      | 2.00 |      |  |  |
| L      | 0.40 | 0.50 | 0.60 |  |  |

Figure 21: PowerFLAT™ 8x8 HV footprint





All dimensions are in millimeters.

# 4.2 PowerFLAT™ 8x8 HV packing information

Figure 22: PowerFLAT™ 8x8 HV tape



Figure 23: PowerFLAT™ 8x8 HV package orientation in carrier tape



A.OWIGO COT S.OT

BE DETAIL C

SEE DETAIL C

SEE DETAIL C

SEE DETAIL C

SEE DETAIL C

Figure 24: PowerFLAT™ 8x8 HV reel



Revision history STL33N60DM2

# 5 Revision history

Table 10: Document revision history

| Date        | Revision | Changes                                                                                                                                                    |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 08-Aug-2014 | 1        | First release.                                                                                                                                             |
|             |          | Updated title and internal schematic in cover page.                                                                                                        |
|             |          | Document status promoted from preliminary data to production data.                                                                                         |
| 09-Mar-2016 | 2        | Modified: Table 2: "Absolute maximum ratings", Table 4: "On /off states", Table 5: "Dynamic", Table 6: "Switching times" and Table 7: "Source drain diode" |
|             |          | Added: Section 4.1: "Electrical characteristics (curves)"                                                                                                  |
|             |          | Updated: Section 6.1: "PowerFLAT™ 8x8 HV package mechanical data"                                                                                          |
|             |          | Minor text changes                                                                                                                                         |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved

