

- Meet or Exceed the Requirements of TIA/EIA-422-B, TIA/EIA-485-A† and ITU Recommendations V.11 and X.27
- Operate at Data Rates up to 35 Mbaud
- Four Skew Limits Available:  
SN65ALS176 . . . 15 ns  
SN75ALS176 . . . 10 ns  
SN75ALS176A . . . 7.5 ns  
SN75ALS176B . . . 5 ns
- Designed for Multipoint Transmission on Long Bus Lines in Noisy Environments
- Low Supply-Current Requirements . . . 30 mA Max
- Wide Positive and Negative Input/Output Bus-Voltage Ranges
- Thermal Shutdown Protection
- Driver Positive and Negative Current Limiting
- Receiver Input Hysteresis
- Glitch-Free Power-Up and Power-Down Protection
- Receiver Open-Circuit Fail-Safe Design

D OR P PACKAGE  
(TOP VIEW)



## description

The SN65ALS176 and SN75ALS176 series differential bus transceivers are designed for bidirectional data communication on multipoint bus transmission lines. They are designed for balanced transmission lines and meet TIA/EIA-422-B, TIA/EIA-485-A, and ITU Recommendations V.11 and X.27.

The SN65ALS176 and SN75ALS176 series combine a 3-state, differential line driver and a differential input line receiver, both of which operate from a single 5-V power supply. The driver and receiver have active-high and active-low enables, respectively, that can be connected together externally to function as a direction control. The driver differential outputs and the receiver differential inputs are connected internally to form a differential input/output (I/O) bus port that is designed to offer minimum loading to the bus when the driver is disabled or  $V_{CC} = 0$ . This port features wide positive and negative common-mode voltage ranges, making the device suitable for party-line applications.

The SN65ALS176 is characterized for operation from  $-40^{\circ}\text{C}$  to  $85^{\circ}\text{C}$ . The SN75ALS176 series is characterized for operation from  $0^{\circ}\text{C}$  to  $70^{\circ}\text{C}$ .



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

† These devices meet or exceed the requirements of TIA/EIA-485-A, except for the Generator Contention Test (para. 3.4.2) and the Generator Current Limit (para. 3.4.3). The applied test voltage ranges are  $-6\text{ V}$  to  $8\text{ V}$  for the SN75ALS176, SN75ALS176A, and SN75ALS176B and  $-4\text{ V}$  to  $8\text{ V}$  for the SN65ALS180.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

Copyright © 2000, Texas Instruments Incorporated



POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

# SN65ALS176, SN75ALS176, SN75ALS176A, SN75ALS176B DIFFERENTIAL BUS TRANSCEIVERS

SLLS040H – AUGUST 1987 – REVISED JUNE 2000

## AVAILABLE OPTIONS

| T <sub>A</sub> | t <sub>sk(lim)</sub> <sup>†</sup> | PACKAGED DEVICES                  |                    |
|----------------|-----------------------------------|-----------------------------------|--------------------|
|                |                                   | SMALL OUTLINE<br>(D) <sup>‡</sup> | PLASTIC DIP<br>(P) |
| 0°C to 70°C    | 10                                | SN75ALS176D                       | SN75ALS176P        |
|                | 7.5                               | SN75ALS176AD                      | SN75ALS176AP       |
|                | 5                                 | SN75ALS176BD                      | SN75ALS176BP       |
| –40°C to 85°C  | 15                                | SN65ALS176D                       | SN65ALS176P        |

† This is the maximum range that the driver or receiver delay times vary over temperature,  $V_{CC}$ , and process (device to device).

† The D package is available taped and reeled. Add the suffix R to the device type (e.g., SN75ALS176DR).

## Function Tables

## DRIVER

| DRIVER  |           | OUTPUTS |   |
|---------|-----------|---------|---|
| INPUT D | ENABLE DE | A       | B |
| H       | H         | H       | L |
| L       | H         | L       | H |
| X       | L         | Z       | Z |

H = high level, L = low level, X = irrelevant,  
Z = high impedance

## RECEIVER

| DIFFERENTIAL<br>INPUTS<br>A-B             | ENABLE<br>RE | OUTPUT<br>R |
|-------------------------------------------|--------------|-------------|
| $V_{ID} \geq 0.2 \text{ V}$               | L            | H           |
| $-0.2 \text{ V} < V_{ID} < 0.2 \text{ V}$ | L            | ?           |
| $V_{ID} \leq -0.2 \text{ V}$              | L            | L           |
| X                                         | H            | Z           |
| Inputs open                               | L            | H           |

H = high level, L = low level, X = irrelevant,  
Z = high impedance

## logic symbols



### logic diagram (positive logic)



§ This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12

schematics of inputs and outputs



absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

|                                                                  |                |
|------------------------------------------------------------------|----------------|
| Supply voltage, $V_{CC}$ (see Note 1)                            | 7 V            |
| Voltage range at any bus terminal                                | –7 V to 12 V   |
| Enable input voltage, $V_I$                                      | 5.5 V          |
| Package thermal impedance, $\theta_{JA}$ (see Note 2): D package | 97°C/W         |
| P package                                                        | 85°C/W         |
| Lead temperature 1.6 mm (1/16 inch) from case for 10 seconds     | 260°C          |
| Storage temperature range, $T_{STG}$                             | –65°C to 150°C |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential I/O bus voltage, are with respect to network ground terminal.  
2. The package thermal impedance is calculated in accordance with JESD 51.

# SN65ALS176, SN75ALS176, SN75ALS176A, SN75ALS176B DIFFERENTIAL BUS TRANSCEIVERS

SLLS040H – AUGUST 1987 – REVISED JUNE 2000

## recommended operating conditions (unless otherwise noted)

|                                                                                  |                            | MIN  | NOM | MAX      | UNIT        |
|----------------------------------------------------------------------------------|----------------------------|------|-----|----------|-------------|
| Supply voltage, $V_{CC}$                                                         |                            | 4.75 | 5   | 5.25     | V           |
| Input voltage at any bus terminal (separately or common mode), $V_I$ or $V_{IC}$ |                            |      |     | 12       | V           |
|                                                                                  |                            |      |     | -7       |             |
| High-level input voltage, $V_{IH}$                                               | D, DE, and $\overline{RE}$ | 2    |     |          | V           |
| Low-level input voltage, $V_{IL}$                                                | D, DE, and $\overline{RE}$ |      |     | 0.8      | V           |
| Differential input voltage, $V_{ID}$ (see Note 3)                                |                            |      |     | $\pm 12$ | V           |
| High-level output current, $I_{OH}$                                              | Driver                     |      |     | -60      | mA          |
|                                                                                  | Receiver                   |      |     | -400     | $\mu A$     |
| Low-level output current, $I_{OL}$                                               | Driver                     |      |     | 60       | mA          |
|                                                                                  | Receiver                   |      |     | 8        |             |
| Operating free-air temperature, $T_A$                                            | SN65ALS176                 |      | -40 | 85       | $^{\circ}C$ |
|                                                                                  | SN75ALS176 series          | 0    |     | 70       |             |

NOTE 3: Differential input/output bus voltage is measured at the noninverting terminal A with respect to the inverting terminal B.



POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

DRIVER SECTION

electrical characteristics over recommended ranges of supply voltage and operating free-air temperature range (unless otherwise noted)

| PARAMETER                                                               | TEST CONDITIONS <sup>†</sup>      |                       | MIN                        | TYP <sup>‡</sup> | MAX     | UNIT |
|-------------------------------------------------------------------------|-----------------------------------|-----------------------|----------------------------|------------------|---------|------|
| V <sub>IK</sub> Input clamp voltage                                     | I <sub>I</sub> = -18 mA           |                       |                            |                  | -1.5    | V    |
| V <sub>O</sub> Output voltage                                           | I <sub>O</sub> = 0                |                       | 0                          |                  | 6       | V    |
| V <sub>OD1</sub>   Differential output voltage                          | I <sub>O</sub> = 0                |                       | 1.5                        |                  | 6       | V    |
| V <sub>OD2</sub>   Differential output voltage                          | R <sub>L</sub> = 100 Ω,           | See Figure 1          | 1/2V <sub>OD1</sub> or 2\$ |                  |         | V    |
|                                                                         | R <sub>L</sub> = 54 Ω,            | See Figure 1          | 1.5                        | 2.5              | 5       | V    |
| V <sub>OD3</sub> Differential output voltage                            | V <sub>test</sub> = -7 V to 12 V, | See Figure 2          | 1.5                        |                  | 5       | V    |
| Δ V <sub>OD</sub>   Change in magnitude of differential output voltage¶ | R <sub>L</sub> = 54 Ω or 100 Ω,   | See Figure 1          |                            |                  | ±0.2    | V    |
| V <sub>OC</sub> Common-mode output voltage                              | R <sub>L</sub> = 54 Ω or 100 Ω,   | See Figure 1          |                            |                  | 3<br>-1 | V    |
| Δ V <sub>OC</sub>   Change in magnitude of common-mode output voltage¶  | R <sub>L</sub> = 54 Ω or 100 Ω,   | See Figure 1          |                            |                  | ±0.2    | V    |
| I <sub>O</sub> Output current                                           | Outputs disabled<br>(see Note 4)  | V <sub>O</sub> = 12 V |                            | 1                |         | mA   |
|                                                                         |                                   | V <sub>O</sub> = -7 V |                            |                  | -0.8    |      |
| I <sub>IH</sub> High-level input current                                | V <sub>I</sub> = 2.4 V            |                       |                            | 20               |         | μA   |
| I <sub>IL</sub> Low-level input current                                 | V <sub>I</sub> = 0.4 V            |                       |                            |                  | -400    | μA   |
| I <sub>OS</sub> Short-circuit output current#                           | V <sub>O</sub> = -4 V             | SN65ALS176            |                            |                  | -250    | mA   |
|                                                                         | V <sub>O</sub> = -6 V             | SN75ALS176            |                            |                  | -250    |      |
|                                                                         | V <sub>O</sub> = 0                |                       |                            |                  | -150    |      |
|                                                                         | V <sub>O</sub> = V <sub>CC</sub>  |                       |                            |                  | 250     |      |
|                                                                         | V <sub>O</sub> = 8 V              |                       |                            |                  | 250     |      |
| I <sub>CC</sub> Supply current                                          | No load                           | Outputs enabled       |                            | 23               | 30      | mA   |
|                                                                         |                                   | Outputs disabled      |                            | 19               | 26      |      |

<sup>†</sup> The power-off measurement in TIA/EIA-422-B applies to disabled outputs only and is not applied to combined inputs and outputs.

<sup>‡</sup> All typical values are at V<sub>CC</sub> = 5 V and T<sub>A</sub> = 25°C.

<sup>\$</sup> The minimum V<sub>OD2</sub> with a 100-Ω load is either 1/2 V<sub>OD1</sub> or 2 V, whichever is greater.

<sup>¶</sup> Δ|V<sub>OD</sub>| and Δ|V<sub>OC</sub>| are the changes in magnitude of V<sub>OD</sub> and V<sub>OC</sub>, respectively, that occur when the input is changed from one logic state to the other.

<sup>#</sup> Duration of the short circuit should not exceed one second for this test.

NOTE 4: This applies for power on and power off. Refer to TIA/EIA-485-A for exact conditions. The TIA/EIA-422-B limit does not apply for a combined driver and receiver terminal.

# SN65ALS176, SN75ALS176, SN75ALS176A, SN75ALS176B DIFFERENTIAL BUS TRANSCEIVERS

SLLS040H – AUGUST 1987 – REVISED JUNE 2000

**switching characteristics over recommended ranges of supply voltage and operating free-air temperature range (unless otherwise noted)**

## SN65ALS176

| PARAMETER                                     | TEST CONDITIONS      |                         |              | MIN | TYP† | MAX | UNIT |
|-----------------------------------------------|----------------------|-------------------------|--------------|-----|------|-----|------|
| $t_d(OD)$ Differential output delay time      | $R_L = 54 \Omega$ ,  | $C_L = 50 \text{ pF}$ , | See Figure 3 |     |      | 15  | ns   |
| $t_{sk(p)}$ Pulse skew‡                       | $R_L = 54 \Omega$ ,  | $C_L = 50 \text{ pF}$ , | See Figure 3 |     | 0    | 2   | ns   |
| $t_{sk(lim)}$ Pulse skew§                     | $R_L = 54 \Omega$ ,  | $C_L = 50 \text{ pF}$ , | See Figure 3 |     |      | 15  | ns   |
| $t_t(OD)$ Differential output transition time | $R_L = 54 \Omega$ ,  | $C_L = 50 \text{ pF}$ , | See Figure 3 |     | 8    |     | ns   |
| $t_{PZH}$ Output enable time to high level    | $R_L = 110 \Omega$ , | $C_L = 50 \text{ pF}$ , | See Figure 4 |     |      | 80  | ns   |
| $t_{PZL}$ Output enable time to low level     | $R_L = 110 \Omega$ , | $C_L = 50 \text{ pF}$ , | See Figure 5 |     |      | 30  | ns   |
| $t_{PHZ}$ Output disable time from high level | $R_L = 110 \Omega$ , | $C_L = 50 \text{ pF}$ , | See Figure 4 |     |      | 50  | ns   |
| $t_{PLZ}$ Output disable time from low level  | $R_L = 110 \Omega$ , | $C_L = 50 \text{ pF}$ , | See Figure 5 |     |      | 30  | ns   |

† All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^\circ\text{C}$ .

‡ Pulse skew is defined as the  $|t_{PLH} - t_{PHL}|$  of each channel of the same device.

§ Skew limit is the maximum difference in propagation delay times between any two channels of any two devices.

## SN75ALS176, SN75ALS176A, SN75ALS176B

| PARAMETER                                     | TEST CONDITIONS |                      |                         | MIN          | TYP† | MAX | UNIT |    |
|-----------------------------------------------|-----------------|----------------------|-------------------------|--------------|------|-----|------|----|
| $t_d(OD)$ Differential output delay time      | 'ALS176         | $R_L = 54 \Omega$ ,  | $C_L = 50 \text{ pF}$ , | See Figure 3 | 3    | 8   | 13   | ns |
|                                               | 'ALS176A        |                      |                         |              | 4    | 7   | 11.5 |    |
|                                               | 'ALS176B        |                      |                         |              | 5    | 8   | 10   |    |
| $t_{sk(p)}$ Pulse skew‡                       |                 | $R_L = 54 \Omega$ ,  | $C_L = 50 \text{ pF}$ , | See Figure 3 | 0    | 2   | ns   |    |
| $t_{sk(lim)}$ Pulse skew§                     | 'ALS176         | $R_L = 54 \Omega$ ,  | $C_L = 50 \text{ pF}$ , | See Figure 3 |      | 10  |      | ns |
|                                               | 'ALS176A        |                      |                         |              |      | 7.5 |      |    |
|                                               | 'ALS176B        |                      |                         |              |      | 5   |      |    |
| $t_t(OD)$ Differential output transition time |                 | $R_L = 54 \Omega$ ,  | $C_L = 50 \text{ pF}$ , | See Figure 3 | 8    |     | ns   |    |
| $t_{PZH}$ Output enable time to high level    |                 | $R_L = 110 \Omega$ , | $C_L = 50 \text{ pF}$ , | See Figure 4 |      | 23  | 50   | ns |
| $t_{PZL}$ Output enable time to low level     |                 | $R_L = 110 \Omega$ , | $C_L = 50 \text{ pF}$ , | See Figure 5 |      | 14  | 20   | ns |
| $t_{PHZ}$ Output disable time from high level |                 | $R_L = 110 \Omega$ , | $C_L = 50 \text{ pF}$ , | See Figure 4 |      | 20  | 35   | ns |
| $t_{PLZ}$ Output disable time from low level  |                 | $R_L = 110 \Omega$ , | $C_L = 50 \text{ pF}$ , | See Figure 5 |      | 8   | 17   | ns |

† All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^\circ\text{C}$ .

‡ Pulse skew is defined as the  $|t_{PLH} - t_{PHL}|$  of each channel of the same device.

§ Skew limit is the maximum difference in propagation delay times between any two channels of any two devices.

## SYMBOL EQUIVALENTS

| DATA-SHEET PARAMETER | TIA/EIA-422-B              | TIA/EIA-485-A                          |
|----------------------|----------------------------|----------------------------------------|
| $V_O$                | $V_{oa}, V_{ob}$           | $V_{oa}, V_{ob}$                       |
| $ V_{OD1} $          | $V_o$                      | $V_o$                                  |
| $ V_{OD2} $          | $V_t (R_L = 100 \Omega)$   | $V_t (R_L = 54 \Omega)$                |
| $ V_{OD3} $          | None                       | $V_t$ (test termination measurement 2) |
| $\Delta V_{OD} $     | $  V_t  -  \bar{V}_t  $    | $  V_t  -  \bar{V}_t  $                |
| $V_{OC}$             | $ V_{osl} $                | $ V_{osl} $                            |
| $\Delta V_{OC} $     | $ V_{os} - \bar{V}_{osl} $ | $ V_{os} - \bar{V}_{osl} $             |
| $I_{OS}$             | $ I_{sal},  I_{sbl} $      | None                                   |
| $I_O$                | $ I_{xal},  I_{xbl} $      | $I_{ia}, I_{ib}$                       |



POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

## RECEIVER SECTION

electrical characteristics over recommended ranges of common-mode input voltage, supply voltage, and operating free-air temperature range (unless otherwise noted)

| PARAMETER                                            | TEST CONDITIONS                              |                               | MIN   | TYP†     | MAX | UNIT             |
|------------------------------------------------------|----------------------------------------------|-------------------------------|-------|----------|-----|------------------|
| $V_{IT+}$ Positive-going input threshold voltage     | $V_O = 2.7 \text{ V}$ ,                      | $I_O = -0.4 \text{ mA}$       |       | 0.2      |     | V                |
| $V_{IT-}$ Negative-going input threshold voltage     | $V_O = 0.5 \text{ V}$ ,                      | $I_O = 8 \text{ mA}$          | -0.2‡ |          |     | V                |
| $V_{hys}$ Hysteresis voltage ( $V_{IT+} - V_{IT-}$ ) |                                              |                               |       | 60       |     | mV               |
| $V_{IK}$ Enable-input clamp voltage                  | $I_I = -18 \text{ mA}$                       |                               |       | -1.5     |     | V                |
| $V_{OH}$ High-level output voltage                   | $V_{ID} = 200 \text{ mV}$ ,<br>See Figure 6  | $I_{OH} = -400 \mu\text{A}$ , | 2.7   |          |     | V                |
| $V_{OL}$ Low-level output voltage                    | $V_{ID} = -200 \text{ mV}$ ,<br>See Figure 6 | $I_{OL} = 8 \text{ mA}$ ,     |       | 0.45     |     | V                |
| $I_{OZ}$ High-impedance-state output current         | $V_O = 0.4 \text{ V}$ to $2.4 \text{ V}$     |                               |       | $\pm 20$ |     | $\mu\text{A}$    |
| $V_I$ Line input current                             | Other input = 0 V<br>(see Note 5)            | $V_I = 12 \text{ V}$          |       | 1        |     | mA               |
|                                                      |                                              | $V_I = -7 \text{ V}$          |       | -0.8     |     |                  |
| $I_{IH}$ High-level-enable input current             | $V_{IH} = 2.7 \text{ V}$                     |                               |       | 20       |     | $\mu\text{A}$    |
| $I_{IL}$ Low-level-enable input current              | $V_{IL} = 0.4 \text{ V}$                     |                               |       | -100     |     | $\mu\text{A}$    |
| $r_I$ Input resistance                               |                                              |                               | 12    | 20       |     | $\text{k}\Omega$ |
| $I_{OS}$ Short-circuit output current                | $V_{ID} = 200 \text{ mV}$ ,                  | $V_O = 0$                     | -15   | -85      |     | mA               |
| $I_{CC}$ Supply current                              | No load                                      | Outputs enabled               |       | 23       | 30  | mA               |
|                                                      |                                              | Outputs disabled              |       | 19       | 26  |                  |

† All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^\circ\text{C}$ .

‡ The algebraic convention, in which the less positive (more negative) limit is designated minimum, is used in this data sheet for common-mode input voltage and threshold voltage levels only.

NOTE 5: This applies for power on and power off. Refer to TIA/EIA-485-A for exact conditions.

# SN65ALS176, SN75ALS176, SN75ALS176A, SN75ALS176B DIFFERENTIAL BUS TRANSCEIVERS

SLLS040H – AUGUST 1987 – REVISED JUNE 2000

**switching characteristics over recommended ranges of supply voltage and operating free-air temperature range (unless otherwise noted)**

## SN65ALS176

| PARAMETER                                     | TEST CONDITIONS                                                                       | MIN | TYP <sup>†</sup> | MAX | UNIT |
|-----------------------------------------------|---------------------------------------------------------------------------------------|-----|------------------|-----|------|
| $t_{pd}$ Propagation time                     | $V_{ID} = -1.5 \text{ V to } 1.5 \text{ V}$ , $C_L = 15 \text{ pF}$ ,<br>See Figure 7 |     |                  | 25  | ns   |
| $t_{sk(p)}$ Pulse skew <sup>§</sup>           | $V_{ID} = -1.5 \text{ V to } 1.5 \text{ V}$ , $C_L = 15 \text{ pF}$ ,<br>See Figure 7 |     | 0                | 2   | ns   |
| $t_{sk(lim)}$ Pulse skew <sup>¶</sup>         | $R_L = 54 \Omega$ , $C_L = 50 \text{ pF}$ ,<br>See Figure 3                           |     |                  | 15  | ns   |
| $t_{PZH}$ Output enable time to high level    | $C_L = 15 \text{ pF}$ ,<br>See Figure 8                                               |     | 11               | 18  | ns   |
| $t_{PZL}$ Output enable time to low level     | $C_L = 15 \text{ pF}$ ,<br>See Figure 8                                               |     | 11               | 18  | ns   |
| $t_{PHZ}$ Output disable time from high level | $C_L = 15 \text{ pF}$ ,<br>See Figure 8                                               |     |                  | 50  | ns   |
| $t_{PLZ}$ Output disable time from low level  | $C_L = 15 \text{ pF}$ ,<br>See Figure 8                                               |     |                  | 30  | ns   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^\circ\text{C}$ .

<sup>§</sup> Pulse skew is defined as the  $|t_{PLH} - t_{PHL}|$  of each channel of the same device.

<sup>¶</sup> Skew limit is the maximum difference in propagation delay times between any two channels of any two devices.

## SN75ALS176, SN75ALS176A, SN75ALS176B

| PARAMETER                                     | TEST CONDITIONS                                                                       | MIN  | TYP <sup>†</sup> | MAX  | UNIT |
|-----------------------------------------------|---------------------------------------------------------------------------------------|------|------------------|------|------|
| $t_{pd}$ Propagation time                     | $V_{ID} = -1.5 \text{ V to } 1.5 \text{ V}$ , $C_L = 15 \text{ pF}$ ,<br>See Figure 7 | 9    | 14               | 19   | ns   |
|                                               |                                                                                       | 10.5 | 14               | 18   |      |
|                                               |                                                                                       | 11.5 | 13               | 16.5 |      |
| $t_{sk(p)}$ Pulse skew <sup>‡</sup>           | $V_{ID} = -1.5 \text{ V to } 1.5 \text{ V}$ , $C_L = 15 \text{ pF}$ ,<br>See Figure 7 |      | 0                | 2    | ns   |
| $t_{sk(lim)}$ Pulse skew <sup>§</sup>         | $R_L = 54 \Omega$ , $C_L = 50 \text{ pF}$ ,<br>See Figure 3                           |      | 10               |      | ns   |
|                                               |                                                                                       |      | 7.5              |      |      |
|                                               |                                                                                       |      | 5                |      |      |
| $t_{PZH}$ Output enable time to high level    | $C_L = 15 \text{ pF}$ ,<br>See Figure 8                                               |      | 7                | 14   | ns   |
| $t_{PZL}$ Output enable time to low level     | $C_L = 15 \text{ pF}$ ,<br>See Figure 8                                               |      | 20               | 35   | ns   |
| $t_{PHZ}$ Output disable time from high level | $C_L = 15 \text{ pF}$ ,<br>See Figure 8                                               |      | 20               | 35   | ns   |
| $t_{PLZ}$ Output disable time from low level  | $C_L = 15 \text{ pF}$ ,<br>See Figure 8                                               |      | 8                | 17   | ns   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^\circ\text{C}$ .

<sup>‡</sup> Pulse skew is defined as the  $|t_{PLH} - t_{PHL}|$  of each channel of the same device.

<sup>§</sup> Skew limit is the maximum difference in propagation delay times between any two channels of any two devices.

## PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver  $V_{OD2}$  and  $V_{OC}$

PARAMETER MEASUREMENT INFORMATION



Figure 2. Driver VOD3



Figure 3. Driver Test Circuit and Voltage Waveforms



Figure 4. Driver Test Circuit and Voltage Waveforms

NOTES: A.  $C_L$  includes probe and jig capacitance.  
B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq 6$  ns,  $t_f \leq 6$  ns,  $Z_O = 50 \Omega$ .  
C.  $t_d(OD) = t_d(ODH)$  or  $t_d(ODL)$

# SN65ALS176, SN75ALS176, SN75ALS176A, SN75ALS176B DIFFERENTIAL BUS TRANSCEIVERS

SLLS040H – AUGUST 1987 – REVISED JUNE 2000

## PARAMETER MEASUREMENT INFORMATION



NOTES: A.  $C_L$  includes probe and jig capacitance.  
B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq 6$  ns,  $t_f \leq 6$  ns,  $Z_O = 50 \Omega$ .

Figure 5. Driver Test Circuit and Voltage Waveforms



Figure 6. Receiver  $V_{OH}$  and  $V_{OL}$  Test Circuit



NOTES: A.  $C_L$  includes probe and jig capacitance.  
B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq 6$  ns,  $t_f \leq 6$  ns,  $Z_O = 50 \Omega$ .  
C.  $t_{pd} = t_{PLH}$  or  $t_{PHL}$

Figure 7. Receiver Test Circuit and Voltage Waveforms

PARAMETER MEASUREMENT INFORMATION



NOTES: A.  $C_L$  includes probe and jig capacitance.  
B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq 6$  ns,  $t_f \leq 6$  ns,  $Z_O = 50 \Omega$ .

Figure 8. Receiver Test Circuit and Voltage Waveforms

# SN65ALS176, SN75ALS176, SN75ALS176A, SN75ALS176B DIFFERENTIAL BUS TRANSCEIVERS

SLLS040H – AUGUST 1987 – REVISED JUNE 2000

## TYPICAL CHARACTERISTICS<sup>†</sup>



Figure 9



Figure 10



Figure 11

<sup>†</sup> Operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied.

RECEIVER TYPICAL CHARACTERISTICS†



Figure 12



Figure 13



Figure 14



Figure 15

† Operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied.

# SN65ALS176, SN75ALS176, SN75ALS176A, SN75ALS176B DIFFERENTIAL BUS TRANSCEIVERS

SLLS040H – AUGUST 1987 – REVISED JUNE 2000

## TYPICAL CHARACTERISTICS<sup>†</sup>



Figure 16



Figure 17

<sup>†</sup> Operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied.

## APPLICATION INFORMATION



NOTE A: The line should terminate at both ends in its characteristic impedance ( $R_T = Z_O$ ). Stub lengths off the main line should be kept as short as possible.

Figure 18. Typical Application Circuit

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products           | Applications                                                                                |
|--------------------|---------------------------------------------------------------------------------------------|
| Amplifiers         | <a href="http://amplifier.ti.com">amplifier.ti.com</a>                                      |
| Data Converters    | <a href="http://dataconverter.ti.com">dataconverter.ti.com</a>                              |
| DSP                | <a href="http://dsp.ti.com">dsp.ti.com</a>                                                  |
| Interface          | <a href="http://interface.ti.com">interface.ti.com</a>                                      |
| Logic              | <a href="http://logic.ti.com">logic.ti.com</a>                                              |
| Power Mgmt         | <a href="http://power.ti.com">power.ti.com</a>                                              |
| Microcontrollers   | <a href="http://microcontroller.ti.com">microcontroller.ti.com</a>                          |
| Low Power Wireless | <a href="http://www.ti.com/lpw">www.ti.com/lpw</a>                                          |
|                    | Audio <a href="http://www.ti.com/audio">www.ti.com/audio</a>                                |
|                    | Automotive <a href="http://www.ti.com/automotive">www.ti.com/automotive</a>                 |
|                    | Broadband <a href="http://www.ti.com/broadband">www.ti.com/broadband</a>                    |
|                    | Digital Control <a href="http://www.ti.com/digitalcontrol">www.ti.com/digitalcontrol</a>    |
|                    | Military <a href="http://www.ti.com/military">www.ti.com/military</a>                       |
|                    | Optical Networking <a href="http://www.ti.com/opticalnetwork">www.ti.com/opticalnetwork</a> |
|                    | Security <a href="http://www.ti.com/security">www.ti.com/security</a>                       |
|                    | Telephony <a href="http://www.ti.com/telephony">www.ti.com/telephony</a>                    |
|                    | Video & Imaging <a href="http://www.ti.com/video">www.ti.com/video</a>                      |
|                    | Wireless <a href="http://www.ti.com/wireless">www.ti.com/wireless</a>                       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2007, Texas Instruments Incorporated

**PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|--------------|-----------------|------|-------------|-------------------------|------------------|------------------------------|
| SN65ALS176D      | ACTIVE                | SOIC         | D               | 8    | 75          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65ALS176DE4    | ACTIVE                | SOIC         | D               | 8    | 75          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65ALS176DG4    | ACTIVE                | SOIC         | D               | 8    | 75          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65ALS176DR     | ACTIVE                | SOIC         | D               | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65ALS176DRE4   | ACTIVE                | SOIC         | D               | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65ALS176DRG4   | ACTIVE                | SOIC         | D               | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65ALS176P      | OBsolete              | PDIP         | P               | 8    |             | TBD                     | Call TI          | Call TI                      |
| SN75ALS176AD     | ACTIVE                | SOIC         | D               | 8    | 75          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176ADE4   | ACTIVE                | SOIC         | D               | 8    | 75          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176ADG4   | ACTIVE                | SOIC         | D               | 8    | 75          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176ADR    | ACTIVE                | SOIC         | D               | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176ADRE4  | ACTIVE                | SOIC         | D               | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176ADRG4  | ACTIVE                | SOIC         | D               | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176AP     | ACTIVE                | PDIP         | P               | 8    | 50          | Pb-Free (RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| SN75ALS176APE4   | ACTIVE                | PDIP         | P               | 8    | 50          | Pb-Free (RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| SN75ALS176BD     | ACTIVE                | SOIC         | D               | 8    | 75          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176BDE4   | ACTIVE                | SOIC         | D               | 8    | 75          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176BDG4   | ACTIVE                | SOIC         | D               | 8    | 75          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176BDR    | ACTIVE                | SOIC         | D               | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176BDRE4  | ACTIVE                | SOIC         | D               | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176BDRG4  | ACTIVE                | SOIC         | D               | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176BP     | ACTIVE                | PDIP         | P               | 8    | 50          | Pb-Free (RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| SN75ALS176BPE4   | ACTIVE                | PDIP         | P               | 8    | 50          | Pb-Free (RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| SN75ALS176D      | ACTIVE                | SOIC         | D               | 8    | 75          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176DE4    | ACTIVE                | SOIC         | D               | 8    | 75          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|--------------|-----------------|------|-------------|-------------------------|------------------|------------------------------|
| SN75ALS176DG4    | ACTIVE                | SOIC         | D               | 8    | 75          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176DR     | ACTIVE                | SOIC         | D               | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176DRE4   | ACTIVE                | SOIC         | D               | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176DRG4   | ACTIVE                | SOIC         | D               | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176P      | ACTIVE                | PDIP         | P               | 8    | 50          | Pb-Free (RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| SN75ALS176PE4    | ACTIVE                | PDIP         | P               | 8    | 50          | Pb-Free (RoHS)          | CU NIPDAU        | N / A for Pkg Type           |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|---------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| SN65ALS176DR  | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| SN75ALS176ADR | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| SN75ALS176BDR | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| SN75ALS176DR  | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65ALS176DR  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| SN75ALS176ADR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| SN75ALS176BDR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| SN75ALS176DR  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |

D (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

△C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.

△D Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.

E. Reference JEDEC MS-012 variation AA.

P (R-PDIP-T8)

PLASTIC DUAL-IN-LINE



NOTES: A. All linear dimensions are in inches (millimeters).  
 B. This drawing is subject to change without notice.  
 C. Falls within JEDEC MS-001

For the latest package information, go to [http://www.ti.com/sc/docs/package/pkg\\_info.htm](http://www.ti.com/sc/docs/package/pkg_info.htm)

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)         | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples                                                                         |
|------------------|---------------|--------------|--------------------|------|----------------|-------------------------|-------------------------|----------------------|--------------|-------------------------|---------------------------------------------------------------------------------|
| SN65ALS176D      | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -40 to 85    | 65A176                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65ALS176DE4    | ACTIVE        | SOIC         | D                  | 8    |                | TBD                     | Call TI                 | Call TI              | -40 to 85    |                         | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65ALS176DG4    | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -40 to 85    | 65A176                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65ALS176DR     | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -40 to 85    | 65A176                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65ALS176DRE4   | ACTIVE        | SOIC         | D                  | 8    |                | TBD                     | Call TI                 | Call TI              | -40 to 85    |                         | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65ALS176DRG4   | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -40 to 85    | 65A176                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65ALS176P      | OBsolete      | PDIP         | P                  | 8    |                | TBD                     | Call TI                 | Call TI              | -40 to 85    |                         |                                                                                 |
| SN75ALS176AD     | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | 0 to 70      | 7A176A                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75ALS176ADG4   | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | 0 to 70      | 7A176A                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75ALS176ADR    | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | 0 to 70      | 7A176A                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75ALS176ADRE4  | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | 0 to 70      | 7A176A                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75ALS176ADRG4  | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | 0 to 70      | 7A176A                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75ALS176AP     | ACTIVE        | PDIP         | P                  | 8    | 50             | Pb-Free (RoHS)          | CU NIPDAU               | N / A for Pkg Type   | 0 to 70      | 75ALS176A               | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75ALS176BD     | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | 0 to 70      | 7A176B                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75ALS176BDG4   | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | 0 to 70      | 7A176B                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75ALS176BDR    | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | 0 to 70      | 7A176B                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75ALS176BDRE4  | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | 0 to 70      | 7A176B                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75ALS176BDRG4  | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | 0 to 70      | 7A176B                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2)         | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples                                                                         |
|------------------|---------------|--------------|-----------------|------|-------------|-------------------------|-------------------------|----------------------|--------------|-------------------------|---------------------------------------------------------------------------------|
| SN75ALS176BP     | ACTIVE        | PDIP         | P               | 8    | 50          | Pb-Free (RoHS)          | CU NIPDAU               | N / A for Pkg Type   | 0 to 70      | 75ALS176B               | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75ALS176D      | ACTIVE        | SOIC         | D               | 8    | 75          | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | 0 to 70      | 75A176                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75ALS176DR     | ACTIVE        | SOIC         | D               | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | 0 to 70      | 75A176                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75ALS176P      | ACTIVE        | PDIP         | P               | 8    | 50          | Pb-Free (RoHS)          | CU NIPDAU               | N / A for Pkg Type   | 0 to 70      | 75ALS176                | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75ALS176PE4    | ACTIVE        | PDIP         | P               | 8    | 50          | Pb-Free (RoHS)          | CU NIPDAU               | N / A for Pkg Type   | 0 to 70      | 75ALS176                | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

## PACKAGE OPTION ADDENDUM

10-Jun-2014

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|---------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| SN65ALS176DR  | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| SN75ALS176ADR | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| SN75ALS176BDR | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| SN75ALS176DR  | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65ALS176DR  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| SN75ALS176ADR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| SN75ALS176BDR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| SN75ALS176DR  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |

P (R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).  
 B. This drawing is subject to change without notice.  
 C. Falls within JEDEC MS-001 variation BA.

4040082/E 04/2010

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

△C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0.15) each side.

△D Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0.43) each side.

E. Reference JEDEC MS-012 variation AA.

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Stencil Openings  
(Note D)Example  
Non Soldermask Defined PadExample  
Pad Geometry  
(See Note C)Example  
Solder Mask Opening  
(See Note E)

4211283-2/E 08/12

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     | Applications                                                                         |
|------------------------------|--------------------------------------------------------------------------------------|
| Audio                        | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                               |
| Amplifiers                   | <a href="http://amplifier.ti.com">amplifier.ti.com</a>                               |
| Data Converters              | <a href="http://dataconverter.ti.com">dataconverter.ti.com</a>                       |
| DLP® Products                | <a href="http://www.dlp.com">www.dlp.com</a>                                         |
| DSP                          | <a href="http://dsp.ti.com">dsp.ti.com</a>                                           |
| Clocks and Timers            | <a href="http://www.ti.com/clocks">www.ti.com/clocks</a>                             |
| Interface                    | <a href="http://interface.ti.com">interface.ti.com</a>                               |
| Logic                        | <a href="http://logic.ti.com">logic.ti.com</a>                                       |
| Power Mgmt                   | <a href="http://power.ti.com">power.ti.com</a>                                       |
| Microcontrollers             | <a href="http://microcontroller.ti.com">microcontroller.ti.com</a>                   |
| RFID                         | <a href="http://www.ti-rfid.com">www.ti-rfid.com</a>                                 |
| OMAP Applications Processors | <a href="http://www.ti.com/omap">www.ti.com/omap</a>                                 |
| Wireless Connectivity        | <a href="http://www.ti.com/wirelessconnectivity">www.ti.com/wirelessconnectivity</a> |
|                              | <b>TI E2E Community</b>                                                              |
|                              | <a href="http://e2e.ti.com">e2e.ti.com</a>                                           |