

# **Octal 3-State Noninverting Buffer/Line Driver/ Line Receiver with LSTTL-Compatible Inputs High-Performance Silicon-Gate CMOS**

The MC54/74HCT241A is identical in pinout to the LS241. This device may be used as a level converter for interfacing TTL or NMOS outputs to High-Speed CMOS inputs. The HCT241A is an octal noninverting buffer/line driver/line receiver designed to be used with 3-state memory address drivers, clock drivers, and other bus-oriented systems. The device has non-inverted outputs and two output enables. Enable A is active-low and Enable B is active-high.

The HCT241A is similar in function to the HCT244. See also HCT240.

- Output Drive Capability: 15 LSTTL Loads
- TTL/NMOS-Compatible Input Levels
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 4.5 to 5.5 V
- Low Input Current: 1  $\mu$ A
- In Compliance with the Requirements Defined by JEDEC Standard No. 7A
- Chip Complexity: 118 FETs or 29.5 Equivalent Gates

LOGIC DIAGRAM



# MC54/74HCT241A



**J SUFFIX  
CERAMIC PACKAGE  
CASE 732-03**



**N SUFFIX**  
PLASTIC PACKAGE  
CASE 738-03



**DW SUFFIX**  
SOIC PACKAGE  
CASE 751D-04

## ORDERING INFORMATION

MC54HCTXXXAJ Ceramic  
MC74HCTXXXAN Plastic  
MC74HCTXXXADW SOIC

## PIN ASSIGNMENT

|          |    |    |                 |
|----------|----|----|-----------------|
| ENABLE A | 1  | 20 | V <sub>CC</sub> |
| A1       | 2  | 19 | ENABLE B        |
| YB4      | 3  | 18 | YA1             |
| A2       | 4  | 17 | B4              |
| YB3      | 5  | 16 | YA2             |
| A3       | 6  | 15 | B3              |
| YB2      | 7  | 14 | YA3             |
| A4       | 8  | 13 | B2              |
| YB1      | 9  | 12 | YA4             |
| GND      | 10 | 11 | B1              |

## FUNCTION TABLE

| Inputs   |   | Output |
|----------|---|--------|
| Enable A | A | YA     |
| L        | L | L      |
| L        | H | H      |
| H        | X | Z      |

| Inputs   |   | Output |
|----------|---|--------|
| Enable B | B | YB     |
| H        | L | L      |
| H        | H | H      |
| L        | X | Z      |

Z = high impedance

X = don't care

## MAXIMUM RATINGS\*

| Symbol    | Parameter                                                                                         | Value                   | Unit |
|-----------|---------------------------------------------------------------------------------------------------|-------------------------|------|
| $V_{CC}$  | DC Supply Voltage (Referenced to GND)                                                             | – 0.5 to + 7.0          | V    |
| $V_{in}$  | DC Input Voltage (Referenced to GND)                                                              | – 0.5 to $V_{CC}$ + 0.5 | V    |
| $V_{out}$ | DC Output Voltage (Referenced to GND)                                                             | – 0.5 to $V_{CC}$ + 0.5 | V    |
| $I_{in}$  | DC Input Current, per Pin                                                                         | ± 20                    | mA   |
| $I_{out}$ | DC Output Current, per Pin                                                                        | ± 35                    | mA   |
| $I_{CC}$  | DC Supply Current, $V_{CC}$ and GND Pins                                                          | ± 75                    | mA   |
| $P_D$     | Power Dissipation in Still Air, Plastic or Ceramic DIP†<br>SOIC Package†                          | 750<br>500              | mW   |
| $T_{stg}$ | Storage Temperature                                                                               | – 65 to + 150           | °C   |
| $T_L$     | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP or SOIC Package)<br>(Ceramic DIP) | 260<br>300              | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $GND \leq (V_{in} \text{ or } V_{out}) \leq V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

\* Maximum Ratings are those values beyond which damage to the device may occur.

Functional operation should be restricted to the Recommended Operating Conditions.

†Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C

Ceramic DIP: – 10 mW/°C from 100° to 125°C

SOIC Package: – 7 mW/°C from 65° to 125°C

For high frequency or heavy load considerations, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

## RECOMMENDED OPERATING CONDITIONS

| Symbol            | Parameter                                            | Min  | Max      | Unit |
|-------------------|------------------------------------------------------|------|----------|------|
| $V_{CC}$          | DC Supply Voltage (Referenced to GND)                | 4.5  | 5.5      | V    |
| $V_{in}, V_{out}$ | DC Input Voltage, Output Voltage (Referenced to GND) | 0    | $V_{CC}$ | V    |
| $T_A$             | Operating Temperature, All Package Types             | – 55 | + 125    | °C   |
| $t_r, t_f$        | Input Rise and Fall Time (Figure 1)                  | 0    | 500      | ns   |

## DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

| Symbol   | Parameter                                      | Test Conditions                                                                                              | $V_{CC}$<br>V | Guaranteed Limit |            |            | Unit |
|----------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------|------------------|------------|------------|------|
|          |                                                |                                                                                                              |               | – 55 to<br>25°C  | ≤ 85°C     | ≤ 125°C    |      |
| $V_{IH}$ | Minimum High-Level Input Voltage               | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \leq 20 \mu\text{A}$                      | 4.5<br>5.5    | 2<br>2           | 2<br>2     | 2<br>2     | V    |
| $V_{IL}$ | Maximum Low-Level Input Voltage                | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \leq 20 \mu\text{A}$                      | 4.5<br>5.5    | 0.8<br>0.8       | 0.8<br>0.8 | 0.8<br>0.8 | V    |
| $V_{OH}$ | Minimum High-Level Output Voltage              | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \leq 20 \mu\text{A}$                                      | 4.5<br>5.5    | 4.4<br>5.4       | 4.4<br>5.4 | 4.4<br>5.4 | V    |
|          |                                                | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \leq 6 \text{ mA}$                                        | 4.5           | 3.98             | 3.84       | 3.7        |      |
| $V_{OL}$ | Maximum Low-Level Output Voltage               | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \leq 20 \mu\text{A}$                                      | 4.5<br>5.5    | 0.1<br>0.1       | 0.1<br>0.1 | 0.1<br>0.1 | V    |
|          |                                                | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \leq 6 \text{ mA}$                                        | 4.5           | 0.26             | 0.33       | 0.4        |      |
| $I_{in}$ | Maximum Input Leakage Current                  | $V_{in} = V_{CC} \text{ or } GND$                                                                            | 5.5           | ± 0.1            | ± 1.0      | ± 1.0      | μA   |
| $I_{OZ}$ | Maximum Three-State Leakage Current            | Output in High-Impedance State<br>$V_{in} = V_{IL} \text{ or } V_{IH}$<br>$V_{out} = V_{CC} \text{ or } GND$ | 5.5           | ± 0.5            | ± 5.0      | ± 10       | μA   |
| $I_{CC}$ | Maximum Quiescent Supply Current (per Package) | $V_{in} = V_{CC} \text{ or } GND$<br>$I_{out} = 0 \mu\text{A}$                                               | 5.5           | 4                | 40         | 160        | μA   |

|                 |                                     |                                                                                                    |     |                            |                                              |    |
|-----------------|-------------------------------------|----------------------------------------------------------------------------------------------------|-----|----------------------------|----------------------------------------------|----|
| $\Delta I_{CC}$ | Additional Quiescent Supply Current | $V_{in} = 2.4$ V, Any One Input<br>$V_{in} = V_{CC}$ or GND, Other Inputs<br>$I_{out} = 0$ $\mu$ A | 5.5 | $\geq -55^{\circ}\text{C}$ | $25^{\circ}\text{C to } 125^{\circ}\text{C}$ |    |
|                 |                                     |                                                                                                    |     | 2.9                        | 2.4                                          | mA |

## NOTES:

1. Information on typical parametric values along with frequency or heavy load considerations can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).
2. Total Supply Current =  $I_{CC} + \Sigma \Delta I_{CC}$ .

AC ELECTRICAL CHARACTERISTICS ( $V_{CC} = 5.0 \text{ V} \pm 10\%$ ,  $C_L = 50 \text{ pF}$ , Input  $t_r = t_f = 6 \text{ ns}$ )

| Symbol                | Parameter                                                               | Guaranteed Limit |        |         | Unit |
|-----------------------|-------------------------------------------------------------------------|------------------|--------|---------|------|
|                       |                                                                         | –55 to 25°C      | ≤ 85°C | ≤ 125°C |      |
| $t_{PLH}$ , $t_{PHL}$ | Maximum Propagation Delay, A to YA or B to YB (Figures 1 and 3)         | 23               | 29     | 35      | ns   |
| $t_{PLZ}$ , $t_{PHZ}$ | Maximum Propagation Delay, Output Enable to YA or YB (Figures 2 and 4)  | 30               | 38     | 45      | ns   |
| $t_{PZL}$ , $t_{PZH}$ | Maximum Propagation Delay, Output Enable to YA or YB (Figures 2 and 4)  | 26               | 33     | 39      | ns   |
| $t_{TLH}$ , $t_{THL}$ | Maximum Output Transition Time, Any Output (Figures 1 and 3)            | 12               | 15     | 18      | ns   |
| $C_{in}$              | Maximum Input Capacitance                                               | 10               | 10     | 10      | pF   |
| $C_{out}$             | Maximum Three-State Output Capacitance (Output in High-Impedance State) | 15               | 15     | 15      | pF   |

NOTE: For propagation delays with loads other than 50 pF, and information on typical parametric values, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

| CPD | Power Dissipation Capacitance (Per Enabled Output)* | Typical @ 25°C, $V_{CC} = 5.0 \text{ V}$ |    |
|-----|-----------------------------------------------------|------------------------------------------|----|
|     |                                                     | 55                                       | pF |

\* Used to determine the no-load dynamic power consumption:  $P_D = CPD V_{CC}^2 f + I_{CC} V_{CC}$ . For load considerations, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

## SWITCHING WAVEFORMS



Figure 1.



Figure 2.



\* Includes all probe and jig capacitance

Figure 3. Test Circuit



\* Includes all probe and jig capacitance

Figure 4. Test Circuit

## LOGIC DETAIL



## OUTLINE DIMENSIONS

**J SUFFIX**  
 CERAMIC PACKAGE  
 CASE 732-03  
 ISSUE E


NOTES:

1. LEADS WITHIN 0.25 (0.010) DIAMETER, TRUE POSITION AT SEATING PLANE, AT MAXIMUM MATERIAL CONDITION.
2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
3. DIMENSIONS A AND B INCLUDE MENISCUS.

| DIM | MILLIMETERS |       | INCHES    |       |
|-----|-------------|-------|-----------|-------|
|     | MIN         | MAX   | MIN       | MAX   |
| A   | 23.88       | 25.15 | 0.940     | 0.990 |
| B   | 6.60        | 7.49  | 0.260     | 0.295 |
| C   | 3.81        | 5.08  | 0.150     | 0.200 |
| D   | 0.38        | 0.56  | 0.015     | 0.022 |
| F   | 1.40        | 1.65  | 0.055     | 0.065 |
| G   | 2.54 BSC    |       | 0.100 BSC |       |
| H   | 0.51        | 1.27  | 0.020     | 0.050 |
| J   | 0.20        | 0.30  | 0.008     | 0.012 |
| K   | 3.18        | 4.06  | 0.125     | 0.160 |
| L   | 7.62 BSC    |       | 0.300 BSC |       |
| M   | 0°          | 15°   | 0°        | 15°   |
| N   | 0.25        | 1.02  | 0.010     | 0.040 |

**N SUFFIX**  
 PLASTIC PACKAGE  
 CASE 738-03  
 ISSUE E


NOTES:

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: INCH.
3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.
4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.

| DIM | INCHES    |       | MILLIMETERS |       |
|-----|-----------|-------|-------------|-------|
|     | MIN       | MAX   | MIN         | MAX   |
| A   | 1.010     | 1.070 | 25.66       | 27.17 |
| B   | 0.240     | 0.260 | 6.10        | 6.60  |
| C   | 0.150     | 0.180 | 3.81        | 4.57  |
| D   | 0.015     | 0.022 | 0.39        | 0.55  |
| E   | 0.050 BSC |       | 1.27 BSC    |       |
| F   | 0.050     | 0.070 | 1.27        | 1.77  |
| G   | 0.100 BSC |       | 2.54 BSC    |       |
| J   | 0.008     | 0.015 | 0.21        | 0.38  |
| K   | 0.110     | 0.140 | 2.80        | 3.55  |
| L   | 0.300 BSC |       | 7.62 BSC    |       |
| M   | 0°        | 15°   | 0°          | 15°   |
| N   | 0.020     | 0.040 | 0.51        | 1.01  |

**DW SUFFIX**  
 PLASTIC SOIC PACKAGE  
 CASE 751D-04  
 ISSUE E


NOTES:

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
4. MAXIMUM MOLD PROTRUSION 0.150 (0.006) PER SIDE.
5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION, ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION.

| DIM | MILLIMETERS |       | INCHES    |       |
|-----|-------------|-------|-----------|-------|
|     | MIN         | MAX   | MIN       | MAX   |
| A   | 12.65       | 12.95 | 0.499     | 0.510 |
| B   | 7.40        | 7.60  | 0.292     | 0.299 |
| C   | 2.35        | 2.65  | 0.093     | 0.104 |
| D   | 0.35        | 0.49  | 0.014     | 0.019 |
| F   | 0.50        | 0.90  | 0.020     | 0.035 |
| G   | 1.27 BSC    |       | 0.050 BSC |       |
| J   | 0.25        | 0.32  | 0.010     | 0.012 |
| K   | 0.10        | 0.25  | 0.004     | 0.009 |
| M   | 0°          | 7°    | 0°        | 7°    |
| P   | 10.05       | 10.55 | 0.395     | 0.415 |
| R   | 0.25        | 0.75  | 0.010     | 0.029 |

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and  are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

Mfax is a trademark of Motorola, Inc.

**How to reach us:**

**USA/EUROPE/Locations Not Listed:** Motorola Literature Distribution;  
P.O. Box 5405, Denver, Colorado 80217. 303-675-2140 or 1-800-441-2447

**JAPAN:** Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, 6F Seibu-Butsuryu-Center,  
3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 81-3-3521-8315

**Mfax™:** RMFAX0@email.sps.mot.com – TOUCHTONE 602-244-6609  
– US & Canada ONLY 1-800-774-1848

**ASIA/PACIFIC:** Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park,  
51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298

**INTERNET:** <http://www.mot.com/SPS/>