

www.ti.com

# Low Noise, High-Bandwidth PSRR Low-Dropout 150mA Linear Regulator in SC70-5

#### **FEATURES**

- 150mA Low-Dropout Regulator with Enable
- Low I<sub>o</sub>: 50μA (typical)
- Available in Multiple Output Versions:
  - Fixed Output with Voltages from 0.9V to 3.3V Using Innovative Factory EEPROM Programming
  - Adjustable Output Voltage from 0.9V to 6.2V
- Ultra-High PSRR:
  - 70dB at 1kHz, 67dB at 100kHz and 45dB at 1MHz
- Low Noise: 30μV typical (100Hz to 100kHz)
- Stable with a 1.0μF Ceramic Capacitor
- Excellent Load/Line Transient Response
- 3% Overall Accuracy (over Load/Line/Temp)
- Over-Current and Over-Temperature Protection
- Very Low Dropout: 170mV Typical at 150mA
- Small SC70-5 and 2mm x 2mm SON-6 (Q2 2006) Packages

#### **APPLICATIONS**

- Mobile Phone Handsets
- Wireless LAN, Bluetooth™
- PDAs and Smartphones

#### DESCRIPTION

The TPS717xx family of low-dropout (LDO), low-power linear regulators offers very high power supply rejection (PSRR) while maintaining very low 50µA ground current in an ultra-small, five-pin SC70 package. The family uses an advanced BiCMOS process and a PMOSFET pass device to achieve fast start-up, very low noise, excellent transient response, and excellent PSRR performance. The TPS717xx is stable with a 1.0µF ceramic output capacitor, and uses a precision voltage reference and feedback loop to achieve a worst-case accuracy of 3% over all load, line, process, and temperature variations. It is fully specified from  $T_{\perp} = -40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$  and is offered in a small, five-pin SC70 package, which is ideal for small form factor portable equipment such as wireless handsets and PDAs.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Bluetooth is a trademark of Bluetooth SIG, Inc.

All other trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION(1)

| PRODUCT                     | V <sub>OUT</sub> <sup>(2)</sup>                                                                                                        |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| TPS717 <b>xx<i>yyyz</i></b> | XX is nominal output voltage (for example, 28 = 2.8V, 285 = 2.85V, 01 = Adjustable). YYY is package designator. Z is package quantity. |

- (1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.
- (2) Output voltages from 0.9V to 3.3V in 50mV increments are available through the use of innovative factory EEPROM programming; minimum order quantities may apply. Contact factory for details and availability.

#### **ABSOLUTE MAXIMUM RATINGS**

Over operating temperature range (unless otherwise noted)<sup>(1)</sup>. All voltages are with respect to GND.

| PARAMETER                                                       | TPS717xx                        | UNIT |  |
|-----------------------------------------------------------------|---------------------------------|------|--|
| Input voltage range, V <sub>IN</sub>                            | -0.3 to +7.0                    | V    |  |
| Feedback input voltage range, V <sub>FB</sub> , V <sub>NR</sub> | -0.3 to +3.6                    | V    |  |
| Enable voltage range, V <sub>EN</sub>                           | $-0.3$ to $V_{IN} + 0.3V^{(2)}$ | V    |  |
| Output voltage range, V <sub>OUT</sub>                          | -0.3 to +7.0                    | V    |  |
| Maximum output current, I <sub>OUT</sub>                        | Internally limited              |      |  |
| Continuous total power dissipation, P <sub>DISS</sub>           | See Dissipation Ratings Table   |      |  |
| Junction temperature range, T <sub>J</sub>                      | -55 to +150                     | °C   |  |
| Storage junction temperature range , T <sub>STG</sub>           | -55 to +150                     | °C   |  |
| ESD rating, HBM                                                 | 2                               | kV   |  |
| ESD rating, CDM                                                 | 500                             | V    |  |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

#### **DISSIPATION RATINGS**

| BOARD                 | PACKAGE | $R_{	heta JC}$ | $R_{\theta JA}$ | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> < 25°C | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|-----------------------|---------|----------------|-----------------|------------------------------------------------|-----------------------|-----------------------|-----------------------|
| Low-K <sup>(1)</sup>  | DCK     | 165°C/W        | 395°C/W         | 2.5mW/°C                                       | 250mW                 | 140mW                 | 100mW                 |
| High-K <sup>(2)</sup> | DCK     | 165°C/W        | 315°C/W         | 3.2mW/°C                                       | 320mW                 | 175mW                 | 130mW                 |
| Low-K <sup>(1)</sup>  | DRV     | 20°C/W         | 140°C/W         | 7.1mW/°C                                       | 715mW                 | 395mW                 | 285mW                 |
| High-K <sup>(2)</sup> | DRV     | 20°C/W         | 65°C/W          | 15.4mW/°C                                      | 1540mW                | 845mW                 | 615mW                 |

<sup>(1)</sup> The JEDEC low-K (1s) board used to derive this data was a 3in × 3in, two-layer board with 2-ounce copper traces on top of the board.

<sup>(2)</sup> V<sub>EN</sub> absolute maximum rating is V<sub>IN</sub> + 0.3V or +7.0V, whichever is greater.

<sup>(2)</sup> The JEDEC high-K (2s2p) board used to derive this data was a 3in × 3in, multilayer board with 1-ounce internal power and ground planes and 2-ounce copper traces on top and bottom of the board.



#### **ELECTRICAL CHARACTERISTICS**

Over operating temperature range (T $_J$  = -40°C to +125°C), V $_{IN}$  = V $_{OUT(TYP)}$  + 0.5V or 2.5V, whichever is greater; I $_{OUT}$  = 0.5mA, V $_{EN}$  = V $_{IN}$ , C $_{OUT}$  = 1.0 $\mu$ F, C $_{NR}$  = 0.01 $\mu$ F, unless otherwise noted. For TPS71701, V $_{OUT}$  = 2.8V. Typical values are at T $_J$  = +25°C.

| PARAMETER                              |                                                                                   |                                                                     | TEST CONDITIONS                                                                                                    | MIN   | TYP                  | MAX                      | UNIT          |
|----------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------|----------------------|--------------------------|---------------|
| V <sub>IN</sub>                        | Input voltage range <sup>(1)</sup>                                                |                                                                     |                                                                                                                    | 2.5   |                      | 6.5                      | V             |
| $V_{FB}$                               | Internal reference (TPS                                                           | 71701)                                                              |                                                                                                                    | 0.790 | 0.800                | 0.810                    | V             |
| V <sub>OUT</sub>                       | Output voltage range (TPS71701)                                                   |                                                                     |                                                                                                                    | 0.9   |                      | 6.5 –<br>V <sub>DO</sub> | V             |
|                                        |                                                                                   | Nominal                                                             | $T_J = +25^{\circ}C$                                                                                               | -0.05 |                      | +0.06                    | %             |
| $V_{OUT}$                              | Output accuracy <sup>(1)</sup>                                                    | Over V <sub>IN</sub> ,<br>I <sub>OUT</sub> ,<br>Temp <sup>(2)</sup> | $\begin{split} &V_{OUT} + 0.5V \leq V_{IN} \leq 6.5V \\ &0 \text{mA} \leq I_{OUT} \leq 150 \text{mA} \end{split}$  | -3.0  | ±1.5                 | +3.0                     | %             |
| ΔV <sub>OUT</sub> %/ ΔV <sub>IN</sub>  | Line regulation (1)                                                               |                                                                     | $\begin{split} V_{OUT(NOM)} + 0.5V &\leq V_{IN} \leq 6.5V, \\ I_{OUT} &= 5 mA \end{split}$                         |       | 125                  |                          | μV/V          |
| ΔV <sub>OUT</sub> %/ ΔΙ <sub>ΟUT</sub> | Load regulation                                                                   |                                                                     | $0mA \le I_{OUT} \le 150mA$                                                                                        |       | 120                  |                          | μV/mA         |
| V <sub>DO</sub>                        | Dropout voltage <sup>(3)</sup><br>(V <sub>IN</sub> = V <sub>OUT(NOM)</sub> - 0.1V | ·)                                                                  | I <sub>OUT</sub> = 150mA                                                                                           |       | 170                  | 300                      | mV            |
| I <sub>CL</sub>                        | Output current limit                                                              |                                                                     | $V_{OUT} = 0.9 \times V_{OUT(NOM)}$                                                                                | 200   | 325                  | 500                      | mA            |
| -                                      | Ground nin surrent                                                                |                                                                     | I <sub>OUT</sub> = 0.1mA                                                                                           |       | 50                   | 80                       | μΑ            |
| $I_{GND}$                              | Ground pin current                                                                |                                                                     | I <sub>OUT</sub> = 150mA                                                                                           |       | 100                  |                          | μΑ            |
| laa                                    | Shutdown current                                                                  |                                                                     | $V_{EN} \le 0.4 V, \ 2.5 V \le V_{IN} < 4.5 V, \ T_J = -40 ^{\circ} C \ to \ +85 ^{\circ} C$                       |       | 0.20                 | 1.5                      | μΑ            |
| ISHDN                                  | (I <sub>GND</sub> )                                                               |                                                                     | $\begin{split} V_{EN} &\leq 0.4 V,~4.5 V \leq V_{IN} \leq 6.5 V, \\ T_J &= -40^\circ C~to~+85^\circ C \end{split}$ |       | 0.90                 |                          | μΑ            |
| I <sub>FB</sub>                        | Feedback pin current (7                                                           | PS71701)                                                            |                                                                                                                    |       | 0.02                 | 1.0                      | μΑ            |
| PSRR                                   |                                                                                   |                                                                     | f = 100Hz                                                                                                          |       | 70                   |                          | dB            |
|                                        | Power-supply rejection                                                            | ratio                                                               | f = 1kHz                                                                                                           |       | 70                   |                          | dB            |
|                                        | $V_{IN} = 3.8V, V_{OUT} = 2.8V,$                                                  |                                                                     | f = 10kHz                                                                                                          |       | 67                   |                          | dB            |
|                                        | I <sub>OUT</sub> = 150mA                                                          |                                                                     | f = 100kHz                                                                                                         |       | 67                   |                          | dB            |
|                                        |                                                                                   |                                                                     | f = 1MHz                                                                                                           |       | 45                   |                          | dB            |
|                                        | Output noise voltage                                                              |                                                                     | C <sub>NR</sub> = none                                                                                             |       | $95 \times V_{OUT}$  |                          | $\mu V_{RMS}$ |
| V                                      | BW = 100Hz to 100kHz                                                              | ,                                                                   | $C_{NR} = 0.001 \mu F$                                                                                             |       | $25 \times V_{OUT}$  |                          | $\mu V_{RMS}$ |
| $V_N$                                  | $V_{IN} = 3.8V, V_{OUT} = 2.8V$                                                   | <b>'</b> ,                                                          | $C_{NR} = 0.01 \mu F$                                                                                              | 1     | $2.5 \times V_{OUT}$ |                          | $\mu V_{RMS}$ |
|                                        | I <sub>OUT</sub> = 10mA                                                           |                                                                     | $C_{NR} = 0.1 \mu F$                                                                                               | 1     | $1.5 \times V_{OUT}$ |                          | $\mu V_{RMS}$ |
|                                        | Startup time                                                                      |                                                                     | $0.9V \le V_{OUT} \le 1.6V, C_{NR} = 0.001 \mu F$                                                                  |       | 0.700                |                          | ms            |
| T <sub>STR</sub>                       | $V_{OUT} = 90\% V_{OUT(NOM)},$ $R_L = 19\Omega, C_{OUT} = 1.0\mu F$               | =                                                                   | $1.6V < V_{OUT} < V_{MAX}, C_{NR} = 0.01 \mu F$                                                                    |       | 0.160                |                          | ms            |
| Venam                                  | Enable high (enabled)                                                             |                                                                     | $V_{IN} \le 5.5V$                                                                                                  | 1.2   |                      | 6.5                      | V             |
| V <sub>EN(HI)</sub>                    |                                                                                   |                                                                     | 5.5V < V <sub>IN</sub> ≤ 6.5V                                                                                      | 1.25  |                      | 6.5                      | V             |
| $V_{EN(LO)}$                           | Enable low (shutdown)                                                             |                                                                     |                                                                                                                    | 0     |                      | 0.4                      | V             |
| I <sub>EN(HI)</sub>                    | Enable pin current, ena                                                           | bled                                                                | EN = 6.5V                                                                                                          |       | 0.02                 | 1.0                      | μΑ            |
| UVLO                                   | Under-voltage lockout                                                             |                                                                     | V <sub>IN</sub> rising                                                                                             | 2.41  | 2.45                 | 2.49                     | V             |
| OVLO                                   | Hysteresis                                                                        |                                                                     | V <sub>IN</sub> falling                                                                                            |       | 150                  |                          | mV            |
| T <sub>SD</sub>                        | Thermal shutdown temp                                                             | erature                                                             | Shutdown, temperature increasing                                                                                   |       | +160                 |                          | °C            |
|                                        |                                                                                   |                                                                     | Reset, temperature decreasing                                                                                      |       | +140                 |                          | °C            |
| $T_J$                                  | Operating junction temp                                                           | erature                                                             |                                                                                                                    | -40   |                      | +125                     | °C            |

 $<sup>\</sup>label{eq:local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_loca$ 



#### **DEVICE INFORMATION**

#### **FUNCTIONAL BLOCK DIAGRAMS**



Figure 1. Fixed Voltage Versions



Figure 2. Adjustable Voltage Version



### **DEVICE INFORMATION (continued)**

#### **PIN CONFIGURATIONS**





**Table 1. PIN DESCRIPTIONS** 

| TPS717xx |      |     |                                                                                                                                                                       |
|----------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | SC70 | SON | DESCRIPTION                                                                                                                                                           |
| IN       | 1    | 6   | Input to the regulator.                                                                                                                                               |
| GND      | 2    | 3   | Ground.                                                                                                                                                               |
| EN       | 3    | 4   | Driving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into standby mode, thereby reducing operating current.               |
| NR       | 4    | 2   | Fixed voltage versions only. Connecting an external capacitor to this terminal bypasses noise generated by the internal bandgap, lowering output noise.               |
| FB       | 4    | 2   | Adjustable voltage version only. The voltage at this pin is fed to the error amplifier. A resistor divider from OUT to FB sets the output voltage when in regulation. |
| OUT      | 5    | 1   | Output of the regulator. A small capacitor is needed from this pin to ground to assure stability; a 1.0µF ceramic capacitor is adequate.                              |



#### **TYPICAL CHARACTERISTICS**

Over operating temperature range (T $_J$  =  $-40^{\circ}$ C to +125 $^{\circ}$ C), V $_{IN}$  = V $_{OUT(TYP)}$  + 0.5V or 2.5V, whichever is greater; I $_{OUT}$  = 0.5mA, V $_{EN}$  = V $_{IN}$ , C $_{OUT}$  = 1.0 $\mu$ F, C $_{NR}$  = 0.01 $\mu$ F, unless otherwise noted. For TPS71701, V $_{OUT}$  = 2.8V. Typical values are at T $_J$  = +25 $^{\circ}$ C.



LOAD REGULATION UNDER LIGHT LOADS



Figure 4.



LINE REGULATION I<sub>OUT</sub> = 150mA



Figure 5.



DROPOUT VOLTAGE vs OUTPUT CURRENT



Figure 8.



Over operating temperature range (T $_J$  =  $-40^{\circ}$ C to +125 $^{\circ}$ C),  $V_{IN}$  =  $V_{OUT(TYP)}$  + 0.5V or 2.5V, whichever is greater;  $I_{OUT}$  = 0.5mA,  $V_{EN}$  =  $V_{IN}$ ,  $C_{OUT}$  = 1.0 $\mu$ F,  $C_{NR}$  = 0.01 $\mu$ F, unless otherwise noted. For TPS71701,  $V_{OUT}$  = 2.8V. Typical values are at  $T_J$  = +25 $^{\circ}$ C.



Figure 9.



Figure 10.



Figure 11.



Figure 12.



Figure 13.



Figure 14.



Over operating temperature range (T $_J$  = -40°C to +125°C),  $V_{IN}$  =  $V_{OUT(TYP)}$  + 0.5V or 2.5V, whichever is greater;  $I_{OUT}$  = 0.5mA,  $V_{EN}$  =  $V_{IN}$ ,  $C_{OUT}$  = 1.0 $\mu$ F,  $C_{NR}$  = 0.01 $\mu$ F, unless otherwise noted. For TPS71701,  $V_{OUT}$  = 2.8V. Typical values are at  $T_J$  = +25°C.



Figure 15.



Figure 16.



Figure 17.



Figure 18.



Figure 19.



Figure 20.



Over operating temperature range (T $_J$  =  $-40^{\circ}$ C to +125 $^{\circ}$ C),  $V_{IN}$  =  $V_{OUT(TYP)}$  + 0.5V or 2.5V, whichever is greater;  $I_{OUT}$  = 0.5mA,  $V_{EN}$  =  $V_{IN}$ ,  $C_{OUT}$  = 1.0 $\mu$ F,  $C_{NR}$  = 0.01 $\mu$ F, unless otherwise noted. For TPS71701,  $V_{OUT}$  = 2.8V. Typical values are at  $T_J$  = +25 $^{\circ}$ C.



Figure 21.



Figure 22.

#### **POWER-SUPPLY RIPPLE REJECTION vs** $(V_{IN} - V_{OUT})$ 100kHz 80 70 60 10kHz 50 PSRR (dB) 40 1MHz 30 20 I<sub>OUT</sub> = 150mA C<sub>OUT</sub> = 1 F 10 $C_{NR} = 10nF$ 0 0 0.5 1.0 1.5 2.0 2.5 3.5 $V_{IN}$ V<sub>OUT</sub> (V)

Figure 23.



Figure 24.





Figure 25.

#### OUTPUT SPECTRAL NOISE DENSITY vs NOISE REDUCTION



Figure 26.



Over operating temperature range (T $_J$  =  $-40^{\circ}$ C to +125 $^{\circ}$ C),  $V_{IN}$  =  $V_{OUT(TYP)}$  + 0.5V or 2.5V, whichever is greater;  $I_{OUT}$  = 0.5mA,  $V_{EN}$  =  $V_{IN}$ ,  $C_{OUT}$  = 1.0 $\mu$ F,  $C_{NR}$  = 0.01 $\mu$ F, unless otherwise noted. For TPS71701,  $V_{OUT}$  = 2.8V. Typical values are at  $T_J$  = +25 $^{\circ}$ C.



Figure 27.



Figure 28.

#### LINE TRANSIENT RESPONSE



Figure 29.



Figure 30.

#### TURN-ON RESPONSE



Figure 31.

## POWER-UP/POWER-DOWN



Figure 32.



#### APPLICATION INFORMATION

The TPS717xx belongs to a family of new generation LDO regulators that uses innovative circuitry to achieve ultra-wide bandwidth and high loop gain, resulting in extremely high PSRR (up to 1MHz) at very low headroom (V<sub>IN</sub> - V<sub>OUT</sub>). Fixed voltage versions provide a noise reduction pin to bypass noise generated by the bandgap reference and to improve PSRR while a quick-start circuit fast-charges this capacitor. These features, combined with low noise, enable, low ground pin current and ultra-small packaging. make this part ideal for portable applications. This family of regulators offers sub-bandgap output voltages, current limit and thermal protection, and is fully specified from -40°C to +125°C.

Figure 33 shows the basic circuit connections for the fixed voltage options. Figure 34 gives the connections for the adjustable output version (TPS71701). Note that the NR pin is not available on the adjustable version.



Figure 33. Typical Application Circuit (Fixed Voltage Versions)



Figure 34. Typical Application Circuit (Adjustable Voltage Version)

For the adjustable version (TPS71701), the NR pin is replaced with a feedback (FB) pin. The voltage on this pin sets the output voltage and is determined by the values of  $R_1$  and  $R_2$ . The values of  $R_1$  and  $R_2$  can be calculated for any voltage using the formula given in Equation 1:

$$V_{OUT} = \frac{(R_1 + R_2)}{R_2} \times 0.800, R_2 \sim 320k$$
 (1)

The value of  $R_2$  directly impacts the stability of the device and should be chosen at approximately  $160 k\Omega$  or  $320 k\Omega.$  Sample resistor values for common output voltages are shown in Table 2.

Table 2. Sample 1% Resistor Values for Common Output Voltages

| V <sub>OUT</sub> | R <sub>1</sub> | R <sub>2</sub> |
|------------------|----------------|----------------|
| 1.0              | 80.6kΩ         | 324kΩ          |
| 1.2              | 162kΩ          | 324kΩ          |
| 1.5              | 294kΩ          | 332kΩ          |
| 1.8              | 402kΩ          | 324kΩ          |
| 2.5              | 665kΩ          | 316kΩ          |
| 3.3              | 1.02ΜΩ         | 324kΩ          |
| 5.0              | 1.74ΜΩ         | 332kΩ          |

#### **Input and Output Capacitor Requirements**

Although an input capacitor is not required for stability, it is good analog design practice to connect a  $0.1\mu F$  to  $1.0\mu F$  low equivalent series resistance (ESR) capacitor across the input supply near the regulator. This capacitor will counteract reactive input sources and improve transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated or if the device is located several inches from the power source. If source impedance is not sufficiently low, a  $0.1\mu F$  input capacitor may be necessary to ensure stability.

The TPS717xx is designed to be stable with standard ceramic capacitors of values 1.0 $\mu$ F or larger. X5R-and X7R-type capacitors are best because they have minimal variation in value and ESR over temperature. Maximum ESR should be < 1.0 $\Omega$ .

The TPS717 implements an innovative internal compensation circuit that does not require a feedback capacitor across  $R_2$  for stability. A feedback capacitor should not be used for this device.

#### TEXAS INSTRUMENTS www.ti.com

#### **Output Noise**

In most LDOs, the bandgap is the dominant noise source. If a noise reduction capacitor ( $C_{\text{NR}}$ ) is used with the TPS717xx, the bandgap does not contribute significantly to noise. Instead, noise is dominated by the output resistor divider and the error amplifier input. To minimize noise in a given application, use a  $0.01\mu\text{F}$  (minimum) noise reduction capacitor; for the adjustable version, smaller value resistors in the output resistor divider reduce noise. A parallel combination that gives  $2.5\mu\text{A}$  of divider current will have the same noise performance as a fixed voltage version.

Equation 2 approximates the total noise referred to the feedback point (FB pin) when  $C_{NR}=0.01\mu F$ , total noise is approximately given by Equation 2:

$$V_{N} = 11.5 \frac{V_{RMS}}{V} \times V_{OUT}$$
 (2)

# Board Layout Recommendations to Improve PSRR and Noise Performance

To improve ac performance such as PSRR, output noise, and transient response, it is recommended that the board be designed with separate ground planes for  $V_{IN}$  and  $V_{OUT}$ , with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the bypass capacitor should connect directly to the GND pin of the device.

#### **Internal Current Limit**

The TPS717xx internal current limit helps protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current that is largely independent of output voltage. For reliable operation, the device should not be operated in a current limit state for extended periods of time.

The PMOS pass element in the TPS717xx has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at IN. This current is not limited, so if extended reverse voltage operation is anticipated, external limiting may be appropriate.

#### **Shutdown**

The enable pin (EN) is active high and is compatible with standard and low voltage, TTL-CMOS levels. When shutdown capability is not required, EN can be connected to IN.

#### **Dropout Voltage**

The TPS717xx uses a PMOS pass transistor to achieve low dropout. When  $(V_{\text{IN}}-V_{\text{OUT}})$  is less than the dropout voltage  $(V_{\text{DO}})$ , the PMOS pass device is in its linear region of operation and the input-to-output resistance is the  $R_{\text{DS}(\text{ON})}$  of the PMOS pass element.  $V_{\text{DO}}$  will approximately scale with output current because the PMOS device behaves like a resistor in dropout.

As with any linear regulator, PSRR and transient response are degraded as  $(V_{\text{IN}} - V_{\text{OUT}})$  approaches dropout. This effect is shown in Figure 21 through Figure 23 in the Typical Characteristics section.

#### Startup

Fixed voltage versions of the TPS717xx use a quick-start circuit to fast-charge the noise reduction capacitor,  $C_{NR}$ , if present (see Functional Block Diagrams, Figure 1). This circuit allows the combination of very low output noise and fast start-up times. The NR pin is high impedance, so a low leakage  $C_{NR}$  capacitor must be used; most ceramic capacitors are appropriate in this configuration.

Note that for fastest startup,  $V_{IN}$  should be applied first, then the enable pin (EN) driven high. If EN is tied to IN, startup will be somewhat slower. Refer to Figure 31 in the Typical Characteristics section. The quick-start switch is closed for approximately 135 $\mu$ s. To ensure that  $C_{NR}$  is fully charged during the quick-start time, a  $0.01\mu$ F or smaller capacitor should be used.

For output voltages below 1.6V, a voltage divider on the bandgap reference voltage is employed to optimize output regulation performance for lower output voltages. This configuration results in an additional resistor in the quick-start path and combined with the noiuse reduction capacitor  $C_{\rm NR}$  results in slower start-up times for output voltages below 1.6V.

Equation 3 approximates the start-up time as a function of  $C_{NR}$  for output voltages below 1.6V:

$$t_{START} = 160 \text{ s} + (540 \frac{\text{s}}{\text{nF}} \times C_{NR} \text{nF}) \text{ s}$$
 (3)

#### **Transient Response**

As with any regulator, increasing the size of the output capacitor will reduce over/undershoot magnitude but increase duration of the transient response.



#### **Under-Voltage Lock-Out (UVLO)**

The TPS717xx utilizes an under-voltage lock-out circuit to keep the output shut off until internal circuitry is operating properly. The UVLO circuit has a de-glitch feature so that it typically ignores undershoot transients on the input if they are less than  $50\mu s$  duration.

#### **Minimum Load**

The TPS717xx is stable and well-behaved with no output load. Traditional PMOS LDO regulators suffer from lower loop gain at very light output loads. The TPS717xx employs an innovative low-current mode circuit to increase loop gain under very light or no-load conditions, resulting in improved output voltage regulation performance down to zero output current.

#### THERMAL INFORMATION

#### **Thermal Protection**

Thermal protection disables the output when the junction temperature rises to approximately +160°C, allowing the device to cool. When the junction temperature cools to approximately +140°C the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage due to overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to +125°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least

+35°C above the maximum expected ambient condition of your particular application. This configuration produces a worst-case junction temperature of +125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS717xx has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TPS717xx into thermal shutdown will degrade device reliability.

#### **Power Dissipation**

The ability to remove heat from the die is different for each package type, presenting different considerations in the printed circuit board (PCB) layout. The PCB area around the device that is free of other components moves the head from the device to the ambient air. Performance data for JEDEC lowand high-K boards are given in the *Dissipation Ratings* table. Using heavier copper will increase the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers will also improve the heatsink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation ( $P_D$ ) is equal to the product of the output current times the voltage drop across the output pass element ( $V_{IN}$  to  $V_{OUT}$ ), as shown in Equation 4:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
(4)

#### **Package Mounting**

Solder pad footprint recommendations for the TPS717xx are available from the Texas Instruments web site at www.ti.com.



#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| TPS71701DCKR     | PREVIEW               | SC70            | DCK                | 5    | 3000           | TBD                       | Call TI          | Call TI                      |
| TPS71701DCKT     | PREVIEW               | SC70            | DCK                | 5    | 250            | TBD                       | Call TI          | Call TI                      |
| TPS71718DCKR     | ACTIVE                | SC70            | DCK                | 5    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71718DCKRG4   | ACTIVE                | SC70            | DCK                | 5    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71718DCKT     | ACTIVE                | SC70            | DCK                | 5    | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71718DCKTG4   | ACTIVE                | SC70            | DCK                | 5    | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71726DCKR     | ACTIVE                | SC70            | DCK                | 5    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71726DCKRG4   | ACTIVE                | SC70            | DCK                | 5    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71726DCKT     | ACTIVE                | SC70            | DCK                | 5    | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71726DCKTG4   | ACTIVE                | SC70            | DCK                | 5    | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71727DCKR     | ACTIVE                | SC70            | DCK                | 5    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71727DCKRG4   | ACTIVE                | SC70            | DCK                | 5    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71727DCKT     | ACTIVE                | SC70            | DCK                | 5    | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71727DCKTG4   | ACTIVE                | SC70            | DCK                | 5    | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS717285DCKR    | ACTIVE                | SC70            | DCK                | 5    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS717285DCKRG4  | ACTIVE                | SC70            | DCK                | 5    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS717285DCKT    | ACTIVE                | SC70            | DCK                | 5    | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS717285DCKTG4  | ACTIVE                | SC70            | DCK                | 5    | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71728DCKR     | ACTIVE                | SC70            | DCK                | 5    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71728DCKRG4   | ACTIVE                | SC70            | DCK                | 5    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71728DCKT     | ACTIVE                | SC70            | DCK                | 5    | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71728DCKTG4   | ACTIVE                | SC70            | DCK                | 5    | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71730DCKR     | ACTIVE                | SC70            | DCK                | 5    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71730DCKRG4   | ACTIVE                | SC70            | DCK                | 5    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71730DCKT     | ACTIVE                | SC70            | DCK                | 5    | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71730DCKTG4   | ACTIVE                | SC70            | DCK                | 5    | 250            | Green (RoHS &             | CU NIPDAU        | Level-1-260C-UNLIM           |



#### PACKAGE OPTION ADDENDUM

3-May-2006

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------|
|                  |                       |                 |                    |      |                | no Sb/Br)               |                  |                              |
| TPS71733DCKR     | ACTIVE                | SC70            | DCK                | 5    | 3000           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71733DCKRG4   | ACTIVE                | SC70            | DCK                | 5    | 3000           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71733DCKT     | ACTIVE                | SC70            | DCK                | 5    | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71733DCKTG4   | ACTIVE                | SC70            | DCK                | 5    | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS71733DRVR     | PREVIEW               | SON             | DRV                | 6    | 3000           | TBD                     | Call TI          | Call TI                      |
| TPS71733DRVT     | PREVIEW               | SON             | DRV                | 6    | 250            | TBD                     | Call TI          | Call TI                      |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## DCK (R-PDSO-G5)

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AA.





NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



# THERMAL PAD MECHANICAL DATA DRV (S-PDSO-N6)

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB), the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to a ground plane or special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No—Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

## DRV (S-PDSO-N6)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2006, Texas Instruments Incorporated