

- Qualification in Accordance With AEC-Q100†
- Qualified for Automotive Applications
- Customer-Specific Configuration Control Can Be Supported Along With Major-Change Approval
- 2-V to 5.5-V  $V_{CC}$  Operation
- Max  $t_{pd}$  of 8.5 ns at 5 V
- Typical  $V_{OLP}$  (Output Ground Bounce) <0.8 V at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C
- Typical  $V_{OHV}$  (Output  $V_{OH}$  Undershoot) >2.3 V at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C
- Supports Mixed-Mode Voltage Operation on All Ports
- $I_{off}$  Supports Partial-Power-Down Mode Operation
- Latch-Up Performance Exceeds 250 mA Per JESD 17

† Contact factory for details. Q100 qualification data available on request.

DW OR PW PACKAGE  
(TOP VIEW)



### description/ordering information

The SN74LV373A device is an octal transparent D-type latch designed for 2-V to 5.5-V  $V_{CC}$  operation.

While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs.

A buffered output-enable ( $\overline{OE}$ ) input can be used to place the eight outputs in either a normal logic state (high or low) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.

$\overline{OE}$  does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  shall be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

### ORDERING INFORMATION

| $T_A$         | PACKAGE‡   |              | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|---------------|------------|--------------|-----------------------|------------------|
| -40°C to 85°C | SOIC – DW  | Reel of 2500 | SN74LV373AIDWRQ1      | LV373AI          |
|               | TSSOP – PW | Reel of 2000 | SN74LV373AIPWRQ1      | LV373AI          |

‡ Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at [www.ti.com/sc/package](http://www.ti.com/sc/package).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# SN74LV373A-Q1

## OCTAL TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS

SCLS586A – JUNE 2004 – REVISED DECEMBER 2004

FUNCTION TABLE  
(each latch)

| INPUTS          |    |   | OUTPUT |
|-----------------|----|---|--------|
| $\overline{OE}$ | LE | D | Q      |
| L               | H  | H | H      |
| L               | H  | L | L      |
| L               | L  | X | $Q_0$  |
| H               | X  | X | Z      |

### logic diagram (positive logic)



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

|                                                                                                        |                            |
|--------------------------------------------------------------------------------------------------------|----------------------------|
| Supply voltage range, $V_{CC}$ .....                                                                   | -0.5 V to 7 V              |
| Input voltage range, $V_I$ (see Note 1) .....                                                          | -0.5 V to 7 V              |
| Voltage range applied to any output in the high-impedance or power-off state, $V_O$ (see Note 1) ..... | -0.5 V to 7 V              |
| Output voltage range, $V_O$ (see Notes 1 and 2) .....                                                  | -0.5 V to $V_{CC} + 0.5$ V |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ ) .....                                                      | -20 mA                     |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ ) .....                                                     | -50 mA                     |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) .....                                       | $\pm 35$ mA                |
| Continuous current through $V_{CC}$ or GND .....                                                       | $\pm 70$ mA                |
| Package thermal impedance, $\theta_{JA}$ (see Note 3): DW package<br>(see Note 3): PW package .....    | 58°C/W<br>83°C/W           |
| Storage temperature range, $T_{stg}$ .....                                                             | -65°C to 150°C             |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.  
2. This value is limited to 5.5 V maximum.  
3. The package thermal impedance is calculated in accordance with JESD 51-7.

**SN74LV373A-Q1**  
**OCTAL TRANSPARENT D-TYPE LATCH**  
**WITH 3-STATE OUTPUTS**

SCLS586A – JUNE 2004 – REVISED DECEMBER 2004

**recommended operating conditions (see Note 4)**

|                     |                                    |                                         | MIN                 | MAX      | UNIT               |
|---------------------|------------------------------------|-----------------------------------------|---------------------|----------|--------------------|
| $V_{CC}$            | Supply voltage                     |                                         | 2                   | 5.5      | V                  |
| $V_{IH}$            | High-level input voltage           | $V_{CC} = 2\text{ V}$                   | 1.5                 |          | V                  |
|                     |                                    | $V_{CC} = 2.3\text{ V to }2.7\text{ V}$ | $V_{CC} \times 0.7$ |          |                    |
|                     |                                    | $V_{CC} = 3\text{ V to }3.6\text{ V}$   | $V_{CC} \times 0.7$ |          |                    |
|                     |                                    | $V_{CC} = 4.5\text{ V to }5.5\text{ V}$ | $V_{CC} \times 0.7$ |          |                    |
| $V_{IL}$            | Low-level input voltage            | $V_{CC} = 2\text{ V}$                   | 0.5                 |          | V                  |
|                     |                                    | $V_{CC} = 2.3\text{ V to }2.7\text{ V}$ | $V_{CC} \times 0.3$ |          |                    |
|                     |                                    | $V_{CC} = 3\text{ V to }3.6\text{ V}$   | $V_{CC} \times 0.3$ |          |                    |
|                     |                                    | $V_{CC} = 4.5\text{ V to }5.5\text{ V}$ | $V_{CC} \times 0.3$ |          |                    |
| $V_I$               | Input voltage                      |                                         | 0                   | 5.5      | V                  |
| $V_O$               | Output voltage                     | High or low state                       | 0                   | $V_{CC}$ | V                  |
|                     |                                    | 3-state                                 | 0                   | 5.5      |                    |
| $I_{OH}$            | High-level output current          | $V_{CC} = 2\text{ V}$                   | -50                 |          | $\mu\text{A}$      |
|                     |                                    | $V_{CC} = 2.3\text{ V to }2.7\text{ V}$ | -2                  |          |                    |
|                     |                                    | $V_{CC} = 3\text{ V to }3.6\text{ V}$   | -8                  |          |                    |
|                     |                                    | $V_{CC} = 4.5\text{ V to }5.5\text{ V}$ | -16                 |          |                    |
| $I_{OL}$            | Low-level output current           | $V_{CC} = 2\text{ V}$                   | 50                  |          | $\mu\text{A}$      |
|                     |                                    | $V_{CC} = 2.3\text{ V to }2.7\text{ V}$ | 2                   |          |                    |
|                     |                                    | $V_{CC} = 3\text{ V to }3.6\text{ V}$   | 8                   |          |                    |
|                     |                                    | $V_{CC} = 4.5\text{ V to }5.5\text{ V}$ | 16                  |          |                    |
| $\Delta t/\Delta v$ | Input transition rise or fall rate | $V_{CC} = 2.3\text{ V to }2.7\text{ V}$ | 200                 |          | $\text{ns/V}$      |
|                     |                                    | $V_{CC} = 3\text{ V to }3.6\text{ V}$   | 100                 |          |                    |
|                     |                                    | $V_{CC} = 4.5\text{ V to }5.5\text{ V}$ | 20                  |          |                    |
| $T_A$               | Operating free-air temperature     |                                         | -40                 | 85       | $^{\circ}\text{C}$ |

NOTE 4: All unused inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

**electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)**

| PARAMETER | TEST CONDITIONS                   | $V_{CC}$     | MIN            | TYP     | MAX | UNIT          |
|-----------|-----------------------------------|--------------|----------------|---------|-----|---------------|
| $V_{OH}$  | $I_{OH} = -50\text{ }\mu\text{A}$ | 2 V to 5.5 V | $V_{CC} - 0.1$ |         |     | V             |
|           | $I_{OH} = -2\text{ mA}$           | 2.3 V        | 2              |         |     |               |
|           | $I_{OH} = -8\text{ mA}$           | 3 V          | 2.48           |         |     |               |
|           | $I_{OH} = -16\text{ mA}$          | 4.5 V        | 3.8            |         |     |               |
| $V_{OL}$  | $I_{OL} = 50\text{ }\mu\text{A}$  | 2 V to 5.5 V |                | 0.1     |     | V             |
|           | $I_{OL} = 2\text{ mA}$            | 2.3 V        |                | 0.4     |     |               |
|           | $I_{OL} = 8\text{ mA}$            | 3 V          |                | 0.44    |     |               |
|           | $I_{OL} = 16\text{ mA}$           | 4.5 V        |                | 0.55    |     |               |
| $I_I$     | $V_I = 5.5\text{ V}$ or GND       | 0 to 5.5 V   |                | $\pm 1$ |     | $\mu\text{A}$ |
| $I_{OZ}$  | $V_O = V_{CC}$ or GND             | 5.5 V        |                | $\pm 5$ |     | $\mu\text{A}$ |
| $I_{CC}$  | $V_I = V_{CC}$ or GND, $I_O = 0$  | 5.5 V        |                | 20      |     | $\mu\text{A}$ |
| $I_{off}$ | $V_I$ or $V_O = 0$ to 5.5 V       | 0            |                | 5       |     | $\mu\text{A}$ |
| $C_i$     | $V_I = V_{CC}$ or GND             | 3.3 V        |                | 2.9     |     | $\text{pF}$   |

**SN74LV373A-Q1****OCTAL TRANSPARENT D-TYPE LATCH  
WITH 3-STATE OUTPUTS**

SCLS586A – JUNE 2004 – REVISED DECEMBER 2004

**timing requirements over recommended operating free-air temperature range,  $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  (unless otherwise noted) (see Figure 1)**

|          |                             | MIN         | MAX | UNIT |
|----------|-----------------------------|-------------|-----|------|
| $t_w$    | Pulse duration, LE high     | 6.5         |     | ns   |
| $t_{su}$ | Setup time, data before LE↓ | High or low | 5   | ns   |
| $t_h$    | Hold time, data after LE↓   | High or low | 1.5 | ns   |

**timing requirements over recommended operating free-air temperature range,  $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  (unless otherwise noted) (see Figure 1)**

|          |                             | MIN         | MAX | UNIT |
|----------|-----------------------------|-------------|-----|------|
| $t_w$    | Pulse duration, LE high     | 5           |     | ns   |
| $t_{su}$ | Setup time, data before LE↓ | High or low | 4   | ns   |
| $t_h$    | Hold time, data after LE↓   | High or low | 1   | ns   |

**timing requirements over recommended operating free-air temperature range,  $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$  (unless otherwise noted) (see Figure 1)**

|          |                             | MIN         | MAX | UNIT |
|----------|-----------------------------|-------------|-----|------|
| $t_w$    | Pulse duration, LE high     | 5           |     | ns   |
| $t_{su}$ | Setup time, data before LE↓ | High or low | 4   | ns   |
| $t_h$    | Hold time, data after LE↓   | High or low | 1   | ns   |

**switching characteristics over recommended operating free-air temperature range,  $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  (unless otherwise noted) (see Figure 1)**

| PARAMETER   | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE   | MIN | MAX | UNIT |
|-------------|-----------------|----------------|-----------------------|-----|-----|------|
| $t_{pd}$    | D               | Q              | $C_L = 15 \text{ pF}$ | 1   | 17  | ns   |
|             | LE              | Q              |                       | 1   | 19  |      |
| $t_{en}$    | $\overline{OE}$ | Q              |                       | 1   | 19  |      |
| $t_{dis}$   | $\overline{OE}$ | Q              |                       | 1   | 15  |      |
| $t_{pd}$    | D               | Q              | $C_L = 50 \text{ pF}$ | 1   | 21  | ns   |
|             | LE              | Q              |                       | 1   | 22  |      |
| $t_{en}$    | $\overline{OE}$ | Q              |                       | 1   | 22  |      |
| $t_{dis}$   | $\overline{OE}$ | Q              |                       | 1   | 19  |      |
| $t_{sk(o)}$ |                 |                |                       |     | 2   |      |

SN74LV373A-Q1  
OCTAL TRANSPARENT D-TYPE LATCH  
WITH 3-STATE OUTPUTS

SCLS586A – JUNE 2004 – REVISED DECEMBER 2004

switching characteristics over recommended operating free-air temperature range,  $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  (unless otherwise noted) (see Figure 1)

| PARAMETER   | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE   | MIN | MAX  | UNIT |
|-------------|-----------------|----------------|-----------------------|-----|------|------|
| $t_{pd}$    | D               | Q              | $C_L = 15 \text{ pF}$ | 1   | 13.5 | ns   |
|             | LE              | Q              |                       | 1   | 13   |      |
| $t_{en}$    | $\overline{OE}$ | Q              |                       | 1   | 13.5 |      |
| $t_{dis}$   | $\overline{OE}$ | Q              |                       | 1   | 12   |      |
| $t_{pd}$    | D               | Q              | $C_L = 50 \text{ pF}$ | 1   | 17   | ns   |
|             | LE              | Q              |                       | 1   | 16.5 |      |
| $t_{en}$    | $\overline{OE}$ | Q              |                       | 1   | 17   |      |
| $t_{dis}$   | $\overline{OE}$ | Q              |                       | 1   | 15   |      |
| $t_{sk(o)}$ |                 |                |                       |     | 1.5  |      |

switching characteristics over recommended operating free-air temperature range,  $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$  (unless otherwise noted) (see Figure 1)

| PARAMETER   | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE   | MIN | MAX  | UNIT |
|-------------|-----------------|----------------|-----------------------|-----|------|------|
| $t_{pd}$    | D               | Q              | $C_L = 15 \text{ pF}$ | 1   | 8.5  | ns   |
|             | LE              | Q              |                       | 1   | 8.5  |      |
| $t_{en}$    | $\overline{OE}$ | Q              |                       | 1   | 9.5  |      |
| $t_{dis}$   | $\overline{OE}$ | Q              |                       | 1   | 8.5  |      |
| $t_{pd}$    | D               | Q              | $C_L = 50 \text{ pF}$ | 1   | 10.5 | ns   |
|             | LE              | Q              |                       | 1   | 10.5 |      |
| $t_{en}$    | $\overline{OE}$ | Q              |                       | 1   | 11.5 |      |
| $t_{dis}$   | $\overline{OE}$ | Q              |                       | 1   | 10.5 |      |
| $t_{sk(o)}$ |                 |                |                       |     | 1    |      |

noise characteristics,  $V_{CC} = 3.3 \text{ V}$ ,  $C_L = 50 \text{ pF}$ ,  $T_A = 25^\circ\text{C}$  (see Note 5)

| PARAMETER                                          | MIN  | TYP  | MAX | UNIT |
|----------------------------------------------------|------|------|-----|------|
| $V_{OL(P)}$ Quiet output, maximum dynamic $V_{OL}$ | 0.6  | 0.8  |     | V    |
| $V_{OL(V)}$ Quiet output, minimum dynamic $V_{OL}$ | -0.6 | -0.8 |     | V    |
| $V_{OH(V)}$ Quiet output, minimum dynamic $V_{OH}$ | 2.9  |      |     | V    |
| $V_{IH(D)}$ High-level dynamic input voltage       | 2.31 |      |     | V    |
| $V_{IL(D)}$ Low-level dynamic input voltage        | 0.99 |      |     | V    |

NOTE 5: Characteristics are for surface-mount packages only.

operating characteristics,  $T_A = 25^\circ\text{C}$

| PARAMETER                              | TEST CONDITIONS | $V_{CC}$                                     | TYP   | UNIT    |
|----------------------------------------|-----------------|----------------------------------------------|-------|---------|
| $C_{pd}$ Power dissipation capacitance | Outputs enabled | $C_L = 50 \text{ pF}$ , $f = 10 \text{ MHz}$ | 3.3 V | 17.4    |
|                                        |                 |                                              | 5 V   | 19.5 pF |

## PARAMETER MEASUREMENT INFORMATION



NOTES:

- $C_L$  includes probe and jig capacitance.
- Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- All input pulses are supplied by generators having the following characteristics:  $PRR \leq 1 \text{ MHz}$ ,  $Z_O = 50 \Omega$ ,  $t_f \leq 3 \text{ ns}$ ,  $t_f \leq 3 \text{ ns}$ .
- The outputs are measured one at a time, with one input transition per measurement.
- $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- $t_{PHL}$  and  $t_{PLH}$  are the same as  $t_{pd}$ .
- All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms

## PW (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE PACKAGE

14 PINS SHOWN



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- Falls within JEDEC MO-153

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| <b>Products</b>  |                        | <b>Applications</b> |                                                                          |
|------------------|------------------------|---------------------|--------------------------------------------------------------------------|
| Amplifiers       | amplifier.ti.com       | Audio               | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                   |
| Data Converters  | dataconverter.ti.com   | Automotive          | <a href="http://www.ti.com/automotive">www.ti.com/automotive</a>         |
| DSP              | dsp.ti.com             | Broadband           | <a href="http://www.ti.com/broadband">www.ti.com/broadband</a>           |
| Interface        | interface.ti.com       | Digital Control     | <a href="http://www.ti.com/digitalcontrol">www.ti.com/digitalcontrol</a> |
| Logic            | logic.ti.com           | Military            | <a href="http://www.ti.com/military">www.ti.com/military</a>             |
| Power Mgmt       | power.ti.com           | Optical Networking  | <a href="http://www.ti.com/opticalnetwork">www.ti.com/opticalnetwork</a> |
| Microcontrollers | microcontroller.ti.com | Security            | <a href="http://www.ti.com/security">www.ti.com/security</a>             |
|                  |                        | Telephony           | <a href="http://www.ti.com/telephony">www.ti.com/telephony</a>           |
|                  |                        | Video & Imaging     | <a href="http://www.ti.com/video">www.ti.com/video</a>                   |
|                  |                        | Wireless            | <a href="http://www.ti.com/wireless">www.ti.com/wireless</a>             |

Mailing Address: Texas Instruments  
Post Office Box 655303 Dallas, Texas 75265

Copyright © 2004, Texas Instruments Incorporated