

# XE1205

# 180 MHz – 1GHz

# Low-Power, High Link Budget Integrated UHF Transceiver

#### GENERAL DESCRIPTION

The XE1205 is an integrated transceiver operating in the 433, 868 and 915 MHz license-free ISM (Industrial, Scientific and Medical) frequency bands; it can also address other frequency bands in the 180-1000 MHz range. Its highly integrated architecture allows for minimum external components while maintaining design flexibility. All major RF communication parameters are programmable and most of them can be dynamically set. The XE1205 offers the unique advantage of narrow-band and wide-band communication, this without the need to modify the number or parameters of the external components. The XE1205 is optimized for low power consumption while offering high RF output power and channelized operation suited for both the European (ETSI EN 300-220-1) and the North American (FCC part 15) regulatory standards. TrueRF™ technology enables a low-cost external component count (elimination of the SAW filter) whilst still satisfying ETSI and FCC regulations.

#### **APPLICATIONS**

- Narrow-band and wide-band security systems
- Voice and data over an RF link
- Process and building control
- Access control
- Home automation
- Home appliances interconnection

#### **KEY PRODUCT FEATURES**

- Programmable RF output power: up to +15 dBm
- High Rx sensitivity: down to -121 dBm at 1.2 kbit/s, -116 dBm at 4.8 kbits.
- Low power: RX=14 mA; TX = 62 mA @ 15 dBm
- Can accommodate 300-1000 MHz frequency range
- Wide band operation: up to 304.7 kbit/s, NRZ coding
- Narrow band operation: 25 kHz channels for data rates up to 4.8 kbit/s, NRZ coding; optional transmitter pre-filtering to enable adjacent channel power below -37 dBm at 25 kHz
- On-chip frequency synthesizer with minimum frequency resolution of 500 Hz
- Continuous phase 2-level FSK modulation
- Incoming data pattern recognition
- Built-in Bit-Synchronizer for incoming data and clock synchronization and recovery
- FEI (Frequency Error Indicator) with built-in AFC
- RSSI (Received Signal Strength Indicator)
- 16-byte FIFO for transmit / receive data buffering and transfer via SPI bus

### **ORDERING INFORMATION**

| Part number Temperature range Paci |                  | Package |
|------------------------------------|------------------|---------|
| XE1205I074TRLF <sup>(1)</sup>      | -40 °C to +85 °C | VQFN48  |

(1) TR refers to tape & reel.

LF refers to Lead Free package.

This device is WEEE and RoHS compliant



# **TABLE OF CONTENTS**

| 1     | Non-conformance                                                         |      |
|-------|-------------------------------------------------------------------------|------|
| 2     | Functional Block Diagram                                                | 3    |
| 3     | Pin description                                                         | 4    |
| 4     | Electrical Characteristics                                              | 5    |
| 4.1   | Absolute Maximum Operating Ranges                                       |      |
| 4.2   | Specifications                                                          |      |
| 4.2.1 | Operating Range                                                         |      |
| 4.2.2 | Electrical Specifications                                               |      |
| 5     | Description                                                             |      |
| 5.1   | Data Operation Modes                                                    |      |
| 5.2   | Receiver section                                                        | 8    |
| 5.2.1 | LNA & Receiver modes                                                    |      |
| 5.2.2 | Interrupt signal mapping                                                |      |
| 5.2.3 | Receiver in continuous mode                                             | 8    |
| 5.2.4 | DATA pin in bidirectional or unidirectional mode (continuous mode only) | . 14 |
| 5.2.5 | Receiver in buffered mode                                               | . 14 |
| 5.2.6 | Additional narrowband filter bandwidths                                 | . 17 |
| 5.3   | Transmitter section                                                     |      |
| 5.3.1 | Output power                                                            |      |
| 5.3.2 | Transmitter in continuous mode                                          |      |
| 5.3.3 | Transmitter in buffered mode                                            |      |
| 5.4   | Frequency synthesizer                                                   |      |
| 5.4.1 | Clock Output for an external processor                                  |      |
| 6     | Highest Bit RATES: example of 304.7 kbit/s operation                    | . 22 |
| 6.1   | Registers settings                                                      |      |
| 6.1.1 | Bitrate (BR) and frequency deviation (fdev)                             | . 22 |
| 6.1.2 | Rx filter                                                               |      |
| 6.1.3 | Tx filter                                                               |      |
| 6.2   | Hardware settings                                                       |      |
| 6.3   | Operation                                                               |      |
| 6.4   | Typical performance                                                     |      |
| 7     | Serial interface definition and principle of operation                  | . 24 |
| 7.1   | Serial Control Interface                                                |      |
| 7.1.1 | Chip configuration via SPI_CONFIG interface                             | . 25 |
| 7.1.2 | Data transmission and reception via SPI_DATA interface.                 | . 26 |
| 7.2   | Configuration and status registers                                      | .28  |
| 7.2.1 | Configuration register: general description                             |      |
| 7.2.2 | MCParam configuration register (main configuration parameters)          |      |
| 7.2.3 | IRQParam configuration register (IRQ parameters)                        |      |
| 7.2.4 | TXParam configuration register (transmitter configuration parameters)   |      |
| 7.2.5 | RXParam configuration register (receiver configuration parameters)      |      |
| 7.2.6 | Pattern register                                                        |      |
| 7.2.7 | OSCParam configuration register (oscillator parameters)                 |      |
| 7.2.8 | ADParam configuration register (additional settings)                    |      |
| 7.3   | Operating Modes                                                         |      |
| 7.3.1 | XE1205 switching time using SPI CONFIG interface                        | . 36 |
| 7.3.2 | XE1205 switching time using SW(1:0) pins.                               | . 38 |
| 7.4   | Selection of the reference frequency                                    |      |
| 7.5   | Clock output interface                                                  |      |
| 7.6   | Default settings at power-up                                            |      |
| 7.7   | Pad configuration versus chip modes                                     |      |
| 8     | Application information                                                 |      |
| 8.1   | Matching network of the receiver                                        |      |
| 8.2   | Matching network of the transmitter                                     |      |
| 8.3   | VCO tank                                                                |      |
| 8.4   | Loop filter of the frequency synthesizer                                |      |
| 8.5   | Reference crystal for the frequency synthesizer                         |      |
| 9     | Packaging information                                                   |      |



The XE1205 single-chip solution is an integrated circuit intended for use as a low cost FSK transceiver to establish a frequency-agile, half-duplex, bi-directional RF link, with non-return to zero data coding. The device is available in a VQFN 48 package and is designed to provide a fully functional multi-channel FSK transceiver. It is intended for applications in the 433 MHz and 868 MHz European bands and the North American 915 MHz ISM band. The single chip transceiver operates down to 2.4V. Its ability to operate with 25 kHz channel spacing makes it compliant with requirements of ETSI EN300 220-1 and makes the XE1205 ideal for automatic meter reading and alarms.

#### 1 NON-CONFORMANCE

Please note early version lot codes whose date-codes start with N3K, N4K and N5K (except N5K3760, N5K3760A, N5K3760B and N5K6993) exhibit a non-conformance to specification. The non-conformance affects the FIFO buffer described in section 5.2.5. Please use the FIFO in this product <u>only</u> in conjunction with the Technical Note TN1205.01 (available www.semtech.com). All other date-codes are in conformance with the specification.

#### 2 FUNCTIONAL BLOCK DIAGRAM



Figure 1: XE1205 block diagram.



# 3 PIN DESCRIPTION

| PIN             | NAME       | 1    | DESCRIPTION                                                                              |
|-----------------|------------|------|------------------------------------------------------------------------------------------|
| 0               | EPAD       |      | Pad below package (should be grounded)                                                   |
| 1               | SW(0)      | I/O  | Transmit/Receive/Stand-by/Sleep Mode Select                                              |
| 2               | SW(1)      | 1/0  | Transmit/Receive/Stand-by/Sleep Mode Select  Transmit/Receive/Stand-by/Sleep Mode Select |
| 3               |            | 1/0  |                                                                                          |
|                 | NC<br>NC   |      | Not connected (should be grounded)                                                       |
| 4               | NC DEA     | 1    | Not connected (should be grounded)                                                       |
| 5               | RFA        | 1    | RF Input                                                                                 |
| 6               | RFB        | 1    | RF Input                                                                                 |
| 7               | VSSP2      |      | Power Amplifier Ground                                                                   |
| 8               | VSSP2      |      | Power Amplifier Ground                                                                   |
| 9               | RFOUT      | 0    | RF Output                                                                                |
| 10              | VDDP       |      | Power Amplifier Supply Voltage                                                           |
| 11              | VSSP       |      | Power Amplifier Ground                                                                   |
| 12              | VDDF       |      | Second HF Analog Supply voltage                                                          |
| 13              | VSSF       |      | Second HF Analog Ground                                                                  |
| 14              | TKA        | I/O  | VCO Tank                                                                                 |
| 15              | VSSF       |      | Second HF Analog Ground                                                                  |
| 16              | TKB        | I/O  | VCO Tank                                                                                 |
| 17              | VSSF       |      | Second HF Analog Ground                                                                  |
| 18              | LFB        | I/O  | PLL Loop Filter                                                                          |
| 19              | VDDD       |      | HF Digital Supply Voltage                                                                |
| 20              | VSS        |      | LF Digital Ground                                                                        |
| 21              | NSS_CONFIG | 1    | SPI SELECT CONFIG                                                                        |
| 22              | NSS_DATA   | I    | SPI SELECT DATA (DATA_IN in continuous mode)                                             |
| 23              | VDD        |      | LF Digital Supply Voltage                                                                |
| 24              | IRQ_0      | 0    | Interrupt (refer to chapter 5.2.5 for mapping options)                                   |
| 25              | IRQ_1      | 0    | Interrupt(refer to chapter 5.2.5 for mapping options)                                    |
| 26              | DATA       | I/O  | Data input and output (output only in continuous mode)                                   |
| 27              | CLKOUT     | 0    | Output clock at reference frequency divided by 2, 4, 8, 16, 32                           |
| 28              | MISO       | 0    | SPI Master Input Slave Output                                                            |
| 29              | MOSI       | ı    | SPI Master Output Slave Input                                                            |
| 30              | SCK        | ı    | SPI CLOCK                                                                                |
| 31              | XTA        | I/O  | Ref Xtal / Input of external clock                                                       |
| 32              | VSSA       |      | LF analog ground                                                                         |
| 33              | XTB        | I/O  | Reference Xtal                                                                           |
| 34              | VDDA       |      | LF Analog Supply Voltage                                                                 |
| 35              | POR        | I/O  | Not used (should not be connected)                                                       |
| 36              | NC         |      | Not connected (should be grounded)                                                       |
| 37              | TIBIAS     | I/O  | Test pin (should be grounded in normal operation)                                        |
| 38              | TSUPP      |      | Test pin (should be grounded in normal operation)                                        |
| 39              | VDDA       |      | LF Analog Supply Voltage                                                                 |
| 40              | VSSA       | 1    | LF analog ground                                                                         |
| 41              | QAMP       | 0    | Output of Q-Ch low-pass filter                                                           |
| 42              | IAMP       | Ō    | Output of -Chl low-pass filter                                                           |
| 43              | TMOD(3)    | 1/0  | Test pin (should be grounded in normal operation)                                        |
| 44              | TMOD(2)    | I/O  | Test pin (should be grounded in normal operation)                                        |
| 45              | TMOD(1)    | I/O  | Test pin (should be grounded in normal operation)                                        |
| 46              | TMOD(0)    | I/O  | Test pin (should be grounded in normal operation)                                        |
| 47              | NC         | ., 0 | Not connected (should be grounded)                                                       |
| 48              | NC NC      | 1    | Not connected (should be grounded)                                                       |
| <del>-</del> -0 | INC        |      | 140t connected (should be grounded)                                                      |

Table 1: Pin description

# 4 ELECTRICAL CHARACTERISTICS

#### 4.1 ABSOLUTE MAXIMUM OPERATING RANGES

Stresses above the values listed below may cause permanent device failure. Exposure to absolute maximum ratings for extended periods may affect device reliability.

| Symbol | Description          | Min. | Max. | Unit |
|--------|----------------------|------|------|------|
| VDDmax | Supply voltage       | -0.5 | 3.9  | V    |
| Tmr    | Storage temperature  | -55  | 125  | °C   |
| ML     | Receiver input level |      | 5    | dBm  |

Table 2: Absolute Maximum Operation Ranges

The device is ESD sensitive and should be handled with precaution.

#### 4.2 SPECIFICATIONS

# 4.2.1 Operating Range

| Symbol | Description                       | Min. | Max. | Unit |
|--------|-----------------------------------|------|------|------|
| VDDop  | Supply voltage                    | 2.4  | 3.6  | V    |
| Trop   | Temperature                       | -40  | 85   | °C   |
| Clop   | Load capacitance on digital ports | -    | 25   | pF   |

Table 3: Operating Range

# 4.2.2 Electrical Specifications

The table below gives the electrical specifications of the transceiver under the following conditions: Supply Voltage = 3.3V, temperature = 25 °C, 2-level FSK without pre-filtering, fc = 915 MHz,  $\Delta f$  = 5 kHz, Bit rate = 4.8 kbit/s, BW<sub>SSB</sub> = 10 kHz, BER = 0.1% (at the output of the bit synchronizer), matched impedances, environment as defined in section 8, unless otherwise specified.

| Symbol | Description                                                       | Conditions                         | Min | Тур  | Max  | Unit |
|--------|-------------------------------------------------------------------|------------------------------------|-----|------|------|------|
| IDDSL  | Supply current in sleep mode                                      |                                    | -   | 0.2  | 1    | uA   |
| IDDST  | Supply current in standby mode                                    | Quartz oscillator (39 MHz) enabled | -   | 0.85 | 1.10 | mA   |
| IDDR   | Supply current in receiver mode                                   |                                    | -   | 14   | 16.5 | mA   |
| IDDT   | Supply current in transmitter mode                                | RFOP = 5 dBm                       | -   | 33   | 40   | mA   |
|        |                                                                   | RFOP = 15 dBm                      | -   | 62   | 75   | mA   |
| RFS    | RF sensitivity                                                    | Mode A                             | -   | -116 | -113 | dBm  |
|        |                                                                   | Mode B                             | -   | -102 | -99  | dBm  |
| RFS_12 | RF sensitivity at 1.2 kbit/s                                      | Mode A                             | -   | -121 | -118 | dBm  |
| _      |                                                                   | Mode B                             | -   | -107 | -104 | dBm  |
| FDA    | Frequency deviation                                               | Programmable                       | 1   | -    | 255  | kHz  |
| CCR    | Co-channel rejection                                              |                                    | -13 | -10  | -    | dBc  |
| IIP3   | Input intercept point (from LNA input to base-band filter output) | f <sub>LO</sub> + 1.995 MHz        |     |      |      |      |
|        | , ,                                                               | Mode A                             | -37 | -33  | -    | dBm  |
|        |                                                                   | Mode B                             | -21 | -18  | -    | dBm  |
| BW     | Base band filter bandwidth (SSB)                                  | Programmable (1)                   | -   | 10   | -    | kHz  |
|        |                                                                   |                                    | -   | 20   | -    | kHz  |
|        |                                                                   |                                    | -   | 40   | -    | kHz  |
|        |                                                                   |                                    | -   | 200  | -    | kHz  |



| Symbol  | Description                         | Conditions                                   | Min | Тур  | Max                  | Unit   |
|---------|-------------------------------------|----------------------------------------------|-----|------|----------------------|--------|
| ACR_25  | Receiver adjacent channel rejection | funw = f <sub>LO</sub> + 25 kHz single tone  |     | -    |                      |        |
| _       | ratio at 25 kHz                     | Pw=-110 dBm, mode A                          |     |      |                      |        |
|         |                                     | BW (SSB) = 10 kHz                            | -   | 20   | -                    | dBc    |
|         |                                     | BW (SSB) = 8 kHz (2)                         | -   | 30   | -                    | dBc    |
| ACR_50  | Receiver adjacent channel rejection | $funw = f_{LO} + 50 \text{ kHz single tone}$ | -   | 40   | -                    | dBc    |
| _       | ratio at 50 kHz                     | Pw=-110 dBm, mode A                          |     |      |                      |        |
| BR      | Bit rate                            | Programmable                                 | 1.2 | -    | 304.7 <sup>(4)</sup> | kbit/s |
| RFOP    | RF output power                     | Programmable                                 |     |      |                      |        |
|         |                                     | RFOP1                                        | -3  | 0    | -                    | dBm    |
|         |                                     | RFOP2                                        | +2  | +5   | -                    | dBm    |
|         |                                     | RFOP3                                        | +7  | +10  | -                    | dBm    |
|         |                                     | RFOP4                                        | +12 | +15  | -                    | dBm    |
| ACP     | Transmitter adjacent channel power  | Pre-filter enabled                           | -   | -    | -37                  | dBm    |
|         | (measured at 25 kHz offset)         | (RFOP3 mode)                                 |     |      |                      |        |
|         | ,                                   | Measurement conditions as                    |     |      |                      |        |
|         |                                     | defined by EN 300 220-1 V1.3.1               |     |      |                      |        |
| FR      | Synthesizer frequency range         | Programmable                                 | 433 | -    | 435                  | MHz    |
|         |                                     |                                              | 863 | -    | 870                  | MHz    |
|         |                                     |                                              | 902 | -    | 928                  | MHz    |
| TS_SRE  | Receiver wake-up time               | Quartz oscillator enabled                    | -   | 700  | 850                  | us     |
| TS_STR  | Transmitter wake-up time            | Quartz oscillator enabled                    | -   | 250  | 350                  | us     |
| TS_FS   | Frequency synthesizer wake-up time  | Quartz oscillator enabled                    | -   | 200  | 250                  | us     |
| TS_RE   | Receiver wake-up time               | Frequency synthesizer enabled                | -   | 500  | 600                  | us     |
| TS TR   | Transmitter wake-up time            | Frequency synthesizer enabled                | -   | 100  | 150                  | us     |
| TS RFSW |                                     | Between 2 channels at 1 MHz                  | -   | 700  |                      | us     |
| _       | switching between 2 channels        | from each other                              |     |      |                      |        |
| TS_TFSW |                                     | Between 2 channels at 1 MHz                  | -   | 150  | 250                  | us     |
| _       | switching between 2 channels        | from each other                              |     |      |                      |        |
| TS_RSSI | RSSI wake-up time                   | Receiver enabled                             | -   | -    | 1.5                  | ms     |
| TS_OS   | Quartz oscillator wake-up time      | Fundamental                                  | -   | 1    | 2                    | ms     |
| _       | ·                                   | 3 <sup>rd</sup> overtone                     | -   | 7    | -                    | ms     |
| TS_FEI  | FEI wake-up time                    | Receiver enabled                             | -   | 2/BR | -                    | ms     |
| XTAL    | Quartz oscillator frequency         | Fundamental or third harmonic                | -   | 39   | -                    | MHz    |
| FSTEP   | Frequency synthesizer step          | Exact step is XTAL / 77'824                  | -   | 500  | -                    | Hz     |
| VTHR    | Equivalent input thresholds         | Mode A <sup>(5)</sup> , low range:VTHR1      | -   | -110 | -                    | dBm    |
|         | of the RSSI                         | VTHR2                                        | _   | -105 | _                    | dBm    |
|         |                                     | VTHR3                                        | _   | -100 | _                    | dBm    |
|         |                                     | Mode A, high range:VTHR1                     | _   | -95  | -                    | dBm    |
|         |                                     | VTHR2                                        | _   | -90  | _                    | dBm    |
|         |                                     | VTHR3                                        | _   | -85  | -                    | dBm    |
| SPR     | Spurious emission in receiver mode  | (3)                                          | _   | -65  | -                    | dBm    |
| VIH     | Digital input level high            | % VDD                                        | 75  | -    | _                    | %      |
| VIL     | Digital input level low             | % VDD                                        | -   | _    | 25                   | %      |
| VOH     | Digital output level high           | % VDD                                        | 75  | _    |                      | %      |
| VOL     | Digital output level low            | % VDD                                        |     | _    | 25                   | %      |
|         | 2131.cai 0atpat 10 voi 10 vv        | ==                                           |     |      |                      | /0     |

Table 4: Electrical Specifications

- (1) Additional bandwidths can be selected with special settings described in section 7.2.8.
- (2) With additional bandwidth configuration register settings as described in sections 5.2.6 and 7.2.8.
- (3) SPR strongly depends on the design of the application board and the choice of the external components. Values down to -70 dBm can be achieved with careful design.
- (4) 304.7 kbit/s achievable with additional register settings as described in section 6. The 304.7kpbs max bit rate is guaranteed by validation. The max bit rate guaranteed by production test is 152.3 kbit/s
- (5) RSSI also available in mode B with higher thresholds as described in section 5.2.3.4



### 5 DESCRIPTION

The XE1205 is a direct conversion (Zero-IF) half-duplex data transceiver. It includes receiver, transmitter, frequency synthesizer and control logic. The circuit is intended primarily for operation in the following three ISM frequency bands 433 MHz, 868 MHz, and 915 MHz with a same 39MHz reference crystal and uses 2-level FSK modulation.

Operation of the XE1205 over the frequency range 180 MHz - 1000 MHz beyond the ISM bands described above can be achieved by modifying the reference oscillator crystal frequency. Please contact Semtech for more details.

The XE1205 is programmed by a microcontroller through the 3-wire fully-compatible SPI serial bus (MOSI, MISO, and SCK) to write to and read from the configuration registers.

The circuit consists of the following main functional blocks:

The receiver converts the incoming 2-level FSK modulated signal into a synchronized bit stream. The receiver comprises a low-noise amplifier, down-conversion mixers, baseband filters, baseband amplifiers, limiters, demodulator and bit synchronizer. The bit synchronizer transforms the data output of the demodulator into a glitch-free bit stream DATAOUT and synchronized clock DCLK. This may be easily used to sample the DATAOUT signal with minimal external processor overhead. In addition, the receiver includes a Received Signal Strength Indicator (RSSI) function and a Frequency Error Indicator (FEI) function that provides an indication of the local oscillator frequency error. A pattern recognition function may be used to detect a user-programmable reference word in the incoming bit stream. The bandwidth of the base-band filters, the frequency deviation of the expected incoming FSK signal as well as the bit rate of the received data signal are all user-programmable. The receiver also embeds an automatic frequency offset cancellation to compensate local oscillator drifts due to XTAL.

The transmitter performs the modulation of the carrier by an input baseband data signal and the transmission of the modulated signal. The frequency synthesizer is modulated directly. The modulated signal is then amplified by the on-chip RF power amplifier. The output power is user-programmable to one of four possible values. The frequency deviation and the bit rate for the transmit signal are the same as those programmed for the receiver section. User-defined pre-filtering should be enabled to ensure compliance with the requirements of ETSI EN 300 220-1 regarding transmission at 25 kHz channel spacing.

The frequency synthesizer generates the local oscillator (LO) signal for the receiver section as well as the FSK modulated signal for the transmitter section. The core of the synthesizer is implemented with a PLL structure. The frequency is user-programmable with a frequency resolution of approximately 500 Hz in the 433 MHz, 868 MHz and 915 MHz ISM frequency bands. This section includes a crystal oscillator whose signal is the reference for the PLL. This reference frequency is divided by 2, 4, 8, 16, or 32 and is made available at the CLKOUT pin to serve as a clock signal for an external processor.

The control block generates the control signals according to the setting in its set of configuration registers.

The service block performs all the necessary functions for the circuit to work properly, including the internal voltage and current sources.

#### 5.1 DATA OPERATION MODES

The XE1205 is user-programmable between two modes of operation:

Continuous mode: each bit transmitted or received is accessed directly at the DATA input/output pin.

**Buffered mode**: a 16-byte FIFO is used to store each data byte transmitted or received. This data is written to/read from the FIFO via the SPI bus. It reduces processor overhead.

### 5.2 RECEIVER SECTION

The XE1205 is set to receive mode when MCParam\_Select\_mode is low by setting MCParam\_Chip\_mode(1:0) to "01". If MCParam\_Select\_mode is high the XE1205 is set to receive mode by setting SW(1:0) to "01".

#### 5.2.1 LNA & Receiver modes

The LNA of the receiver has two programmable operation modes: the high sensitivity mode, Mode A, for reception of weak signals; and the high linearity mode, Mode B, for strong signals. The operation mode is defined by the value of the Rmode bit in RXParam\_Rmode configuration register.

Mode A: High sensitivity mode, RFS approximately 13dB better than in Mode B (see 4.2.2, RFS parameter)

**Mode B**: High Linearity mode, IIP3 approximately 15dB higher than in Mode A (see 4.2.2, IIP3 parameter)

### 5.2.2 Interrupt signal mapping

In receiver mode, two lines are dedicated to interrupt information. The interrupt pins are IRQ\_0 and IRQ\_1. IRQ\_0 has 3 selectable sources. IRQ\_1 has 2 selectable sources. The two following tables summarize the interrupt management.

| IRQParam_RX_irq_0 | MCParam_Buffered_mode | IRQ_0  | IRQ_0 Interrupt source |  |
|-------------------|-----------------------|--------|------------------------|--|
| 00                | 0                     | Output | Pattern                |  |
| 01                | 0                     | Output | RSSI_irq               |  |
| 10                | 0                     | Output | Pattern                |  |
| 11                | 0                     | Output | Pattern                |  |
| 00                | 1                     | Output | No interrupt available |  |
| 01                | 1                     | Output | Write_byte             |  |
| 10                | 1                     | Output | /fifoempty             |  |
| 11                | 1                     | Output | Pattern                |  |

Table 5: IRQ\_0 interrupt sources in receive mode.

| IRQParam_RX_irq_1 | MCParam_Buffered_mode | IRQ_1  | IRQ_1 Interrupt source |  |
|-------------------|-----------------------|--------|------------------------|--|
| 00                | 0                     | Output | DCLK                   |  |
| 01                | 0                     | Output | DCLK                   |  |
| 10                | 0                     | Output | DCLK                   |  |
| 11                | 0                     | Output | DCLK                   |  |
| 00                | 1                     | Output | No interrupt available |  |
| 01                | 1                     | Output | Fifofull               |  |
| 10                | 1                     | Output | RSSI_irq               |  |
| 11                | 1                     | Output | RSSI_irq               |  |

Table 6: IRQ\_1 interrupt sources in receive mode.

# 5.2.3 Receiver in continuous mode

In this mode, the receiver has two output signals indicating recovered clock DCLK and recovered NRZ bit DATA. DCLK is connected to output pin IRQ\_1 and DATA is connected to pin DATA configured in output mode. The bit synchronizer controls the recovered clock signal, DCLK. If the bit synchronizer is enabled by setting the bit /RXParam\_Disable\_bitsync to "0" (default value), the clock recovered from the incoming data stream appears at DCLK.

The function of the bit synchronizer is to remove glitches from the data stream and to provide a synchronous clock at DCLK. The output DATA is valid at the rising edge of DCLK. The following diagram shows the receiver chain operating in this mode

If the bit synchronizer is disabled, the DCLK output is held low and the raw demodulator output appears at DATA.

RXParam Disable bitsync **DATA** data **FSK** I lim **DEMODULATOR** BIT data SYNCHRONIZER Q lim IRQ\_1(DCLK) dclk RXParam Pattern IRQParam Rx irg 0(1:0) **PATTERN** RXParam RSSI **MATCHING** IRQ 0 pattern **RSSI** RSSI\_irq

Figure 2: Receiver chain in continuous mode

#### 5.2.3.1 Demodulator in continuous mode

The demodulator section comprises FSK demodulator, bit synchronizer, and Pattern Recognition blocks.

Data from the FSK baseband limited signals I\_lim and Q\_lim is first demodulated before passing to the bit synchronizer.

If the end-user application requires direct access to the output of the demodulator, then the RXParam\_Disable\_bitsync bit must be set high. In this case the demodulator output is directly connected to the DATA pin and the IRQ\_1 pin (DCLK) is set to low.

For best operation of the demodulator it is recommended the modulation index  $\beta$  of the input signal meets the following condition:

$$\beta = \frac{2\Delta f}{RR} \ge 2$$

where  $\Delta f$  is the frequency deviation and BR the bit rate.

# 5.2.3.2 Bit synchronizer in continuous mode

The raw output signal from the demodulator may contain jitter and glitches. The bit synchronizer converts the data output of the demodulator into a glitch-free bit-stream DATA and generates a synchronized clock DCLK to be used for sampling the DATA output (see below). DCLK is available on pin IRQ\_1 when the chip operates in continuous mode.



Figure 3: Bit synchronizer timing diagram

For proper operation, in addition to the requirement for the modulation index defined in Section 5.2.3.1, the Bit Synchronizer must first receive three bytes of alternating logic value preamble, i.e. "0101" sequences. After this startup phase, the rising edge of DCLK signal is centered on the demodulated bit. Subsequent data transitions will preserve this centering.

This has two implications:

- If the Bit Rates of Transmitter and Receiver are known to be the same, the XE1203F will be able to receive an infinite unbalanced sequence (all "0s" or all "1s") with no restriction.
- If there is a difference in Bit Rate between Tx and Rx, the amount of adjacent bits at the same level that the BitSync can withstand can be estimated as:

Number of bits = 
$$0.5 \cdot \frac{BR}{\Delta BR}$$

This implies approximately 6 consecutive unbalanced bytes when the Bit Rate precision is 1%, which is easily achievable (crystal tolerance is in the range of 50 to 100 ppm). It is recommended that the bit rate accuracy be better than  $\pm 5\%$  (3% for Konnex mode operation).

The bit synchronizer is enabled by default. It is controlled by RXParam\_Disable\_bitsync. If the bit synchronizer is disabled the output of the demodulator is directed to DATA and the DCLK output (IRQ\_1 Pin in continuous mode) is set to '0'.

The received bit rate is defined by the value of the MCParam Br(6:0) configuration register, and is calculated as follows:

Bit rate = 
$$\frac{152.34e3}{\text{int}(\text{Br}(6:0))+1}$$
 where int(x) is the integer value of the unsigned binary representation of x.

For the Konnex standard operation, the bit rate is fixed at 32.768 kbit/s. The bit synchronizer is automatically configured with the right bit rate value if the MCParam Knx configuration bit is set high.

If needed, it is possible to select intermediate bit rates by changing the Over-Sampling Ratio (OSR) of the bit synchronizer, whose default value is 32. The latter can be superseded by setting high the register TParam\_Chg\_OSR. In this case, the bit rate becomes:

Bit rate = 
$$\frac{152.34e3}{\text{int}(Br(6:0))+1} \cdot \frac{32}{\text{int}(OSR(7:0))+1}$$
,



where OSR(7:0) is the content of the register; TParam\_OSR(7:0) as described in section 7.2.8.

For a correct operation of the bit synchronizer, the value of this register must be higher or equal to 15 and (int(OSR)+1) \* Bit\_rate should be inferior or equal to 4.87MHz.

# 5.2.3.3 Pattern recognition block in continuous mode

In receive mode this feature is activated by setting the RXParam\_Pattern configuration register bit to high. The demodulated signal is compared with a pattern stored in the Reg\_pattern(31:0) registers. The PATTERN signal (mapped to output pin IRQ\_0) is driven by the output of this comparator and is synchronized by DCLK. It is set to high when a matching condition is detected, otherwise set to low. PATTERN output is updated at the rising edge of DCLK. The number of bits used for comparison is defined in the RXParam\_Psize(1:0) register and the number of tolerated errors for the pattern recognition is defined in the RXParam Ptol(1:0) register. Figure 4, illustrates the pattern matching process.



Figure 4: Pattern matching operation.

Note: The pattern recognizer is available only if the bit synchronizer is enabled.

# 5.2.3.4 RSSI in continuous mode

This function provides a Received Signal Strength Indication based on the signal level at the output of the base-band filter. To activate this function, the bit RXParam\_RSSI must be set to "1". When activated, the 2-bit status information is stored in register RXParam\_RSSI\_OUT(1:0) and may be read through the serial control interface. The meaning of this status information is given in the table below, where  $V_{RFFIL}$  is the differential amplitude of the equivalent input RF signal when the receiver is operated in mode A. The thresholds VTHRi are at the output of the base-band filter divided by the gain between the input of the receiver and this output. When operated in mode B, equivalent VTHRi thresholds are shifted 15dBm higher.

| RXPARAM_RSSI_out(1:0) | Description                        |
|-----------------------|------------------------------------|
| 0 0                   | $V_{RFFIL} \leq VTHR1$             |
| 0 1                   | VTHR1 < V <sub>RFFIL</sub> ≤ VTHR2 |
| 1 0                   | $VTHR2 < V_{RFFIL} \le VTHR3$      |
| 11                    | VTHR3 < V <sub>RFFIL</sub>         |

Table 7: RSSI status description

The operating range of the RSSI measurement may be changed by programming the RXParam\_RSSI\_range bit; in this way two ranges with three VTHRi values may be selected. An additional way to increase RSSI operating range is to combine modes A and B thresholds. One could then cover input signals ranging from -110dBm (VTHR1, low range, mode A) up to -70dBm (VTHR3, high range, mode B)

The time diagram of an RSSI measurement is given in Figure 5. When the RSSI function has been activated the signal strength is periodically measured and the result is stored in RSSI\_out\_int; this result is transferred to the register RXParam\_RSSI\_out(1:0) each time this register is read via the SPI interface. TS\_RSSI is the wake-up time required after the function has been activated to get a valid result and its value is given in section 4.2.2. TS\_RSSIM is the period between two successive measurements and its value depends on the selected frequency deviation (100  $\mu$ s for  $\Delta f > 20$  kHz, 200  $\mu$ s for 10 kHz <  $\Delta f \le 20$  kHz, 300  $\mu$ s for 7 kHz <  $\Delta f \le 10$  kHz, 400  $\mu$ s for 5 kHz <  $\Delta f \le 7$  kHz, and 500  $\mu$ s  $\Delta f \le 5$  kHz).



Figure 5: RSSI measurement timing diagram

Saout\_rssi is internally generated during a read sequence of RXParam\_RSSI\_out register.

The RSSI block can also be used in interrupt mode by setting the bit IRQParam\_RSSI\_int to 1. When RSSI\_out\_int is equal or greater than a predefined value stored in IRQParam\_RSSI\_thr(1:0), the signal IRQParam\_RSSI\_signal\_detect (can be read in the Configuration register) goes high and an interrupt signal RSSI\_irq is generated. This interrupt signal can be used by a microcontroller if IRQParam\_RX\_irq\_0 is set to "01" (see table 5). The interrupt is cleared by writing a 1 to the bit IRQParam\_RSSI\_signal\_detect. If the bit IRQParam\_RSSI\_int remains high, the process starts again. The next figure shows the timing diagram of RSSI in interrupt mode.



Figure 6: RSSI generating interrupt signal when detecting a threshold



### 5.2.3.5 Frequency Error Indicator in continuous mode - FEI

The block is switched ON by writing bit RXParam\_FEI to '1'. This function provides information about the frequency error of the local oscillator compared with the input carrier frequency and can be used to implement an external AFC. The condition on the modulation index for proper behavior of the FEI function is:

$$\beta = \frac{2 \cdot \Delta f}{RR} \ge 2$$
,

Where  $\Delta f$  is the frequency deviation and BR is the bit rate.

The time diagram of an FEI measurement is given in the next figure. When the FEI block has been woken up and is ready, and as long as the block is kept on, the frequency error is measured and the current result of the measurement is loaded in the register RXParam\_FEI\_out(15:0) each time registers 12 is read. TS\_FEI is the time required for the first evaluation to be completed after the block has been started up and its value is given in section 4.2.2. Since the contents of the configuration register is validated at the rising edge of the enable signal NSS\_CONFIG, the FEI block is actually started up at this time.



Figure 7: Timing diagram of an FEI measurement

To guarantee proper behavior of the FEI, the operation must be done when a preamble as defined in section 5.2.3.1 is received, and the sum of the frequency offset and the signal bandwidth (single sided) must be lower than the base band filter bandwidth (single sided). That is:

F<sub>offset</sub> + SignalBW < FilterBW.

Where  $f_{offset}$  is the difference between the carrier frequency and the LO frequency, SignalBW is the signal bandwidth (single side) equal to the sum of the bit rate divided by 2 and the frequency deviation (BR/2 + DF), and FilterBW is the channel filter bandwidth defined by RXParam\_BW(1:0) parameters.

The frequency error can be calculated by the following formula:

The frequency error = 500\*int(FEI out(15:0)) in Hz

Where int(x) is the integer value of the signed binary representation of x.



# 5.2.3.6 Frequency Error Correction

XE1205 offers two possibilities to correct the RF frequency error either by using FEI block with external microcontroller setting the corrected LO Frequency or by using the internal Automatic Frequency error Cancellation (AFC).

When using FEI block, RXParam\_FEI\_out(15:0) can directly be subtracted to the register MCParam\_Freq\_lo(15:0) without further calculation by a microcontroller since the PLL step is 500 Hz i.e. RXParam\_FEI\_out (15:0) represents the number of step needed to compensate the frequency error .

Saout fei is internally generated during a read sequence of register 12 in the same way as saout rssi (refer to Figure 7).

To use AFC block, FEI block should be switched on by writing bit RXParam\_FEI to '1' then AFC should be started by writing bit RX\_Param:AFC\_start to '1'. The LO\_frequency error cancellation is effective providing bit RXParam\_disable is written to '0' .Refer to previous chapter to guarantee proper behaviour of the FEI. RXParam\_AFC\_OK status register is automatically set to '0' when AFC is completed. RXParam\_AFC\_overflow will be automatically set to '1' in case the frequency error is too high to be automatically cancelled.

## 5.2.4 DATA pin in bidirectional or unidirectional mode (continuous mode only)

The DATA pin is bi-directional by default, and is used in both transmit and receive modes. In receive mode, DATA represents demodulated received data. In transmit mode baseband data is applied to this pin.

Some applications may require a separate input and output for transmitted and received data respectively. In this case the MCParam\_Data\_unidir configuration register bit must be set to '1'. The DATA pin is then set permanently to an output for received data, and NSS DATA is used as the input.

#### 5.2.5 Receiver in buffered mode

In this mode, the output of the bit synchronizer, i.e. the demodulated and resynchronized signal and the clock signal DCLK are not sent directly to the output pins DATA and IRQ\_1 (DCLK). These signals are used to store the demodulated signal by packet of 8 bits in a 16 bytes FIFO. The following figure shows the receiver chain in this mode.

The FSK demodulator, bit synchronizer and pattern matching block work as described in section 5.2.2 but they are used with two additional blocks, FIFO and SPI.

When the chip is in receive mode and the MCParam\_Buffered\_mode bit is set to high then all the blocks described above are automatically enabled. In a normal communication frame the data stream comprises a 24 bit preamble, pattern (refer to section 5.2.3.3) and the data. Upon receipt of a recognized pattern, the receiver recognizes the start of a frame, strips off the preamble and pattern, then fills the FIFO with payload data to the microcontroller. This automated data recovery reduces the overhead for the host controller.

The IRQParam Start fill bit determines how the FIFO is filled:

If IRQParam\_Start\_fill is low, data only fills the FIFO subject to a correct pattern match. Data is shifted into the pattern recognition block which continuously compares the received data with the contents of the Reg\_pattern(31:0) configuration register. If a match occurs a start sequence is detected, and the internal output of the pattern matching block is asserted for one bit length and the IRQParam\_Start\_detect bit is also asserted. This internal signal may be mapped to the IRQ\_0 output using interrupt signal mapping (please refer to section 5.2.2). Once a pattern match has occurred, the pattern recognition block will remain inactive until IRQParam\_Start\_detect is re-asserted.



Figure 8: Receiver chain in buffered mode

If IRQParam\_Start\_fill is high, FIFO filling is initiated by asserting IRQParam\_Start\_detect.

Once sixteen bytes have been written to the FIFO the IRQParam\_Fifofull signal is asserted. Data should then normally be read out. If no action is taken the FIFO will overflow and subsequent data will be lost. If this occurs the IRQParam\_Fifooverrun bit is set. The IRQParam\_Fifofull signal can be mapped to pin IRQ\_1 as an interrupt for a microcontroller if IRQParam\_RX\_irq\_1 is set to "01" (please refer to section 5.2.2).

To recover from an overflow situation a '1' must be written to IRQParam\_Fifooverrun; this clears the contents of the FIFO, resets all FIFO status flags and re-initiates pattern matching (only when an overrun has occurred).

In order to clear the FIFO in reception, a "1" should be written in IRQParam\_start\_detect (bit 6 add 6).

Pattern matching can also be re-initiated during a FIFO filling sequence by writing a '1' to IRQParam Start detect.



Figure 9: Start detection and FIFO filling

The FIFO filling process is shown in detail in Figure 9. As the first byte is written into the FIFO the signal /fifoempty goes high indicating that at least one byte is present. The microcontroller can then read the contents of the FIFO via the SPI interface. Once all data have been read from the FIFO then /fifoempty goes low. Once the last bit of the sixteenth byte has been written into the FIFO then the signal Fifofull is asserted; data should be read before the next byte is received.

This is illustrated in Figure 10.



Figure 10: Completion of FIFO filling

The /fifoempty signal can be used as an interrupt signal for a microcontroller by mapping to pin IRQ\_0 if IRQParam\_RX\_irq\_0 is set to "10" (please refer to section 5.2.2). Alternatively, the WRITE\_BYTE signal may also be used as an interrupt if IRQParam RX irq 0 is set to "01".

### 5.2.5.1 Demodulator in buffered mode

Demodulation in buffered mode occurs in the same way as in continuous mode (section 5.2.3.1). Received data is directly read from the FIFO and the DATA pin is not used.

### 5.2.5.2 Bit synchronizer in buffered mode

In buffered mode the bit synchronizer is automatically enabled (DCLK is not externally available).

### 5.2.5.3 Pattern recognition block in buffered mode

In buffered mode the pattern recognition block is automatically enabled. The PATTERN signal may be mapped to pin IRQ 0. Please refer to section 5.2.2 for further details.

#### 5.2.5.4 RSSI in buffered mode

In buffered mode the Received Signal Strength Indication operates the same way as in continuous mode. In buffered mode, however, RSSI\_irq may be mapped to IRQ\_1 (please refer to section 5.2.2) instead of to IRQ\_0 in continuous mode.

## 5.2.5.5 Frequency Error Indicator in buffered mode – FEI

In buffered mode the Frequency Error Indication operates the same way as in continuous mode. Please refer to section 5.2.3.5 for more details.

#### 5.2.6 Additional narrowband filter bandwidths

The lowest bandwidth for the base-band filter which can be selected by changing only a 2-bit word in the configuration register is 10 kHz. However, as described in section 7.2.8, additional register settings allow this bandwidth to be further reduced. This option allows the user to improve the selectivity of the receiver for very narrow-band applications.

Activating this option is advised for bit rates and frequency deviations not higher than 4.8 kbit/s and 5 kHz and if the LO frequency of the receiver is well controlled, for instance by means of a very accurate crystal or the activation of an AFC. The table below gives the sensitivity and the adjacent channel rejection for BR = 4.8 kbit/s and  $\Delta f$  = 5 kHz for different bandwidths.

| Bandwidth<br>SSB | TParam_Low _BW | TParam_Code_BW(8:0) | Sensitivity<br>RFS<br>(BER=0.1%) | Adjacent Channel Rejection<br>ACR<br>(25 kHz offset single tone) |
|------------------|----------------|---------------------|----------------------------------|------------------------------------------------------------------|
| 10 kHz           | 0              | X                   | -116 dBm                         | 20 dBc                                                           |
| 9 kHz            | 1              | 139                 | -116 dBm                         | 25 dBc                                                           |
| 8 kHz            | 1              | 160                 | -115.5 dBm                       | 30 dBc                                                           |
| 7 kHz            | 1              | 185                 | -115 dBm                         | 35 dBc                                                           |

Table 8: Performances of the receiver for very narrow bandwidths and 4.8 kbit/s

Table 9 below gives the sensitivity and the adjacent channel rejection for BR = 1.2 kbit/s and  $\Delta f$  = 2 kHz.

| Bandwidth<br>SSB | TParam_Low _BW | TParam_Code_BW(8:0) | Sensitivity<br>RFS<br>(BER=0.1%) | Adjacent Channel Rejection<br>ACR<br>(25 kHz offset single tone) |
|------------------|----------------|---------------------|----------------------------------|------------------------------------------------------------------|
| 10 kHz           | 0              | X                   | -117.5 dBm                       | 18 dBc                                                           |
| 9 kHz            | 1              | 139                 | -118 dBm                         | 23 dBc                                                           |
| 8 kHz            | 1              | 160                 | -119 dBm                         | 28 dBc                                                           |
| 7 kHz            | 1              | 185                 | -119.5 dBm                       | 33 dBc                                                           |

Table 9: Performances of the receiver for very narrow bandwidths and 1.2 kbit/s

It can be seen from table 9 that this option also allows the sensitivity to be improved for very low bit rates and frequency deviations.

#### 5.3 TRANSMITTER SECTION

The XE1205 is set to transmit mode when MCParam\_Select\_mode is low by setting MCParam\_Chip\_mode(1:0) to "10". If MCParam\_Select\_mode is high the XE1205 is set to transmit mode by setting pins SW(1:0) to "10".

The data directly modulates the LO, or an (optional) pulse shaping filter can be used resulting in an adjacent channel power down to -37dBm at 25kHz for an output power up to 10dBm.

In continuous mode the transmitted data is sent directly to the frequency synthesizer.

In buffered mode the data is first written into the sixteen byte FIFO via the SPI interface; data from the FIFO is used to modulate the frequency synthesizer.

# 5.3.1 Output power

The output power of the power amplifier is programmable on four values with the register TXParam\_Power (please refer to section 7.2.4 below), as shown in Table 10, where RFOP values are given in the Electrical Specifications section 4.2.2.

| TXParam_POWER | Output power |
|---------------|--------------|
| 0 0           | RFOP1        |
| 0 1           | RFOP2        |
| 1 0           | RFOP3        |
| 11            | RFOP4        |

Table 10: Output power settings

#### 5.3.2 Transmitter in continuous mode

The transmitter works in continuous mode if the bit MCParam\_Buffered\_mode is low. The transmit data should be applied to pin DATA if register bit Data\_unidir is low or pin NSS\_DATA if register bit Data\_unidir is high. Figure 11 shows the transmitter chain in continuous mode:



Figure 11: Transmitter data path in continuous mode

The pulse shaping function is enabled by setting TXParam\_Filter to '1'. If the filtering option is selected, the DCLK signal is used as data clock in the transmission and this clock is generated at a frequency according to the selected bit rate. The DCLK signal is supplied to the microcontroller via the pin IRQ\_1 which must update the data on the falling edge. The data is sampled at the rising edge of DCLK and filtered.

Figure 12 shows an example of filtered data for a bit rate of 4.8kbit/s and a frequency deviation of 5 kHz:





Figure 12: Pre-filtering of bit stream in transmit mode

The filtering option can be used for all bit rates specified in section 5.2.3.2 and for the following frequency deviations.

| Freq_dev(8:0) | Frequency deviation (kHz) |
|---------------|---------------------------|
| 00000101      | 2.5                       |
| 000001010     | 5                         |
| 000010100     | 10                        |
| 000101000     | 20                        |
| 001010000     | 40                        |
| 010100000     | 80                        |
| 101000000     | 160                       |

Table 11: Available frequency deviations when using the filtering option

#### 5.3.3 Transmitter in buffered mode.

The transmitter works in buffered mode if bit MCParam\_Buffered\_mode is high. Data to be transmitted is written to the 16-byte FIFO via the SPI interface. The data is loaded into a shift register which passes the data bit by bit to the data shaping filter or directly to the frequency synthesizer (as explained in the previous section). The transmitter chain is shown in Figure 13:



Figure 13: Transmit chain in buffered mode

FIFO operation in transmit mode is similar to receive mode; transmission either starts immediately after data is written into the FIFO or when the FIFO is full, determined by the IRQParam\_Start\_full bit setting.

If the transmit FIFO is full the interrupt signal fifofull is asserted on pin IRQ\_1 (if configured accordingly). If data is written into the FIFO while it is full, the flag IRQParam\_Fifooverrun will be set to '1' and the previous FIFO contents will be overwritten.

The IRQParam\_Fifooverrun flag is cleared by writing a '1' to it. At the same time this clears the contents of the FIFO. Once the last data in the FIFO is loaded into the shift register, the flag /fifoempty is set to high on pin IRQ\_0. If new data is not written in the FIFO and the last bit of the shift register has been transferred to the frequency synthesizer, the bit IRQParam\_Tx\_stopped goes high and the data seen by the frequency synthesizer is the last bit sent. If the transmitter is switched off (e.g. entry into another mode), the transmission will stop immediately even if there is still unsent data in the shift register.

In transmit mode the two interrupt signals are IRQ 0 and IRQ 1.

IRQ\_1 is mapped to IRQParam\_Fifofull signal indicating that the transmission FIFO is full when IRQParam\_Tx\_irq\_1 is set to '0' and to TX stopped when IRQParam Tx irq\_1 is set to '1'.

IRQ\_0 is mapped to the /fifoempty signal; this signal is used to indicate that the transmission FIFO is empty and must be refilled with data to continue data transmission.



#### 5.4 FREQUENCY SYNTHESIZER

The Frequency Synthesizer generates the local oscillator (LO) signal for the receiver section as well as the continuous phase FSK (CPFSK) modulated signal for the transmitter section. The core of the synthesizer is implemented with a Sigma-Delta PLL architecture. The frequency is programmable with a step-size of 500 Hz in the 433, 868 and 915 MHz frequency bands. This block includes a crystal oscillator which provides the frequency reference for the PLL. This reference frequency can also be used as a reference clock for the external microcontroller on the CLKOUT pin.

### 5.4.1 Clock Output for an external processor

A reference clock can be generated for use by an external microcontroller. The OSCParam\_Clkout configuration bit controls the CLKOUT pin. When set to high, CLKOUT is enabled, otherwise it is disabled. The output frequency at CLKOUT is defined by the value of the OSCParam\_Clkout\_freq(2:0) parameter. The output frequency at CLKOUT is the reference oscillator frequency divided by 2, 4, 8, 16 or 32. With a reference oscillator frequency of 39 MHz this provides a reference clock at 19.5 MHz, 9.75 MHz, 4.87 MHz, 2.44 MHz or 1.22 MHz, respectively.

This clock signal is disabled in Sleep Mode.

# 6 HIGHEST BIT RATES: EXAMPLE OF 304.7 KBIT/S OPERATION

XE1205 is able to sustain other bit rates between 152.34 kbit/s and 304.7 kbit/s using OSR\_minus\_1 register as described in section 5.2.3.2. It is recommended whenever possible to use a modulation index ( $\beta$ =2 $\Delta$ f/BR) ≥2 whenever possible. For the highest bit rates the receiver filter bandwidth will limit the maximal usuable  $\beta$ . Lower modulation indexes should be used then. In this chapter we provide the example of the highest bit rate.

In order to operate at 304.7 kbit/s the following settings should be used:

Please note that exact bitrate value is 304.6875 kbit/s.

#### 6.1 REGISTERS SETTINGS

# 6.1.1 Bitrate (BR) and frequency deviation (fdev)

At 304.7 kbit/s, a modulation index close to 1 is compulsory because of the limited bandwidth of the Rx filter. Frequency deviation will be set to 160 kHz to also take benefit from the Tx filter available (Cf Table 11). Consequently, following settings should be programmed:

| Name          | Address | Bits | Value (d) | Note            |  |
|---------------|---------|------|-----------|-----------------|--|
| Freq_dev(8:0) | 0       | 0    | 320       | 160.36 kHz      |  |
| Freq_dev(6.0) | 1       | 7-0  | 320       | 100.30 KHZ      |  |
| Br(6:0)       | 2       | 6-0  | 0         | 152.34 kbit/s   |  |
| Chg_OSR       | 27      | 4    | 1         |                 |  |
| OSR (7:0)     | 28      | 7-0  | 15        | =>304.68 kbit/s |  |

Table 12: common registers settings for 304.7 kbit/s

#### 6.1.2 Rx filter

For a correct behavior we recommend to have an Rx filter bandwidth of minimum fdev + (BR/2). Consequently, following settings should be programmed:

| Name                | Address | Bits | Value (d) | Note      |
|---------------------|---------|------|-----------|-----------|
| BW(1:0)             | 8       | 6-5  | 3         | 200 kHz   |
| Max_BW              | 8       | 4    | 0         |           |
| TParam_Low_BW       | 19      | 2    | 1         |           |
| TParam Code BW(8:0) | 21      | 6-0  | 87        | =>320 kHz |
|                     | 22      | 7-6  | 07        | =/320 KHZ |

Table 13: Rx registers settings for 304.7 kbit/s

### 6.1.3 Tx filter

Tx filter is also available at 304.7 kbit/s operation and although not compulsory, its use is recommended to reduce spectrum bandwidth. Contrary to the other bitrates, an additional specific bit must be set.

Consequently, following settings should be programmed:

| Name              | Address | Bits | Value (d) | Note |
|-------------------|---------|------|-----------|------|
| Filter            | 7       | 4    | 1         |      |
| 304 kbit/s_filter | 18      | 3    | 1         |      |

Table 14: Tx registers settings for 304.7 kbit/s



#### 6.2 HARDWARE SETTINGS

When operating at 304.7 kbit/s, the loop filter must be modified. Typical recommended component values are provided below:

| Name | 434 MHz | 869 MHz | 915 MHz | Tolerance |
|------|---------|---------|---------|-----------|
| CL1  | 3.3 nF  | 10 nF   | 10 nF   | ± 5%      |
| CL2  | 220 pF  | 150 pF  | 150 pF  | ± 5%      |
| RL1  | 1.5 kΩ  | 1.5 kΩ  | 1.5 kΩ  | ± 5%      |

Table 15: PLL Loop Filter Bill of Material for 304.7 kbit/s

#### 6.3 OPERATION

Like for any other configuration, in order to avoid crystal misalignment issues and get the best performance it is recommended to perform an AFC with maximum Rx filter bandwidth before using the 304.7 kbit/s with the settings described above.

AFC operation may need to be performed at a lower datarate to cover worst case crystal, process and temperature variations.

Please note that all features including FIFO are available at bit rates up to 304.7 kbit/s.

### 6.4 TYPICAL PERFORMANCE

- Sensitivity@0.1%: -102 dBm in mode A and -90 dBm in mode B.
- ACR@1MHz offset, single tone: 25 dBc.

#### 7 SERIAL INTERFACE DEFINITION AND PRINCIPLE OF OPERATION

# 7.1 SERIAL CONTROL INTERFACE

The XE1205 contains two SPI-compatible serial interfaces, one to send and read the chip configuration, the other to send and receive data in buffered mode. Both interfaces are configured in slave mode and share the same pins MISO (Master In Slave Out), MOSI (Master Out Slave In), SCK (Serial Clock). Two additional pins are required to select the SPI interface: NSS CONFIG to change or read the transceiver configuration, and NSS DATA to send or read data.

Figure 14 shows the connections between the transceiver and a microcontroller when buffered mode is used. IRQ\_0 and IRQ\_1 are not mentioned in the drawing but can be used.



Figure 14: Connection between SPI DATA, SPI CONFIG and a micro-controller

It is possible to change between the four modes (sleep, stand-by, receive, transmit) by using the two-bit signal SW(1:0). This option is enabled by setting the bit MCParam\_Select\_mode to '1' in the configuration register.

A byte transmission can be seen as a rotate operation between the value stored in an 8 bit shift register of the master device (the microcontroller for instance) and the value stored in an 8 bit shift register of the selected slave device (the transceiver). The SCK line is used to synchronize both SPI interfaces. Data is transferred full-duplex from master to slave through the MOSI line and from slave to master through the MISO line. The most significant bit is always sent first. In both SPI interfaces the rising SCK edge is used to sample the received bit, and the falling SCK edge shifts the data inside the shift register. Max SCK frequency is 2MHz.

The NSS\_CONFIG or NSS\_DATA signal is controlled by the master device and should remain low during the byte transmission. It is not necessary to toggle the NSS\_CONFIG signal back to high and back to low between each transmitted byte. However It is necessary to toggle the NSS\_DATA signal back to high and back to low between each transmitted byte. The transmission is synchronized by the NSS\_CONFIG or NSS\_DATA signal. While the NSS\_CONFIG or NSS\_DATA is high, the counters controlling transmission are reset. Reception starts with the first clock cycle after the falling edge of NSS\_CONFIG or NSS\_DATA; if either signal goes high during a byte transmission the counters are reset and the byte has to be retransmitted.

# 7.1.1 Chip configuration via SPI\_CONFIG interface

The SPI\_CONFIG interface is selected if NSS\_CONFIG is low even if the circuit is in buffered mode and NSS\_DATA is low (SPI\_CONFIG has priority). To configure the transceiver two bytes are required; the first byte contains a start bit (equal to 0), R/W information ('1' for a read operation or '0' for a write operation), 5 bits for the address of the register and finally a stop bit (equal to '1'). The second byte contains the data to be sent in write mode or the new address to read from in read mode. Figure 15 shows the timing diagram for a typical write sequence:



Figure 15: Write sequence when sending a new configuration to the XE1205 via the SPI\_CONFIG

NSS\_CONFIG must remain low during the transmission of the two bytes (address and data); if it goes high after the first byte, then the next byte will be considered as an address byte. When writing more than one register successively, NSS\_CONFIG does not need to make a high to low transmission between two write sequences. The bytes are alternatively considered as an address byte followed by a data byte.

The read sequence via the SPI CONFIG interface is similar to the write one except that the data byte contains all zeroes



Figure 16 shows the read sequence of a single register:



Figure 16: Read sequence of a single register via the SPI\_CONFIG

### 7.1.2 Data transmission and reception via SPI\_DATA interface.

When the transceiver is used in buffered mode, the data exchange with a micro-controller is done via the SPI\_DATA interface.

In transmit mode the 16 byte FIFO can be filled as long as it is not full (IRQ\_1 can be used if FIFO\_full is mapped).

In receive mode, the FIFO may be read if one of the following events occurs:

- at least one byte is present in the FIFO, i.e. a rising edge on IRQ 0 mapped to /fifoempty
- each time a byte is written to FIFO, i.e. a rising edge on IRQ 0 mapped to WRITE BYTE
- 16 bytes have been written to the FIFO, i.e. a rising edge on IRQ 1 mapped to RX FIFOfull

The transceiver should be in buffered mode (MCParam\_Buffered\_mode = '1'). The SPI\_DATA interface is then selected if NSS\_DATA is low and NSS\_CONFIG is high.

The operations with SPI\_DATA interface are similar to those with SPI\_CONFIG except that there is only a data byte (no address byte is required) and except that it is necessary to toggle the NSS\_DATA signal back to high and back to low between each transmitted or received byte.



Figure 17 shows the write operation during transmit.



Figure 17 Writing 2 bytes in transmitter mode

Figure 18 shows the read operation in receive mode.



Figure 18: Reading 2 bytes in receive mode.

Note that it is necessary to toggle NSS\_DATA signal back to high and then back to low between each transmitted and received byte.



#### 7.2 CONFIGURATION AND STATUS REGISTERS

The XE1205 has several operating modes, configuration parameters and internal status registers that may be accessed by the microcontroller via the SPI\_CONFIG interface.

The switching pins SW(1:0) allows switching between one of the four operating modes (sleep, stand-by, receive, transmit) when MCParam\_Select\_mode is high. If MCParam\_Select\_mode is low, the modes are defined by the register through the SPI\_CONFIG interface and SW(1:0) may be used as an output to control, for example, an antenna switch.

# 7.2.1 Configuration register: general description

The description of the registers which are useful for the user is given in Table 16 below:

| Name     | Size   | Address | Description                            |
|----------|--------|---------|----------------------------------------|
| MCParam  | 5 x 8  | 0-4     | Main parameters common to transmit and |
|          |        |         | receive modes                          |
| IRQParam | 2 x8   | 5-6     | Interrupt registers                    |
| TXParam  | 1 x 8  | 7       | Transmitter parameters                 |
| RXParam  | 9 x 8  | 8-16    | Receiver parameters                    |
| OSCParam | 2 x 8  | 17-18   | Oscillator parameters                  |
| TParam   | 12 x 8 | 19-30   | Test and special settings              |

Table 16: configuration registers

All the bits that are referred to as "reserved" in this section should be set to "0" during write operations.



# 7.2.2 MCParam configuration register (main configuration parameters)

The detailed description of the MCParam register is given in Table 17.

| Name           | Bits | Address | RW  | Description                                                                |
|----------------|------|---------|-----|----------------------------------------------------------------------------|
| Chip_mode(1:0) | 7-6  | 0       | r/w | Transceiver mode:                                                          |
|                |      |         |     | 00 -> sleep mode                                                           |
|                |      |         |     | 01 -> receive mode                                                         |
|                |      |         |     | 10 -> transmit mode                                                        |
|                |      |         |     | 11 -> stand-by mode                                                        |
| Select_mode    | 5    | 0       | r/w | Transceiver mode selection:                                                |
| _              |      |         |     | 0 -> mode defined by MCParam_chip_mode, SW(1:0) is an output               |
|                |      |         |     | sleep mode -> SW(1:0) = "00"                                               |
|                |      |         |     | receiver mode -> SW(1:0) = "01"                                            |
|                |      |         |     | transmitter mode -> SW(1:0) = "10"                                         |
|                |      |         |     | stand-by mode -> SW(1:0) = "00"                                            |
|                |      |         |     | 1 -> mode defined by SW(1:0):                                              |
|                |      |         |     | SW(1:0) = 00 -> sleep mode                                                 |
|                |      |         |     | SW(1:0) = 01 -> receive mode                                               |
|                |      |         |     | SW(1:0) = 10 -> transmit mode                                              |
|                |      |         |     | SW(1:0) = 11 -> stand-by mode                                              |
| Buffered_mode  | 4    | 0       | r/w | Enable buffered mode:                                                      |
| _              |      |         |     | 0 -> continuous mode                                                       |
|                |      |         |     | 1 -> buffered mode                                                         |
| Data_unidir    | 3    | 0       | r/w | Configure DATA pin                                                         |
| _              |      |         |     | 0 -> DATA is a bidirectional pin:                                          |
|                |      |         |     | input in transmit, output in receive mode                                  |
|                |      |         |     | 1 -> DATA is an output pin:                                                |
|                |      |         |     | output in receive mode, high-impedance in transmit mode                    |
| Band(1:0)      | 2-1  | 0       | r/w | Frequency band:                                                            |
|                |      |         |     | 01 -> 433 – 435 MHz                                                        |
|                |      |         |     | 10 -> 863 – 870 MHz                                                        |
|                |      |         |     | 11 -> 902 – 928 MHz                                                        |
| Freq_dev(8)    | 0    | 0       | r/w | Frequency deviation MSB                                                    |
| Freq_dev(7:0)  | 7-0  | 1       | r/w | Frequency deviation:                                                       |
|                |      |         |     | $\Delta f = int(Freq\_dev(8:0)) * FSTEP$                                   |
|                |      |         |     | Where $int(x) = integer$ value of the binary representation of x           |
|                |      |         |     | Example                                                                    |
|                |      |         |     | 000000001 -> Δf = FSTEP                                                    |
|                |      |         |     | 111111111 -> Δf = 511*FSTEP                                                |
|                |      |         |     | all these frequency deviations are available if the data shaping filter is |
|                |      |         |     | disabled (please refer to Table 11)                                        |
| Knx            | 7    | 2       | r/w | Konnex mode enable                                                         |
|                |      |         |     | 0 -> default mode -> bit rate defined by MCParam_Br(6:0)                   |
|                |      |         |     | 1 -> Konnex mode-> bit rate = 32.7 kbit/s                                  |
| Br(6:0)        | 6-0  | 2       | r/w | Bit rate                                                                   |
|                |      |         |     | Br = 152.34e3/(int(Br) + 1)                                                |
|                |      |         |     | Where $int(x) = integer$ value of the binary representation of x.          |
|                |      |         |     | Example:                                                                   |
|                |      |         |     | 0000001 -> Br = 76.1 kbit/s                                                |
|                |      |         |     | 1111111 -> Br = 1.19 kbit/s                                                |
|                |      |         |     | Note: if Konnex mode is enabled, then bit rate = 32.7 kbit/s.              |
|                | l    | l       | l   |                                                                            |



| Name              | Bits | Address | RW  | Description                                         |
|-------------------|------|---------|-----|-----------------------------------------------------|
| Freq lo(15:8) (7) | 7-0  | 3       | r/w | LO frequency in 2's complement:                     |
| Freq Io(7:0)      | 7-0  | 4       | r/w | 000 -> Flo = middle of the range <sup>(6)</sup>     |
|                   |      |         |     | 0XX-> Flo = higher than the middle of the range     |
|                   |      |         |     | 1XX-> Flo = lower than the middle of the range      |
|                   |      |         |     | Example: 00001 -> Flo = middle of the range + FSTEP |

Table 17: MCParam configuration register

- (6) When frequency band is set to 863-870MHz, 869MHz should be considered as the middle of the range.
- (7) When frequency band is set to 433-435MHz, MSB is bit 14 and bit 15 is not used.

# 7.2.3 IRQParam configuration register (IRQ parameters)

The detailed description of the IRQParam register is given in Table 18.

| Rx_irq_0(1:0)  7-6  5  r/w  Select IRQ_0 source in Rx mode:  If Buffered_mode = 0  00 -> IRQ_0 mapped to Pattern signal  01 -> IRQ_0 mapped to RSSI_irq signal  10 -> IRQ_0 mapped to Pattern signal  11 -> IRQ_0 mapped to Pattern signal  if Buffered_mode = 1 |     |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 00 -> IRQ_0 mapped to Pattern signal 01 -> IRQ_0 mapped to RSSI_irq signal 10 -> IRQ_0 mapped to Pattern signal 11 -> IRQ_0 mapped to Pattern signal if Buffered_mode = 1                                                                                        |     |
| 01 -> IRQ_0 mapped to RSSI_irq signal 10 -> IRQ_0 mapped to Pattern signal 11 -> IRQ_0 mapped to Pattern signal if Buffered_mode = 1                                                                                                                             |     |
| 10 -> IRQ_0 mapped to Pattern signal 11 -> IRQ_0 mapped to Pattern signal if Buffered_mode = 1                                                                                                                                                                   |     |
| 11 -> IRQ_0 mapped to Pattern signal if Buffered_mode = 1                                                                                                                                                                                                        |     |
| if Buffered_mode = 1                                                                                                                                                                                                                                             |     |
|                                                                                                                                                                                                                                                                  |     |
|                                                                                                                                                                                                                                                                  |     |
| 00 -> IRQ_0 set to '0'                                                                                                                                                                                                                                           |     |
| 01 -> IRQ_0 mapped to Write_byte signal                                                                                                                                                                                                                          |     |
| 10 -> IRQ_0 mapped to /fifoempty signal                                                                                                                                                                                                                          |     |
| 11 -> IRQ_0 mapped to Pattern signal                                                                                                                                                                                                                             |     |
| Rx_irq_1(1:0) 5-4 5 r/w Select IRQ_1 source in Rx mode                                                                                                                                                                                                           |     |
| If Buffered_mode = 0                                                                                                                                                                                                                                             |     |
| 00 -> IRQ_1 mapped to DCLK signal                                                                                                                                                                                                                                |     |
| 01 -> IRQ_1 mapped to DCLK signal                                                                                                                                                                                                                                |     |
| 10 -> IRQ_1 mapped to DCLK signal                                                                                                                                                                                                                                |     |
| 11 -> IRQ_1 mapped to DCLK signal                                                                                                                                                                                                                                |     |
| if Buffered_mode = 1                                                                                                                                                                                                                                             |     |
| 00 -> IRQ_1 set to '0'                                                                                                                                                                                                                                           |     |
| 01 -> IRQ_1 mapped to Fifofull signal                                                                                                                                                                                                                            |     |
| 10 -> IRQ_1 mapped to RSSI_irq signal                                                                                                                                                                                                                            |     |
| 11 -> IRQ_1 mapped to RSSI_irq signal                                                                                                                                                                                                                            |     |
| Tx_irq_1 3 5 r/w Select IRQ_1 source in Tx mode                                                                                                                                                                                                                  |     |
| If Buffered_mode = 0                                                                                                                                                                                                                                             |     |
| 0 or 1 -> IRQ_1 is mapped to DCLK                                                                                                                                                                                                                                |     |
| 0 or 1 -> IRQ_0 is set to low                                                                                                                                                                                                                                    |     |
| if Buffered_mode = 1                                                                                                                                                                                                                                             |     |
| 0 -> IRQ_1 is mapped to Fifofull signal                                                                                                                                                                                                                          |     |
| 1 -> IRQ_1 is mapped to TX_stopped signal                                                                                                                                                                                                                        |     |
| (IRQ_0 is mapped to /Fifoempty in Buffered mode)  Fifofull 2 5 r FIFO full (IRQ source)                                                                                                                                                                          |     |
| /fifoempty 1 5 r FIFO empty (IRQ source)                                                                                                                                                                                                                         |     |
| Fifooverrun 0 5 r/w/c FIFO overrun error : Write '1' clear FIFO after Overrun occurre                                                                                                                                                                            | -d  |
| Start fill 7 6 r/w FIFO filling selection mode                                                                                                                                                                                                                   | ,u  |
|                                                                                                                                                                                                                                                                  |     |
| 0 -> The FIFO is filled if a pattern is detected                                                                                                                                                                                                                 |     |
| 1 -> The FIFO is filled as long as Start_detect is high                                                                                                                                                                                                          |     |
| Start_detect 6 6 r/w/c Start of FIFO filling                                                                                                                                                                                                                     |     |
| If start_fill = '0' goes high when a start sequence is detected                                                                                                                                                                                                  |     |
| writing a '1' clears the bit and wait for a new start sequence                                                                                                                                                                                                   | ļ   |
| If start fill = '1', 1 -> start to fill the FIFO, 0 -> stop to fill the FII                                                                                                                                                                                      | =O. |



| Name               | Bits | Address | RW    | Description                                                               |
|--------------------|------|---------|-------|---------------------------------------------------------------------------|
| Tx_stopped         | 5    | 6       | r     | Transmission stopped ( IRQ source)                                        |
| Start_full         | 4    | 6       | r/w   | 0 -> Start transmission when the FIFO is full                             |
|                    |      |         |       | 1 -> Start transmission when FIFO is not empty (/fifoempty = '1')         |
| RSSI_int           | 3    | 6       | r/w   | Enable interrupt RSSI_irq when RSSI_thr is reached:                       |
|                    |      |         |       | 0 -> no interrupt generated                                               |
|                    |      |         |       | 1 -> interrupt allowed                                                    |
| RSSI_signal_detect | 2    | 6       | r/w/c | Detection of a signal above RSSI_thr (IRQ source)                         |
|                    |      |         |       | 0 -> signal power lower than the threshold defined by RSSI_thr.           |
|                    |      |         |       | 1 -> signal power equal or greater than the threshold defined by RSSI_thr |
|                    |      |         |       | Writing '1' clear RSSI_signal_detect                                      |
| RSSI_thr           | 1-0  | 6       | r/w   | RSSI threshold for interrupt                                              |
|                    |      |         |       | 00 -> input power ≥ VTHR1                                                 |
|                    |      |         |       | 01 -> input power ≥ VTHR2                                                 |
|                    |      |         |       | 10 -> input power ≥ VTHR3                                                 |
|                    |      |         |       | 11 -> input power ≥ VTHR3                                                 |

Table 18: IRQParam configuration register

# 7.2.4 TXParam configuration register (transmitter configuration parameters)

The detailed description of the TXParam register is given in Table 19.

| Name       | Bits | Address | RW  | Description                                          |
|------------|------|---------|-----|------------------------------------------------------|
| Power(1:0) | 7-6  | 7       | r/w | Transmitter output power:                            |
|            |      |         |     | 00 -> 0 dBm                                          |
|            |      |         |     | 01 -> 5 dBm                                          |
|            |      |         |     | 10 -> 10 dBm                                         |
|            |      |         |     | 11 -> 15 dBm                                         |
| /Modul     | 5    | 7       | r/w | Inhibition of the modulation in transmitter mode:    |
|            |      |         |     | 0 -> modulation                                      |
|            |      |         |     | 1 -> no modulation                                   |
| Filter     | 4    | 7       | r/w | Pre-filtering of the bit stream in transmitter mode: |
|            |      |         |     | 0 -> no filtering                                    |
|            |      |         |     | 1-> data shaping filter enabled                      |
|            |      |         |     | all bit rates defined by Br are available            |
|            |      |         |     | frequency deviations given in Table 11 are available |
| RESERVED   | 3-2  | 7       | r/w | RESERVED                                             |
| Fix_bsync  | 1    | 7       | r/w | 0 -> bit sync in normal environment                  |
|            |      |         |     | 1-> bit sync in noisy environment                    |
| RESERVED   | 0    | 7       | r/w | RESERVED                                             |

Table 19: TXParam configuration register

# 7.2.5 RXParam configuration register (receiver configuration parameters)

The detailed description of the RXParam register is given in Table 20.

| Name            | Bits | Address | RW  | Description                                                       |  |
|-----------------|------|---------|-----|-------------------------------------------------------------------|--|
| Disable_bitsync | 7    | 8       | r/w | Bit synchronizer on/off:                                          |  |
|                 |      |         |     | 0 -> ON                                                           |  |
|                 |      |         |     | 1 -> OFF                                                          |  |
| BW(1:0)         | 6-5  | 8       | r/w | Bandwidth of the base band filter(SSB): must be ≥ Freq_dev + Br/2 |  |
|                 |      |         |     | 00 -> 10 kHz                                                      |  |
|                 |      |         |     | 01 -> 20 kHz                                                      |  |
|                 |      |         |     | 10 -> 40 kHz                                                      |  |
|                 |      |         |     | 11 -> 200 kHz                                                     |  |
| Max_BW          | 4    | 8       | r/w | Forces the bandwidth of the base band filter to its maximum value |  |



| Name              | Bits | Address  | RW           | Description                                                              |
|-------------------|------|----------|--------------|--------------------------------------------------------------------------|
|                   |      |          | <del> </del> | (about 400 kHz SSB) and disables calibration:                            |
|                   |      |          |              | 0 -> bandwidth defined by BW(1:0)                                        |
|                   |      |          |              | 1 -> bandwidth forced to its maximal value                               |
| Reg_BW(1:0)       | 3-2  | 8        | r/w          | Calibration of the bandwidth of the base band filter:                    |
|                   |      |          |              | 00 -> calibration at start up                                            |
|                   |      |          |              | 01 -> no calibration                                                     |
|                   |      |          |              | 10 -> calibration when the bandwidth of the base band filter changes     |
|                   |      |          |              | 11 -> calibration is forced each time 11 is written                      |
| Init_filter(1:0)  | 1-0  | 8        | r/w          | Base band filter initialization:                                         |
|                   |      |          |              | 00 -> default initialize at start up                                     |
|                   |      |          |              | 01 -> RESERVED                                                           |
|                   |      |          |              | 10 -> initialize each time the bandwidth change                          |
|                   |      |          |              | 11 -> force re-initialization                                            |
| RSSI              | 7    | 9        | r/w          | RSSI off/on:                                                             |
|                   |      |          |              | 0 -> off                                                                 |
|                   |      |          |              | 1 -> on                                                                  |
| RSSI_range        | 6    | 9        | r/w          | Range of the RSSI:                                                       |
|                   |      |          |              | 0 -> low range                                                           |
|                   |      |          |              | 1 -> high range                                                          |
| RSSI_out          | 5-4  | 9        | r            | 00 -> input power ≤ VTHR1                                                |
|                   |      |          |              | 01 -> VTHR1 ≤ input power ≤ VTHR2                                        |
|                   |      |          |              | 10 -> VTHR2 ≤ input power ≤ VTHR3                                        |
| FFI               |      | 0        |              | 11 -> VTHR3 ≤ input power                                                |
| FEI               | 3    | 9        | r/w          | Frequency Error Indicator off/on:                                        |
|                   |      |          |              | 0 -> off<br>1 -> on                                                      |
| AFC start         | 2    | 9        | r/w          | 0 -> AFC not running process                                             |
| AFC_Start         | 2    | 9        | 1700         | 1 -> AFC not failing process                                             |
|                   |      |          |              | Writing 0 will start the AFC process. At the end of the AFC process, the |
|                   |      |          |              | bit goes automatically back low.                                         |
| AFC_OK            | 1    | 9        | r/w          | Result of the AFC                                                        |
| 711 <b>0_</b> 010 | '    |          | 17.44        | 0 -> AFC operation successful                                            |
|                   |      |          |              | 1 -> AFC operation unsuccessful                                          |
| AFC_disable       | 0    | 9        | r/w          | Disabling the AFC                                                        |
|                   |      |          |              | 0 -> the error cancelation is automatically applied on the LO frequency  |
|                   |      |          |              | 1 -> the error cancelation is not applied on the LO frequency            |
| AFC_overflow      | 7    | 10       | r/w          | AFC overflow indicator                                                   |
| _                 |      |          |              | 0 -> no overflow                                                         |
|                   |      |          |              | 1 -> the integrator of the frequency error is too high                   |
|                   |      |          |              | writing 1 to this bit will reset the integrator                          |
| IQAMP             | 6    | 10       | r/w          | IQ amplifier off/on:                                                     |
|                   |      |          |              | 0 -> off                                                                 |
|                   |      | 1        | <u> </u>     | 1 -> on                                                                  |
| Rmode             | 5    | 10       | r/w          | Linearity/sensitivity mode                                               |
|                   |      |          |              | 0 -> Mode A (high sensitivity)                                           |
| D-#               |      | 10       |              | 1 -> Mode B (high linearity)                                             |
| Pattern           | 4    | 10       | r/w          | Pattern recognition off/on:                                              |
|                   |      |          |              | 0 -> off                                                                 |
| Doizo(4:0)        | 2.0  | 10       | rhai         | 1 -> on                                                                  |
| Psize(1:0)        | 3-2  | 10       | r/w          | Size of the reference Pattern: 00 -> 8 bits                              |
|                   |      |          |              | 00 -> 8 bits<br>01 -> 16 bits                                            |
|                   |      |          |              | 10 -> 24 bits                                                            |
|                   |      |          |              | 11 -> 32 bits                                                            |
|                   |      | <u> </u> | 1            | 11 - 02 DIG                                                              |



| Name          | Bits | Address | RW  | Description                                             |
|---------------|------|---------|-----|---------------------------------------------------------|
| Ptol(1:0)     | 1-0  | 10      | r/w | Number of tolerated errors for the pattern recognition: |
| , ,           |      |         |     | 00 -> 0 error                                           |
|               |      |         |     | 01 -> 1 error                                           |
|               |      |         |     | 10 -> 2 errors                                          |
|               |      |         |     | 11 -> 3 errors                                          |
| FEI_out(15:8) | 7-0  | 11      | r   | FEI output                                              |
| FEI_out(7:0)  | 7-0  | 12      | r   | in a 2's complement representation                      |

Table 20: RXParam configuration register

# 7.2.6 Pattern register

| Name               | Bits | Address | RW  | Description                                   |
|--------------------|------|---------|-----|-----------------------------------------------|
| Reg_pattern(31:24) | 7-0  | 13      | r/w | 1 <sup>st</sup> byte of the reference pattern |
| Reg_pattern(23:16) | 7-0  | 14      |     | 2 <sup>nd</sup> byte of the reference pattern |
| Reg_pattern(15:8)  | 7-0  | 15      |     | 3 <sup>rd</sup> byte of the reference pattern |
| Reg_pattern(7:0)   | 7-0  | 16      |     | 4 <sup>th</sup> byte of the reference pattern |

Table 21: Pattern register

This register holds the user supplied reference pattern of 8, 16, 24, or 32 bits (see the RXParam\_Psize(1:0) parameter). The first byte of this pattern is always stored in the byte at address 13. If used, the 2<sup>nd</sup> byte is stored at address 14, the 3<sup>rd</sup> byte at address 15 and finally the 4<sup>th</sup> byte at 16. The MSB bit of the reference pattern is always bit 7 of address 13.

Comparing the demodulated data, the first bit received is compared with bit 7 (the MSB) of byte address 13. The last bit received is compared with bit 0 (the LSB) in the Pattern register.

Table 22 provides an example of pattern recognition with a 32-bit pattern.

| Byte Address<br>13 | Byte Address                   | Byte Address<br>15 | Byte Address<br>16 |
|--------------------|--------------------------------|--------------------|--------------------|
| Bit 7 Bit 0        | Bit 7 Bit 0                    | Bit 7 Bit 0        | Bit 7 Bit 0        |
| 10010011           | 10101010                       | 10010011           | 10101010           |
| 101 10010011       | 10101010                       | 10010011           | 10101010           |
|                    | previous bits from demodulator |                    | last bit received  |

Table 22: Pattern recognition example (32 bits)

Table 23 provides an example of pattern recognition with an 8-bit pattern.

| Byte Address Byte Addre |       | Byte Address |       | dress   | Byte Add | Byte Address |       |  |
|-------------------------|-------|--------------|-------|---------|----------|--------------|-------|--|
| 13                      | 13 14 |              |       | 15      |          | 16           | 16    |  |
| Bit 7                   | Bit 0 | Bit 7        | Bit 0 | Bit 7   | Bit 0    | Bit 7        | Bit 0 |  |
| 10010011 Xxxxx          |       | Xxxxxxx      |       | Xxxxxxx | X        | Xxxxxxx      | (     |  |



Table 23: Pattern recognition example (8 bits)

# 7.2.7 OSCParam configuration register (oscillator parameters)

| Name              | Bits | Address | RW  | Description                                                                |
|-------------------|------|---------|-----|----------------------------------------------------------------------------|
| Osc               | 7    | 17      | r/w | Sources of reference frequency                                             |
|                   |      |         |     | 0 -> internal quartz oscillator (for XTAL or TCXO)                         |
|                   |      |         |     | 1 -> external signal applied on pin XTA (CMOS type signal, external clock) |
| Clkout            | 6    | 17      | r/w | Enable clkout                                                              |
|                   |      |         |     | 0 -> no signal provided on pin CLKOUT                                      |
|                   |      |         |     | 1 -> Signal at reference frequency divided by 2, 4, 8,16, 32 provided on   |
|                   |      |         |     | CLKOUT (19.5 MHz down to 1.22 MHz)                                         |
| Clkout_freq(2:0)  | 5-3  | 17      | r/w | Frequency of signal provided on CLKOUT:                                    |
|                   |      |         |     | 000 -> 1.22 MHz                                                            |
|                   |      |         |     | 001 -> 2.44 MHz                                                            |
|                   |      |         |     | 010 -> 4.87 MHz                                                            |
|                   |      |         |     | 011 -> 9.75 MHz                                                            |
|                   |      |         |     | others -> 19.5 MHz                                                         |
| RESERVED          | 2-0  | 17      | r/w | RESERVED                                                                   |
| Resxosc           | 7-4  | 18      | r/w | Select the value of the resistor placed between TKA and TKB in order to    |
|                   |      |         |     | use the transceiver with a crystal operating on its third overtone         |
|                   |      |         |     | 0000 -> no resistor ( 3.8 MΩ)                                              |
|                   |      |         |     | 0001 -> 1.48 kΩ                                                            |
|                   |      |         |     | 0010 -> 1.56 kΩ                                                            |
|                   |      |         |     | 0011 -> 1.66 kΩ                                                            |
|                   |      |         |     | 0100 -> 1.78 kΩ                                                            |
|                   |      |         |     | 0101 -> 1.91 kΩ                                                            |
|                   |      |         |     | 0110 -> 2.07 kΩ                                                            |
|                   |      |         |     | 0111 -> 2.26 kΩ                                                            |
|                   |      |         |     | 1000 -> 2.55 kΩ                                                            |
|                   |      |         |     | 1001 -> 2.81 kΩ                                                            |
|                   |      |         |     | 1010 -> 3.22 kΩ                                                            |
|                   |      |         |     | 1011 -> 3.79 kΩ                                                            |
|                   |      |         |     | 1100 -> 4.65 kΩ                                                            |
|                   |      |         |     | 1101 -> 6.04 kΩ                                                            |
|                   |      |         |     | 1110 -> 8.79 kΩ                                                            |
|                   |      |         |     | 1111 -> 16.55 kΩ                                                           |
| 304 kbit/s_filter | 3    | 18      | r/w | 304.7 kbit/s Tx filter                                                     |
|                   |      |         |     | 0 -> disabled                                                              |
|                   |      |         |     | 1 -> enabled                                                               |
| RESERVED          | 2-0  | 18      | r/w | RESERVED                                                                   |

Table 24: OSCParam configuration register

# 7.2.8 ADParam configuration register (additional settings)

Most of the parameters of this category are for test purposes. Some of them can be used to supersede settings that are described in previous sections to optimize special applications. These last parameters are described in the table below.

| Name         | Bits | Address | RW  | Description                                                                                                 |
|--------------|------|---------|-----|-------------------------------------------------------------------------------------------------------------|
| Add_BW       | 1    | 19      | r/w | Change of RXParam_BW(1:0) decoding, allowing additional bandwidths for the base-band filter to be selected: |
|              |      |         |     | Add_BW = 0 -> default values of RXParam_BW(1:0):                                                            |
|              |      |         |     | RXParam_BW(1:0) = 00 => 10 kHz                                                                              |
|              |      |         |     | RXParam_BW(1:0) = 01 => 20 kHz                                                                              |
|              |      |         |     | RXParam_BW(1:0) = 10 => 40 kHz                                                                              |
|              |      |         |     | RXParam_BW(1:0) = 11 => 200 kHz                                                                             |
|              |      |         |     | Add_BW = 1 -> new bandwidth values:                                                                         |
|              |      |         |     | RXParam_BW(1:0) = 00 => 14.3 kHz                                                                            |
|              |      |         |     | RXParam_BW(1:0) = 01 => 28.5 kHz                                                                            |
|              |      |         |     | RXParam_BW(1:0) = 10 => 66.7 kHz                                                                            |
|              |      |         |     | RXParam_BW(1:0) = 11 => 100 kHz                                                                             |
| Low_BW       | 2    | 19      | r/w | Flag allowing selection of base-band filter bandwidths lower than 10 kHz:                                   |
|              |      |         |     | 0 -> default values given by RXParam_BW(1:0) and TParam_Add_BW                                              |
|              |      |         |     | 1-> bandwidths defined by TParam_Code_BW(8:0)                                                               |
| Code_BW(8:0) | 6-0  | 21      | r/w | Low base-band filter bandwidths, when TParam_Low_BW = 1:                                                    |
|              | 7-6  | 22      |     | Code_BW(8:0) = 139 => 9 kHz                                                                                 |
|              |      |         |     | Code_BW(8:0) = 160 => 8 kHz                                                                                 |
|              |      |         |     | Code_BW(8:0) = 185 => 7 kHz                                                                                 |
|              |      |         |     | MSB Code_BW(8) = bit 6 of address 21                                                                        |
| Add_HPF(2:0) | 5-3  | 22      | r/w | Cut-off frequency of the HPF stages allowing cancellation of the DC                                         |
|              |      |         |     | and low-frequency offsets in the baseband circuit: 0 0 0 -> 660 Hz (default value)                          |
|              |      |         |     | 0 0 1 -> 1.48 kHz                                                                                           |
|              |      |         |     | 0 1 0 -> 1.46 kHz                                                                                           |
|              |      |         |     | 0 1 1 -> 1.96 kHz                                                                                           |
|              |      |         |     | 1 0 0 -> 2.55 kHz                                                                                           |
|              |      |         |     | 1 0 1 -> 3.34 kHz                                                                                           |
|              |      |         |     | 1 1 0 -> 5.11 kHz                                                                                           |
|              |      |         |     | 1 1 1 -> 10.2 kHz                                                                                           |
| Chg_OSR      | 4    | 27      | r/w | Flag allowing the over-sampling ratio of the bit synchronizer to be changed:                                |
|              |      |         |     | 0 -> default OSR (32)                                                                                       |
|              |      |         |     | 1 -> OSR defined by TParam_OSR(7:0)                                                                         |
| OSR          | 7-0  | 28      | r/w | Over-sampling ratio of the bit synchronizer when                                                            |
|              |      |         |     | TParam_Chg_OSR = 1 Actual OSR = TParam_OSR(7:0) + 1                                                         |
|              |      |         |     | Actual Ook - Traiaiii_Ook(7.0) + 1                                                                          |

Table 25: Useful special settings from TParam register

#### 7.3 OPERATING MODES

The XE1205 has four main operating modes illustrated in Table 26 below. These modes are defined by register MCParam\_Chip\_mode(1:0) when bit MCParam\_Select\_mode is low and defined by SW(1:0) pins when MCParam\_Select\_mode is high. Please note that in both cases the changes will be applied to the transceiver upon the rising edge of the NSS\_CONFIG signal (ie NSS\_CONFIG must be set low even when using SW(1:0) as inputs).

| MCParam_Select_mode | MCParam_Chip_mode(1:0) | SW(1:0)<br>mode | SW(1:0)<br>value | Operating Mode | Enabled blocks of the transceiver                     |
|---------------------|------------------------|-----------------|------------------|----------------|-------------------------------------------------------|
| 0                   | 00                     | Output          | 00               | Sleep          | -                                                     |
| 0                   | 01                     | Output          | 01               | Receive        | Quartz oscillator, Frequency synthesizer, Receiver    |
| 0                   | 10                     | Output          | 10               | Transmit       | Quartz oscillator, Frequency synthesizer, Transmitter |
| 0                   | 11                     | Output          | 11               | Standby        | Quartz oscillator                                     |
| 1                   | 00                     | Input           | 00               | Sleep          | -                                                     |
| 1                   | 01                     | Input           | 01               | Receive        | Quartz oscillator, Frequency synthesizer, Receiver    |
| 1                   | 10                     | Input           | 10               | Transmit       | Quartz oscillator, Frequency synthesizer, Transmitter |
| 1                   | 11                     | Input           | 11               | Standby        | Quartz oscillator                                     |

Table 26: Operating modes

### 7.3.1 XE1205 switching time using SPI CONFIG interface.

The transceiver is able to switch between modes by using the SPI\_CONFIG interface.(MCParam\_Chip\_mode(1:0)) or by using the pin SW(1:0). This section describes the switching sequence of the transceiver when register MCParam Select mode is low i.e. the configuration is done via the SPI\_CONFIG and SW(1:0) is an output.

The sequence from sleep mode to receive mode via stand-by mode is shown in Figure 19Error! Reference source not found. TS\_SRE is the receiver wake-up time when the oscillator is enabled, defined as the initialization time for the frequency synthesizer and the base band filter. The base band filter initialization and calibration processes occur when the transceiver switches from stand-by to receive.



Figure 19 Sequence from sleep mode to receive mode via standby mode.

The sequence from sleep to transmit mode via stand-by mode is displayed in Figure 20. TS\_STR is the initialization time of the frequency synthesizer and the power amplifier.





Figure 20. Sequence from sleep to transmit mode via stand-by mode.

The sequence from transmit to receive mode is shown in Figure 21. TS\_RE is the initialization time of the receiver base band filter when the frequency synthesizer is enabled. The base band filter initialization and calibration processes occur when the transceiver switches from transmit to receive.



Figure 21 Sequence from transmit to receive mode.

Figure 22 represents the sequence from receive to transmit mode. TS\_TR is the initialization time of the power amplifier if the frequency synthesizer is already enabled:



Figure 22: Sequence from receiver to transmitter mode

Figure 23 illustrates the switching time between two carrier frequencies in receive mode. TS\_RFSW is defined as the switching time of the frequency synthesizer and the time needed by the base band filter to reach the steady-state when the boost process is used (Init\_filter set to "11").



Figure 23. Switching between two carrier frequencies in receive mode.

Figure 24 shows the switching time between two carrier frequencies in transmit mode. TS\_TFSW is defined as the switching time of the frequency synthesizer and the time required by the power amplifier to reach the steady-state operating conditions.



Figure 24. Switching between two carrier frequencies in transmit mode.

### 7.3.2 XE1205 switching time using SW(1:0) pins.

If MCParam\_Select\_mode is high then the transceiver mode is fixed by SW(1:0) pins and register MCParam Chip mode can be used in read mode but has no effect on the transceiver mode.

### 7.4 SELECTION OF THE REFERENCE FREQUENCY

The reference clock used for the frequency synthesizer and the internal digital circuitry may be generated by either an external 39 MHz quartz crystal or a TCXO or an external clock. If an external clock is used, the register OSCParam\_Osc has to be set high, and the 39 MHz clock signal should to be supplied to the pin "XTA" and the pin "XTB" should be left open. If a TCXO is used, its output signal should be connected to the pin "XTA" and the pin "XTB" should be left.

The transceiver can be used with a 39 MHz fundamental mode quartz crystal or with a 3<sup>rd</sup> overtone crystal. Third overtone operation requires an internal resistor to be connected in parallel with the crystal. This resistor can be connected by programming the register OSCParam\_Resxosc(3:0). The required value depends on the crystal



specification. OSCParam\_Resxosc(3:0) is set to "0000" by default, which selects a parallel resistor of 3.8 M $\Omega$ . This default value is used with a 39 MHz crystal enabled on its fundamental frequency.

In the case of overtone operation where the microcontroller uses the XE1205 as a clock source, the user should note that during the power up sequence of the XE1205, the oscillator may start and run at its fundamental frequency until the correct value of parallel resistor in the register OSCParam\_Resxosc(3:0) is programmed. Before time-sensitive operations an oscillator settling period should be observed to ensure the desired oscillation frequency.

### 7.5 CLOCK OUTPUT INTERFACE

When OSCParam\_Clkout is set high, a CLKOUT clock frequency is provided for a microcontroller or external circuitry. A user-programmable frequency divider ratio of 2, 4, 8, 16, 32 is selectable depending on OSCParam\_Clkout\_freq(2:0). The input frequency of this divider is the 39.0 MHz reference clock; the possible output frequencies are listed in Table 27:

| OSC_Param_Clkout_freq(1:0) | CLKOUT frequency |
|----------------------------|------------------|
| 000                        | 1.22 MHz         |
| 001                        | 2.44 MHz         |
| 010                        | 4.87 MHz         |
| 011                        | 9.75 MHz         |
| others                     | 19.5 MHz         |

Table 27: Frequency divider output

When the XE1205 is in sleep mode, CLKOUT is inactive even if bit OSCParam Clkout remains high.

### 7.6 DEFAULT SETTINGS AT POWER-UP

The internally generated power on reset signal sets the MCParam, RXParam, and TXParam registers to '0'. The only exception is the CLKOUT generation: though OSCParam\_Clkout is set to low (i.e. disabled) the XE1205 provides a signal at 1.22 MHz on the pin CLKOUT.

The first rising edge on the NSS\_CONFIG pin causes the registers to be updated and this will result in CLKOUT being disabled. For this reason the first programming sequence should be to enable CLKOUT by setting OSCParam\_Clkout to high for applications using CLKOUT. It is recommended to initialize the XE1205 registers immediately after power-up.

## 7.7 PAD CONFIGURATION VERSUS CHIP MODES

The table below gives the pad configuration for the different chip modes and settings.

| CHIP<br>Mode<br>PAD | Sleep                                                          | Standby                                                        | Receive                                                        | Transmit                                                       | Comment                                                           |
|---------------------|----------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------|
| SW0                 | OUTPUT when Select_mode = '0' else Input                       | If Select_mode = '1',<br>SW0 and SW1<br>defines the chip<br>mode  |
| SW1                 | OUTPUT when<br>Select mode = '0'<br>else<br>Input              | If Select_ mode = '1',<br>SW0 and SW1<br>defines the chip<br>mode |
| NSS_CONFIG          | INPUT                                                          | INPUT                                                          | INPUT                                                          | INPUT                                                          | NSS_CONFIG has<br>the priority over<br>NSS_DATA                   |
| NSS_DATA            | INPUT                                                          | INPUT                                                          | INPUT                                                          | INPUT                                                          | NSS_DATA is used as data modulation input if Data_unidir is high  |
| IRQ_0               | High impedance                                                 | High impedance                                                 | OUTPUT                                                         | OUTPUT                                                         |                                                                   |
| IRQ_1               | High impedance                                                 | High impedance                                                 | OUTPUT                                                         | OUTPUT                                                         |                                                                   |
| DATA                | High impedance                                                 | High impedance                                                 | OUTPUT                                                         | Input if Data_unidir is low ELSE output (refer to 5.2.5)       |                                                                   |
| CLKOUT              | OUTPUT                                                         | OUTPUT                                                         | OUTPUT                                                         | OUTPUT                                                         |                                                                   |
| MISO                | OUTPUT if NSS_CONFIG='0' or NSS_DATA = '0' else High Impedance | OUTPUT if NSS_CONFIG='0' or NSS_DATA = '0' else High Impedance | OUTPUT if NSS_CONFIG='0' or NSS_DATA = '0' else High Impedance | OUTPUT if NSS_CONFIG='0' or NSS_DATA = '0' else High Impedance | Condition on<br>NSS_DATA only<br>applies in buffered<br>mode      |
| MOSI                | INPUT                                                          | INPUT                                                          | INPUT                                                          | INPUT                                                          |                                                                   |
| SCK                 | INPUT                                                          | INPUT                                                          | INPUT                                                          | INPUT                                                          |                                                                   |

Table 28. Pad configuration vs chip modes

### 8 APPLICATION INFORMATION

This section provides details of the recommended component values for the frequency dependant blocks of the XE1205. Note that these values are dependent upon circuit layout and PCB structure, and that decoupling components have been omitted for clarity.

### 8.1 MATCHING NETWORK OF THE RECEIVER

The schematic of the matching network at the input of the receiver is given below (for a source impedance of  $50\Omega$ ).



Figure 25 Matching network at the input of the receiver.

The typical component values of the matching circuit are shown in Table 29 below.

| Name | Typical Value for<br>434 MHz | Typical Value for<br>869 MHz | Typical Value for<br>915 MHz | Tolerance |
|------|------------------------------|------------------------------|------------------------------|-----------|
| CR1  | 1.5pF                        | 1.2pF                        | 1.2pF                        | ± 5%      |
| CR2  | 1.5pF                        | 1.5pF                        | 1.2pF                        | ± 5%      |
| LR1  | 100nH                        | 27nH                         | 27nH                         | ± 5 %     |

Table 29: Matching network values

### 8.2 MATCHING NETWORK OF THE TRANSMITTER

The optimum load impedances for 15 dBm output power at the three main frequencies are given in Table 30.

| PA optimum load | 434 MHz   | 869 MHz   | 915 MHz   |
|-----------------|-----------|-----------|-----------|
| 0 dBm           | 174 + j17 | 120 + j80 | 103 + j94 |
| 5 dBm           | 117 + j22 | 115 + j79 | 101 + j77 |
| 10 dBm          | 111 + j17 | 95 + j49  | 95 + j49  |
| 15 dBm          | 89 - j19  | 80 + j17  | 84 + j11  |

Table 30: Optimum load impedances for 15dBm output power

The Smith charts in Figure 26 and Figure 27 below show contours of output power versus load impedance when the highest output level is selected (15 dBm mode).

### 869 MHz 15 dBm



Figure 26: Output power vs. load impedance at 869 MHz.

# SEMTECH

# 915 MHz 15 dBm



Figure 27: Output power vs. load impedance at 915 MHz.

The schematic of the recommended matching network at the output of the transmitter is given in Figure 28 below. The two  $\Pi$ -sections are used to provide harmonic filtering to satisfy FCC and ETSI regulations.



Figure 28 Matching network at the output of the transmitter.

The typical component values of the matching circuit are shown in Table 31 below.

| Name | Typical Value for 434 MHz | Typical Value for 869 MHz | Typical Value<br>for 915 MHz | Tolerance |
|------|---------------------------|---------------------------|------------------------------|-----------|
| CT1  | 6.8 pF                    | 1.5 pF                    | 1.8 pF                       | ± 5%      |
| CT2  | 1.0 pF                    | 0.56 pF                   | NC                           | ± 5%      |
| CT3  | 22 pF                     | 15 pF                     | 33 pF                        | ± 5%      |
| CT4  | 6.8 pF                    | 3.3 pF                    | 3.3 pF                       | ± 5%      |
| CT5  | 4.7 pF                    | 2.2 pF                    | 2.2 pF                       | ± 5%      |
| LT1  | 33 nH                     | 39 nH                     | 47 nH                        | ± 5%      |
| LT2  | 22 nH                     | 10 nH                     | 10 nH                        | ± 5%      |
| LT3  | 22 nH                     | 8.2 nH                    | 8.2 nH                       | ± 5%      |

Table 31: Matching circuit component values

### 8.3 VCO TANK

The VCO tank circuit should implemented with an inductor and capacitor in parallel. Typical component values are shown in Table 32.

| Name | 434 MHz | 869 MHz | 915 MHz | Tolerance |
|------|---------|---------|---------|-----------|
| CV1  | 1.0 pF  | NC      | NC      | ± 5 %     |
| LV1  | 33 nH   | 6.8 nH  | 5.6 nH  | ± 2 %     |

Table 32: VCO tank component values

## 8.4 LOOP FILTER OF THE FREQUENCY SYNTHESIZER

The loop filter of the frequency synthesizer is shown in Figure 29 below.



Figure 29: Frequency synthesizer loop filter

Typical recommended component values for the frequency synthesizer loop filter are provided in Table 33 below:

| Name | 434 MHz | 869 MHz | 915 MHz | Tolerance |
|------|---------|---------|---------|-----------|
| CL1  | 22 nF   | 12 nF   | 10 nF   | ± 5%      |
| CL2  | 1 nF    | 1 nF    | 1 nF    | ± 5%      |
| RL1  | 560Ω    | 560Ω    | 680Ω    | ± 5%      |

Table 33: Typical frequency synthesizer component values

For 304.7 kbit/s operation, refer to section 6.

### 8.5 REFERENCE CRYSTAL FOR THE FREQUENCY SYNTHESIZER

For narrow band applications, where users select the lowest frequency deviation and the narrowest baseband filter, the crystal for reference oscillator of the frequency synthesizer should have the following typical characteristics:

| Name                  | Description                       | Min. value | Typ. value    | Max. value |
|-----------------------|-----------------------------------|------------|---------------|------------|
| Fs                    | Nominal frequency                 | -          | 39.0 MHz      | _          |
|                       |                                   |            | (fundamental) |            |
| CL                    | Load capacitance for fs (on-chip) | -          | 8 pF          | -          |
| Rm                    | Motional resistance               | -          | -             | 40Ω        |
| Cm                    | Motional capacitance              | -          | -             | 30 fF      |
| C0                    | Shunt capacitance                 | -          | -             | 7 pF       |
| ∆fs(0)                | Calibration tolerance at 25 °C    | -          | -             | 10 ppm     |
| $\Delta fs(\Delta T)$ | Stability over temperature range  | -          | -             | 10 ppm     |
| ` '                   | (-40 °C to 85 °C)                 |            |               |            |
| ∆fs(∆t)               | Aging tolerance in first 5 years  | -          | -             | 5 ppm      |

Table 34: Crystal characteristics

The electrical specifications given in section 4.2.2 are valid for a crystal having the specifications given in Table 34. For wide band applications requiring less frequency stability, the values for  $\Delta fs(0)$ ,  $\Delta fs(\Delta T)$ , and/or  $\Delta fs(\Delta t)$  can be relaxed. In this case foffset + BWssb should be lower than BWfilter, where foffset is the offset (error) on the carrier frequency (the sum of  $\Delta fs(0)$ ,  $\Delta fs(\Delta T)$ , and/or  $\Delta fs(\Delta t)$ ), BWssb is the single side-band bandwidth of the signal, and BWfilter is the single side-band bandwidth of the base-band filter.

The overtone crystal usage can result in higher oscillator start-up time than fundamental mode. The overtone crystal should be designed for Cload = 8 to 10 pF and has parameters of Rm <  $60\Omega$ , C0 < 7 pF.



### PACKAGING INFORMATION

XE1205 comes in a 48-lead VQFN 8X8 package as shown in Figure 30 below.

Figure 30: Package dimensions





|        | Dimension in mm |          |      |  |
|--------|-----------------|----------|------|--|
| Symbol | Min             | Nom      | Max  |  |
| A      | _               | 0.80     | 0.90 |  |
| A1     | 0               | 0.02     | 0.05 |  |
| A3     | C               | .20 REF  |      |  |
| ь      | 0.18            | 0.25     | 0.30 |  |
| D      | 8.00 BSC        |          |      |  |
| D1     | 5.50 BSC        |          |      |  |
| E      | 8.00 BSC        |          |      |  |
| E1     | 5.50 BSC        |          |      |  |
| e      | Č               | 0.50 BSC | ;    |  |
| L1     | 0.03            | ı        | 0.15 |  |
| L      | 0.30            | 0.40     | 0.50 |  |
| D2     | 6.50 ~ 6.80 Ref |          |      |  |
| ES     | 6.50 ~ 6.80 Ref |          |      |  |
| ZD     | 1.25 BSC        |          |      |  |
| ZE     | 1.25 BSC        |          |      |  |

### :23TDN

- (1) 'e' REPRESENTS THE BASIC TERMINAL PITCH.

  SPECIFIES THE TRUE GEOMETRIC POSITION OF THE TERMINAL AXIS.

  (2) DATUM 'C' IS THE MOUNTING SURFACE, WITH WHICH THE PACKAGE IS IN CONTACT.

  SPECIFIES THE VERTICAL SHIFT OF THE FLAT PART OF EACH TERMINAL FORM THE MOUNTING SURFACE.

  (3) DIMENSION 'A' INCLUDES PACKAGE WARPAGE

  (3) DIMENSION 'A' APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN OLITHM AND DISONN FROM TERMINAL TIP. IF THE TERMINAL HAS THE OPTIONAL RABIUS ON THE OTHER END OF THE TERMINAL THE DIMENSION & SHOULD NOT BE MEASURED IN THE RABIUS AREA.

  (6) DEPENDING ON THE METHOD OF LEAD TERMINATION AT THE EDGE OF THE PACKAGE, A MAXIMUM OLITHM PULL BACK (LI) MAYDE PRESENT. L MINUS LI TO BE EQUAL TO OR GREATER THAN 0.3mm.

  7 PACKAGE DIMENSIONS CONFORM TO JEDEC MO-220 Rev.H, VARIATIONS VLLD

### © Semtech 2008

All rights reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights. Semtech assumes no responsibility or liability whatsoever for any failure or unexpected operation resulting from misuse, neglect improper installation, repair or improper handling or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified range.

SEMTECH PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF SEMTECH PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY AT THE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise.

### **Contact Information**

Semtech Corporation
Wireless and Sensing Products Division
200 Flynn Road, Camarillo, CA 93012
Phone (805) 498-2111 Fax: (805) 498-3804