

# BQ25504 Ultra Low-Power Boost Converter With Battery Management For Energy Harvester Applications

## 1 Features

- Ultra low-power with high-efficiency DC-DC boost converter/charger
  - Continuous energy harvesting from low-input sources:  $V_{IN} \geq 130$  mV (Typical)
  - Ultra-low quiescent current:  $I_Q < 330$  nA (Typical)
  - Cold-start voltage:  $V_{IN} \geq 600$  mV (typical)
- Programmable dynamic maximum power point tracking (MPPT)
  - Integrated dynamic maximum power point tracking for optimal energy extraction from a variety of energy generation sources
  - Input voltage regulation prevents collapsing input source
- Energy storage
  - Energy can be stored to rechargeable li-ion batteries, thin-film batteries, super-capacitors, or conventional capacitors
- Battery charging and protection
  - User Programmable undervoltage and overvoltage levels
  - On-chip temperature sensor with programmable overtemperature shutoff
- Battery status output
  - Battery good output pin
  - Programmable threshold and hysteresis
  - Warn attached microcontrollers of pending loss of power
  - Can be used to enable or disable system loads

## 2 Applications

- Energy harvesting
- Solar chargers
- Thermal electric generator (TEG) harvesting
- Wireless sensor networks (WSNs)
- Industrial monitoring
- Environmental monitoring
- Bridge and structural health monitoring (SHM)
- Smart building controls
- Portable and wearable health devices
- Entertainment system remote controls

## 3 Description

The BQ25504 device is the first of a new family of intelligent integrated energy harvesting nano-power management solutions that are well suited for meeting the special needs of ultra low power applications. The device is specifically designed to efficiently

acquire and manage the microwatts ( $\mu$ W) to miliwatts (mW) of power generated from a variety of DC sources like photovoltaic (solar) or thermal electric generators. The BQ25504 is the first device of its kind to implement a highly efficient boost converter/charger targeted toward products and systems, such as wireless sensor networks (WSNs) which have stringent power and operational demands. The design of the BQ25504 starts with a DC-DC boost converter/charger that requires only microwatts of power to begin operating.

Once started, the boost converter/charger can effectively extract power from low-voltage output harvesters such as thermoelectric generators (TEGs) or single- or dual-cell solar panels. The boost converter can be started with  $V_{IN}$  as low as 600 mV, and once started, can continue to harvest energy down to  $V_{IN} = 130$  mV.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| BQ25504     | VQFN (16) | 3.00 mm x 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



**Solar Application Circuit**



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

## Table of Contents

|                                                |           |                                                                            |           |
|------------------------------------------------|-----------|----------------------------------------------------------------------------|-----------|
| <b>1 Features</b> .....                        | <b>1</b>  | <b>9 Application and Implementation</b> .....                              | <b>18</b> |
| <b>2 Applications</b> .....                    | <b>1</b>  | 9.1 Application Information.....                                           | <b>18</b> |
| <b>3 Description</b> .....                     | <b>1</b>  | 9.2 Typical Applications.....                                              | <b>20</b> |
| <b>4 Revision History</b> .....                | <b>2</b>  | <b>10 Power Supply Recommendations</b> .....                               | <b>26</b> |
| <b>5 Description (continued)</b> .....         | <b>4</b>  | <b>11 Layout</b> .....                                                     | <b>28</b> |
| <b>6 Pin Configuration and Functions</b> ..... | <b>5</b>  | 11.1 Layout Guidelines.....                                                | <b>28</b> |
| <b>7 Specifications</b> .....                  | <b>6</b>  | 11.2 Layout Example.....                                                   | <b>29</b> |
| 7.1 Absolute Maximum Ratings.....              | <b>6</b>  | 11.3 Thermal Considerations.....                                           | <b>29</b> |
| 7.2 ESD Ratings.....                           | <b>6</b>  | <b>12 Device and Documentation Support</b> .....                           | <b>30</b> |
| 7.3 Recommended Operating Conditions.....      | <b>6</b>  | 12.1 Device Support.....                                                   | <b>30</b> |
| 7.4 Thermal Information.....                   | <b>7</b>  | 12.2 Documentation Support.....                                            | <b>30</b> |
| 7.5 Electrical Characteristics.....            | <b>7</b>  | 12.3 Receiving Notification of Documentation Updates.....                  | <b>30</b> |
| 7.6 Typical Characteristics.....               | <b>9</b>  | 12.4 Support Resources.....                                                | <b>30</b> |
| <b>8 Detailed Description</b> .....            | <b>11</b> | 12.5 Trademarks.....                                                       | <b>30</b> |
| 8.1 Overview.....                              | <b>11</b> | 12.6 Electrostatic Discharge Caution.....                                  | <b>30</b> |
| 8.2 Functional Block Diagram.....              | <b>12</b> | 12.7 Glossary.....                                                         | <b>30</b> |
| 8.3 Feature Description.....                   | <b>12</b> | <b>13 Mechanical, Packaging, and Orderable</b><br><b>Information</b> ..... | <b>30</b> |
| 8.4 Device Functional Modes.....               | <b>15</b> |                                                                            |           |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision F (November 2019) to Revision G (August 2023) Page

|                                                                                                       |           |
|-------------------------------------------------------------------------------------------------------|-----------|
| • Added "Connect to thermal pad." to AVSS and VSS pin descriptions in <i>Pin Functions</i> table..... | <b>5</b>  |
| • Added lines from AVSS and VSS to GND in <a href="#">Figure 11-1</a> .....                           | <b>29</b> |

### Changes from Revision E (March 2019) to Revision F (November 2019) Page

|                                                 |          |
|-------------------------------------------------|----------|
| • Deleted Not Recommended for New Designs ..... | <b>1</b> |
|-------------------------------------------------|----------|

### Changes from Revision D (December 2018) to Revision E (March 2019) Page

|                                                                                                                                                                 |           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| • Changed Feature From: $V_{IN} \geq 80$ mV (Typical) To: $V_{IN} \geq 130$ mV (Typical).....                                                                   | <b>1</b>  |
| • Changed From: $V_{IN}$ as low as 330 mV To: $V_{IN}$ as low as 600 mV in the <i>Description</i> .....                                                         | <b>1</b>  |
| • Changed From: "harvest energy down to $V_{IN} = 80$ mV." To: "harvest energy down to $V_{IN} = 130$ mV." in the <i>Description</i> .....                      | <b>1</b>  |
| • Changed From: "330 mV typical,.." To: "600 mV typical,.." in the second paragraph of the <i>Overview</i> section.....                                         | <b>11</b> |
| • Changed <a href="#">Figure 8-1</a> .....                                                                                                                      | <b>14</b> |
| • Changed From: " $V_{IN(CS)} = 330$ mV typical." To: " $V_{IN(CS)} = 600$ mV typical." in the second paragraph of the <i>Cold-Start Operation</i> section..... | <b>15</b> |

### Changes from Revision C (June 2015) to Revision D (December 2018) Page

|                                                                                                                                          |          |
|------------------------------------------------------------------------------------------------------------------------------------------|----------|
| • Changed Feature From: Cold-Start Voltage: $V_{IN} \geq 330$ mV (Typical) To: Cold-Start Voltage: $V_{IN} \geq 600$ mV (Typical) .....  | <b>1</b> |
| • Changed the RGT Package appearance .....                                                                                               | <b>5</b> |
| • Moved $T_{stg}$ to the <i>Absolute Maximum Ratings</i> table.....                                                                      | <b>6</b> |
| • Changed Handling Ratings To: <i>ESD Ratings</i> .....                                                                                  | <b>6</b> |
| • Increased $V_{IN(CS)}$ From: TYP = 330 mV and MAX = 450 mV To: TYP = 600 mV and MAX = 700 mV in <a href="#">Section 7.5</a> table..... | <b>7</b> |

### Changes from Revision B (December 2014) to Revision C (June 2015) Page

|                                                                                                                                   |          |
|-----------------------------------------------------------------------------------------------------------------------------------|----------|
| • Changed the Test Condition for $P_{IN(CS)}$ in the <a href="#">Section 7.5</a> .....                                            | <b>7</b> |
| • Changed the values for $P_{IN(CS)}$ in the <a href="#">Section 7.5</a> From: TYP = 10, MAX = 50 To: TYP = 15, MAX deleted ..... | <b>7</b> |

---

|                                                                                               |    |
|-----------------------------------------------------------------------------------------------|----|
| • Changed C <sub>FLTR</sub> To: C <sub>BYP</sub> <a href="#">Figure 9-1</a> .....             | 20 |
| • Changed CBYP = 0.1 $\mu$ F To: CBYP = 0.01 $\mu$ F in <a href="#">Section 9.2.1.2</a> ..... | 20 |
| • Changed C <sub>FLTR</sub> To: C <sub>BYP</sub> in <a href="#">Figure 9-8</a> .....          | 23 |
| • Changed CBYP = 0.1 $\mu$ F To: CBYP = 0.01 $\mu$ F in <a href="#">Section 9.2.2.2</a> ..... | 23 |
| • Changed C <sub>FLTR</sub> To: C <sub>BYP</sub> in <a href="#">Figure 9-15</a> .....         | 25 |
| • Changed CBYP = 0.1 $\mu$ F To: CBYP = 0.01 $\mu$ F in <a href="#">Section 9.2.3.2</a> ..... | 25 |
| • Changed <a href="#">Figure 11-1</a> .....                                                   | 29 |

---

|                                                                               |             |
|-------------------------------------------------------------------------------|-------------|
| <b>Changes from Revision A (September 2012) to Revision B (December 2014)</b> | <b>Page</b> |
|-------------------------------------------------------------------------------|-------------|

|                                                                                                                                                                                                                                                                                                                                                 |   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| • Added <i>Handling Rating</i> table, <i>Feature Description</i> section, <i>Device Functional Modes, Application and Implementation</i> section, <i>Power Supply Recommendations</i> section, <i>Layout</i> section, <i>Device and Documentation Support</i> section, and <i>Mechanical, Packaging, and Orderable Information</i> section..... | 1 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|

---

|                                                                              |             |
|------------------------------------------------------------------------------|-------------|
| <b>Changes from Revision * (October 2011) to Revision A (September 2012)</b> | <b>Page</b> |
|------------------------------------------------------------------------------|-------------|

|                                                                                  |    |
|----------------------------------------------------------------------------------|----|
| • Changed the <i>Cold -Start Operation</i> section.....                          | 15 |
| • Changed the <i>Boost Converter, Charger Operation</i> section.....             | 16 |
| • Changed the <i>Storage Element</i> section.....                                | 16 |
| • Changed the <i>CAPACITOR SELECTION</i> section.....                            | 19 |
| • Added C <sub>FLTR</sub> and Notes 1 and 2 to <a href="#">Figure 9-1</a> .....  | 20 |
| • Added C <sub>FLTR</sub> and Notes 1 and 2 to <a href="#">Figure 9-8</a> .....  | 23 |
| • Added C <sub>FLTR</sub> and Notes 1 and 2 to <a href="#">Figure 9-15</a> ..... | 25 |

---

## 5 Description (continued)

The BQ25504 also implements a programmable maximum power point tracking sampling network to optimize the transfer of power into the device. Sampling the VIN\_DC open-circuit voltage is programmed using external resistors, and held with an external capacitor (C<sub>REF</sub>).

For example solar cells that operate at maximum power point (MPP) of 80% of their open-circuit voltage, the resistor divider can be set to 80% of the VIN\_DC voltage and the network will control the VIN\_DC to operate near that sampled reference voltage. Alternatively, an external reference voltage can be provided by a MCU to produce a more complex MPPT algorithm.

The BQ25504 was designed with the flexibility to support a variety of energy storage elements. The availability of the sources from which harvesters extract their energy can often be sporadic or time-varying. Systems will typically need some type of energy storage element, such as a rechargeable battery, super capacitor, or conventional capacitor. The storage element ensures that constant power is available when needed for the systems. The storage element also allows the system to handle any peak currents that cannot directly come from the input source.

To prevent damage to a customer's storage element, both maximum and minimum voltages are monitored against the user programmed undervoltage (UV) and overvoltage (OV) levels.

To further assist users in the strict management of their energy budgets, the BQ25504 toggles the battery good flag to signal an attached microprocessor when the voltage on an energy storage battery or capacitor has dropped below a preset critical level. This warning should trigger the shedding of load currents to prevent the system from entering an undervoltage condition. The OV, UV, and battery good thresholds are programmed independently.

All the capabilities of BQ25504 are packed into a small-footprint, 16-lead, 3-mm x 3-mm VQFN package.

## 6 Pin Configuration and Functions



**Figure 6-1. RGT Package 16 Pins Top View**

**Table 6-1. Pin Functions**

| PIN       |     | I/O    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                      |
|-----------|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME      | NO. |        |                                                                                                                                                                                                                                                                                                                                                                                  |
| AVSS      | 12  | Supply | Signal ground connection for the device. Connect to thermal pad.                                                                                                                                                                                                                                                                                                                 |
| LBST      | 16  | Input  | Inductor connection for the boost charger switching node. Connect a 22 $\mu$ H inductor between this pin and pin 2 (VIN_DC).                                                                                                                                                                                                                                                     |
| OK_HYST   | 9   | Input  | Connect to the mid-point of external resistor divider between VRDIV and GND for setting the VBAT_OK hysteresis threshold. If not used, connect this pin to GND.                                                                                                                                                                                                                  |
| OK_PROG   | 10  | Input  | Connect to the mid-point of external resistor divider between VRDIV and GND for setting the VBAT_OK threshold. If not used, connect this pin to GND.                                                                                                                                                                                                                             |
| OT_PROG   | 5   | Input  | Digital Programming input for IC overtemperature threshold. Connect to GND for 60 C threshold or VSTOR for 120 C threshold.                                                                                                                                                                                                                                                      |
| VBAT      | 14  | I/O    | Connect a rechargeable storage element with at least 100 $\mu$ F of equivalent capacitance to this pin.                                                                                                                                                                                                                                                                          |
| VBAT_OK   | 11  | Output | Digital output for battery good indicator. Internally referenced to the VSTOR voltage. Leave floating if not used.                                                                                                                                                                                                                                                               |
| VBAT_OV   | 6   | Input  | Connect to the mid-point of external resistor divider between VRDIV and GND for setting the VSTOR = VBAT overvoltage threshold.                                                                                                                                                                                                                                                  |
| VBAT_UV   | 8   | Input  | Connect to the mid-point of external resistor divider between VRDIV and GND for setting the VBAT undervoltage threshold. The PFET between VBAT and VSTOR opens if the voltage on VSTOR is below this threshold.                                                                                                                                                                  |
| VIN_DC    | 2   | Input  | DC voltage input from energy harvesters. Connect at least a 4.7 $\mu$ F capacitor as close as possible between this pin and pin 1.                                                                                                                                                                                                                                               |
| VOC_SAMP  | 3   | Input  | Sampling pin for MPPT network. Connect to the mid-point of external resistor divider between VIN_DC and GND for setting the MPP threshold voltage which will be stored on the VREF_SAMP pin. To disable the MPPT sampling circuit, connect to VSTOR.                                                                                                                             |
| VRDIV     | 7   | Output | Resistor divider biasing voltage.                                                                                                                                                                                                                                                                                                                                                |
| VREF_SAMP | 4   | Input  | Connect a 0.01 $\mu$ F low leakage capacitor from this pin to GND to store the voltage to which VIN_DC will be regulated. This voltage is provided by the MPPT sample circuit. When MPPT is disabled, either use an external voltage source to provide this voltage or tie this pin to GND to disable input voltage regulation (i.e. operate from a low impedance power supply). |
| VSS       | 1   | Input  | General ground connection for the device. Connect to thermal pad.                                                                                                                                                                                                                                                                                                                |
| VSS       | 13  | Supply | General ground connection for the device. Connect to thermal pad.                                                                                                                                                                                                                                                                                                                |
| VSTOR     | 15  | Output | Connection for the output of the boost charger, which is typically connected to the system load. Connect at least a 4.7 $\mu$ F capacitor in parallel with a 0.1 $\mu$ F capacitor as close as possible to between this pin and pin 1 (VSS).                                                                                                                                     |

## 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                      |                                                             | MIN  | MAX | UNIT |
|------------------------------------------------------|-------------------------------------------------------------|------|-----|------|
| Input voltage                                        | VIN_DC, VOC_SAMP, VREF_SAMP, VBAT_OV, VBAT_UV, VRDIV,       | -0.3 | 5.5 | V    |
| Peak Input Power, P <sub>IN_PK</sub>                 | OK_HYST, OK_PROG, VBAT_OK, VBAT, VSTOR, LBST <sup>(2)</sup> |      | 400 | mW   |
| Operating junction temperature range, T <sub>J</sub> |                                                             | -40  | 125 | °C   |
| Storage temperature range, T <sub>stg</sub>          |                                                             | -65  | 150 | °C   |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to V<sub>SS</sub>/ground terminal.

### 7.2 ESD Ratings

|                    |                         | MIN                                                                         | MAX | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------------|-----|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | 2   | kV   |
|                    |                         |                                                                             | 500 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

|                                                        |                                                        | MIN  | NOM | MAX  | UNIT |
|--------------------------------------------------------|--------------------------------------------------------|------|-----|------|------|
| V <sub>IN (DC)</sub>                                   | DC input voltage into VIN_DC <sup>(1)</sup>            | 0.13 |     | 3    | V    |
| V <sub>BAT</sub>                                       | Battery voltage range <sup>(2)</sup>                   | 2.5  |     | 5.25 | V    |
| C <sub>HVR</sub>                                       | Input capacitance                                      | 4.23 | 4.7 | 5.17 | μF   |
| C <sub>STOR</sub>                                      | Storage capacitance                                    | 4.23 | 4.7 | 5.17 | μF   |
| C <sub>BAT</sub>                                       | Battery pin capacitance or equivalent battery capacity | 100  |     |      | μF   |
| C <sub>REF</sub>                                       | Sampled reference storage capacitance                  | 9    | 10  | 11   | nF   |
| R <sub>OC1</sub> + R <sub>OC2</sub>                    | Total resistance for setting for MPPT reference.       | 18   | 20  | 22   | MΩ   |
| R <sub>OK1</sub> + R <sub>OK2</sub> + R <sub>OK3</sub> | Total resistance for setting reference voltage.        | 9    | 10  | 11   | MΩ   |
| R <sub>UV1</sub> + R <sub>UV2</sub>                    | Total resistance for setting reference voltage.        | 9    | 10  | 11   | MΩ   |
| R <sub>OV1</sub> + R <sub>OV2</sub>                    | Total resistance for setting reference voltage.        | 9    | 10  | 11   | MΩ   |
| L <sub>BST</sub>                                       | Input inductance                                       | 19.8 | 22  | 24.2 | μH   |
| T <sub>A</sub>                                         | Operating free air ambient temperature                 | -40  |     | 85   | °C   |
| T <sub>J</sub>                                         | Operating junction temperature                         | -40  |     | 105  | °C   |

(1) Maximum input power ≤ 300 mW. Cold start has been completed

(2) V<sub>BAT\_OV</sub> setting must be higher than V<sub>IN\_DC</sub>

## 7.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              | BQ25504   | UNIT<br>°C/W |
|-------------------------------|----------------------------------------------|-----------|--------------|
|                               |                                              | RGT (QFN) |              |
|                               |                                              | 16 PINS   |              |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 48.5      |              |
| $R_{\theta JC(\text{top})}$   | Junction-to-case (top) thermal resistance    | 63.9      |              |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 22        |              |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 1.8       |              |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 22        |              |
| $R_{\theta JC(\text{bot})}$   | Junction-to-case (bottom) thermal resistance | 6.5       |              |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](#) application report, .

## 7.5 Electrical Characteristics

Over recommended temperature range, typical values are at  $T_A = 25^\circ\text{C}$ . Unless otherwise noted, specifications apply for conditions of  $V_{IN\_DC} = 1.2\text{V}$ ,  $V_{BAT} = V_{STOR} = 3\text{V}$ . External components  $L_{BST} = 22\text{ }\mu\text{H}$ ,  $C_{HVR} = 4.7\text{ }\mu\text{F}$   $C_{STOR} = 4.7\text{ }\mu\text{F}$ .

| PARAMETER                              | TEST CONDITIONS                                                                                                         | MIN                                                                                                                                        | TYP  | MAX                     | UNIT          |
|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------------|---------------|
| <b>BOOST CONVERTER \ CHARGER STAGE</b> |                                                                                                                         |                                                                                                                                            |      |                         |               |
| $V_{IN(DC)}$                           | DC input voltage into $V_{IN\_DC}$                                                                                      | Cold-start completed                                                                                                                       | 130  | 3000                    | mV            |
| $I_{IN(DC)}$                           | Peak Current flowing from $V_{IN}$ into $V_{IN\_DC}$ input                                                              | $0.5\text{V} < V_{IN} < 3\text{V}$ ; $V_{STOR} = 4.2\text{V}$                                                                              | 200  | 300                     | mA            |
| $P_{IN}$                               | Input power range for normal charging                                                                                   | $V_{BAT} > V_{IN\_DC}$ ; $V_{IN\_DC} = 0.5\text{V}$                                                                                        | 0.01 | 300                     | mW            |
| $V_{IN(CS)}$                           | Cold-start Voltage. Input voltage that will start charging of $V_{STOR}$                                                | $V_{BAT} < V_{BAT\_UV}$ ; $V_{STOR} = 0\text{V}$ ; $0^\circ\text{C} < T_A < 85^\circ\text{C}$                                              | 600  | 700                     | mV            |
| $P_{IN(CS)}$                           | Minimum cold-start input power to start normal charging                                                                 | $V_{BAT} < V_{STOR_{(CHGEN)}}$<br>$V_{IN\_DC}$ clamped to $V_{IN\_CS}$ by cold start circuit<br>$V_{BAT} = 100\text{ }\mu\text{F}$ ceramic | 15   |                         | μW            |
| $V_{STOR\_CHGEN}$                      | Voltage on $V_{STOR}$ when cold start operation ends and normal charger operation begins                                |                                                                                                                                            | 1.6  | 1.77                    | 1.95          |
| $R_{BAT(on)}$                          | Resistance of switch between $V_{BAT}$ and $V_{STOR}$ when turned on.                                                   | $V_{BAT} = 4.2\text{V}$ ; $V_{STOR}$ load = 50 mA                                                                                          |      | 2                       | Ω             |
| $R_{DS(on)}$                           | Charger Low Side switch ON resistance                                                                                   | $V_{BAT} = 2.1\text{V}$                                                                                                                    |      | 2                       | Ω             |
|                                        |                                                                                                                         | $V_{BAT} = 4.2\text{V}$                                                                                                                    |      | 2                       | Ω             |
|                                        | Charger rectifier High Side switch ON resistance                                                                        | $V_{BAT} = 2.1\text{V}$                                                                                                                    |      | 5                       | Ω             |
|                                        |                                                                                                                         | $V_{BAT} = 4.2\text{V}$                                                                                                                    |      | 5                       | Ω             |
| $f_{SW\_BST}$                          | Boost converter mode switching frequency                                                                                |                                                                                                                                            |      | 1                       | MHz           |
| <b>BATTERY MANAGEMENT</b>              |                                                                                                                         |                                                                                                                                            |      |                         |               |
| $I_{V_{BAT}}$                          | Leakage on $V_{BAT}$ pin                                                                                                | $V_{BAT} = 2.1\text{V}$ ; $V_{BAT\_UV} = 2.3\text{V}$ , $T_J = 25^\circ\text{C}$<br>$V_{STOR} = 0\text{V}$                                 | 1    | 5                       | nA            |
|                                        |                                                                                                                         | $V_{BAT} = 2.1\text{V}$ ; $V_{BAT\_UV} = 2.3\text{V}$ ,<br>$-40^\circ\text{C} < T_J < 65^\circ\text{C}$ , $V_{STOR} = 0\text{V}$           |      | 80                      | nA            |
| $I_{V_{STOR}}$                         | V <sub>STOR</sub> Quiescent current Charger Shutdown in UV Condition                                                    | $V_{IN\_DC} = 0\text{V}$ ;<br>$V_{BAT} < V_{BAT\_UV} = 2.4\text{V}$ ;<br>$V_{STOR} = 2.2\text{V}$ , No load on $V_{BAT}$                   |      | 330                     | 750           |
|                                        |                                                                                                                         | $V_{IN\_DC} = 0\text{V}$ ,<br>$V_{BAT} > V_{BAT\_OV}$ , $V_{STOR} = 4.25$ ,<br>No load on $V_{BAT}$                                        |      | 570                     | 1400          |
| $V_{BAT\_OV}$                          | Programmable voltage range for overvoltage threshold (Battery voltage is rising)                                        | $V_{STOR}$ increasing                                                                                                                      | 2.5  | 5.25                    | V             |
| $V_{BAT\_OV\_HYST}$                    | Battery voltage overvoltage hysteresis threshold (Battery voltage is falling), internal threshold                       | $V_{STOR}$ decreasing                                                                                                                      | 18   | 35                      | 89            |
| $V_{BAT\_UV}$                          | Programmable voltage range for under voltage threshold (Battery voltage is falling)                                     | $V_{STOR}$ decreasing; $V_{BAT\_UV} > V_{Bias}$                                                                                            | 2.2  | $V_{BAT\_OV}$           | V             |
| $V_{BAT\_UV\_HYST}$                    | Battery under voltage threshold hysteresis, internal threshold                                                          | $V_{STOR}$ increasing                                                                                                                      | 40   | 80                      | 125           |
| $V_{BAT\_OK}$                          | Programmable voltage range for threshold voltage for high to low transition of digital signal indicating battery is OK, | $V_{STOR}$ decreasing                                                                                                                      |      | $V_{BAT\_UV}$           | $V_{BAT\_OV}$ |
| $V_{BAT\_OK\_HYST}$                    | Programmable voltage range for threshold voltage for low to high transition of digital signal indicating battery is OK, | $V_{STOR}$ increasing                                                                                                                      | 50   | $V_{BAT\_OV\_VBAT\_UV}$ | mV            |
| $V_{BAT\_ACCURACY}$                    | Overall Accuracy for threshold values, UV, OV, $V_{BAT\_OK}$                                                            | Selected resistors are 0.1% tolerance                                                                                                      | -5%  | 5%                      |               |

## 7.5 Electrical Characteristics (continued)

Over recommended temperature range, typical values are at  $T_A = 25^\circ\text{C}$ . Unless otherwise noted, specifications apply for conditions of  $V_{IN\_DC} = 1.2\text{V}$ ,  $V_{BAT} = V_{STOR} = 3\text{V}$ . External components  $L_{BST} = 22\ \mu\text{H}$ ,  $C_{HVR} = 4.7\ \mu\text{F}$ ,  $C_{STOR} = 4.7\ \mu\text{F}$ .

| PARAMETER                          |                                                                                                                                       | TEST CONDITIONS                                             | MIN  | TYP  | MAX         | UNIT |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|------|-------------|------|
| $V_{BAT\_OKH}$                     |                                                                                                                                       | VBAT OK (High) threshold voltage<br>Load = 10 $\mu\text{A}$ |      |      | VSTOR-200mV | V    |
| $V_{BAT\_OKL}$                     |                                                                                                                                       | VBAT OK (Low) threshold voltage<br>Load = 10 $\mu\text{A}$  |      |      | 100         | mV   |
| TSD_PROTL                          | The temperature at which the boost converter is disabled and the switch between VBAT and VSTOR is disconnected to protect the battery | OT_Prog = LO                                                | 65   |      | 120         | °C   |
|                                    |                                                                                                                                       | OT_Prog = HI                                                |      |      |             |      |
| OT_Prog                            | Voltage for OT_PROG High setting                                                                                                      |                                                             | 2    |      | 0.3         | V    |
|                                    | Voltage for OT_PROG Low setting                                                                                                       |                                                             |      |      |             | V    |
| <b>BIAS and MPPT CONTROL STAGE</b> |                                                                                                                                       |                                                             |      |      |             |      |
| VOC_sample                         | Sampling period of $V_{IN\_DC}$ open circuit voltage                                                                                  |                                                             | 16   |      | 256         | s    |
| VOC_Settling                       | Sampling period of $V_{IN\_DC}$ open circuit voltage                                                                                  |                                                             |      |      |             | ms   |
| VIN_Reg                            | Regulation of $V_{IN\_DC}$ during charging                                                                                            | 0.5 V < $V_{IN}$ < 3 V; $I_{IN}$ (DC) = 10 mA               | -10% |      | 40          | 10%  |
| VIN_shutoff                        | DC input voltage into $V_{IN\_DC}$ when charger is turned off                                                                         |                                                             | 80   |      |             | mV   |
| MPPT_Disable                       | Threshold on VOC_SAMP to disable MPPT functionality                                                                                   |                                                             | 130  |      | VSTOR-15mV  | V    |
| VBIAS                              | Voltage node which is used as reference for the programmable voltage thresholds                                                       | $V_{IN\_DC} \geq 0.5\text{V}$ ; $V_{STOR} \geq 1.8\text{V}$ | 1.21 | 1.25 | 1.27        | V    |

## 7.6 Typical Characteristics

VSTOR = Keithley Sourcemeter configured to measure current and voltage source set to hold the VSTOR voltage = 1.8 V, 3.0 V or 5.5 V; VBAT\_OV = 5.5 V and measurement taken between MPPT measurements.



VIN\_DC = Keithley Source Meter configured with  $I_{COMP} = 10 \mu A$  and outputting 0 to 3.0 V

**Figure 7-1. Efficiency vs Input Voltage**



VIN\_DC = Keithley Source Meter configured with  $I_{COMP} = 100 \mu A$  and voltage source varied from 0.1 V to 3.0 V

**Figure 7-2. Efficiency vs Input Voltage**



VIN\_DC = Keithley Source Meter configured with  $I_{COMP} = 10 \text{ mA}$  and voltage source varied from 0.1 V to 3.0 V

**Figure 7-3. Efficiency vs Input Voltage**



VIN\_DC = Keithley Source Meter configured with voltage source = 2.0 V and  $I_{COMP}$  varied from 0.01 mA to 100 mA

**Figure 7-4. Efficiency vs Input Current**



VIN\_DC = Keithley Source Meter configured with voltage source = 1.0 V and  $I_{COMP}$  varied from 0.01 mA to 100 mA

**Figure 7-5. Efficiency vs Input Current**



VIN\_DC = Keithley Source Meter configured with voltage source = 0.5 V and  $I_{COMP}$  varied from 0.01 mA to 100 mA

**Figure 7-6. Efficiency vs Input Current**

## 7.6 Typical Characteristics (continued)

VSTOR = Keithley Sourcrometer configured to measure current and voltage source set to hold the VSTOR voltage = 1.8 V, 3.0 V or 5.5 V; VBAT\_OV = 5.5 V and measurement taken between MPPT measurements.



$V_{IN\_DC}$  = Keithley Source Meter configured with voltage source = 0.2

$V$  and  $I_{COMP}$  varied from 0.01 mA to 100 mA

VSTOR = Keithley Source Meter configured to measure current and

voltage source set to hold the VSTOR voltage = 2.0 V, 3.0 V or 5.5 V

**Figure 7-7. Efficiency vs Input Current**



$V_{IN\_DC}$  = floating

VBAT = Keithley Sourcrometer configured to measure current and voltage source varied from 1.8 V, 3 V, or 4 V

**Figure 7-8. VSTOR Quiescent Current vs Temperature**



**Figure 7-9. Sample Period vs Temperature**



**Figure 7-10. Settling Period vs Temperature**

## 8 Detailed Description

### 8.1 Overview

The BQ25504 is the first of a new family of intelligent integrated energy harvesting Nano-Power management solutions that are well suited for meeting the special needs of ultra low power applications. The product is specifically designed to efficiently acquire and manage the microwatts ( $\mu$ W) to miliwatts (mW) of power generated from a variety of DC sources like photovoltaic (solar) or thermal electric generators (TEGs). The BQ25504 is a highly efficient boost charger targeted toward products and systems, such as wireless sensor networks (WSN) which have stringent power and operational demands. The design of the BQ25504 starts with a DCDC boost charger that requires only microwatts of power to begin operating.

Once the VSTOR voltage is above VSTOR\_CHGEN (1.8 V typical), for example, after a partially discharged battery is attached to VBAT, the boost charger can effectively extract power from low voltage output harvesters such as TEGs or single or dual cell solar panels outputting voltages down to VIN(DC) (130 mV minimum). When starting from  $V_{STOR} = V_{BAT} < 100$  mV, the cold start circuit needs at least  $V_{IN(CS)}$ , 600 mV typical, to charge VSTOR up to 1.8 V.

The BQ25504 implements a programmable maximum power point tracking (MPPT) sampling network to optimize the transfer of power into the device. Sampling of the VIN\_DC open circuit voltage is programmed using external resistors, and that sample voltage is held with an external capacitor connected to the VREF\_SAMP pin.

For example solar cells that operate at maximum power point (MPP) of 80% of their open circuit voltage, the resistor divider can be set to 80% of the VIN\_DC voltage and the network will control the VIN\_DC to operate near that sampled reference voltage. Alternatively, an external reference voltage can be applied directly to the VREF\_SAMP pin by a MCU to implement a more complex MPPT algorithm.

The BQ25504 was designed with the flexibility to support a variety of energy storage elements. The availability of the sources from which harvesters extract their energy can often be sporadic or time-varying. Systems will typically need some type of energy storage element, such as a re-chargeable battery, super capacitor, or conventional capacitor. The storage element will make certain constant power is available when needed for the systems. The storage element also allows the system to handle any peak currents that can not directly come from the input source. To prevent damage to the storage element, both maximum and minimum voltages are monitored against the user programmable undervoltage (VBAT\_UV) and overvoltage (VBAT\_OV) levels.

To further assist users in the strict management of their energy budgets, the BQ25504 toggles the battery good flag to signal an attached microprocessor when the voltage on an energy storage battery or capacitor has dropped below a pre-set critical level. This should trigger the shedding of load currents to prevent the system from entering an undervoltage condition. The OV and battery good (VBAT\_OK) thresholds are programmed independently.

## 8.2 Functional Block Diagram



## 8.3 Feature Description

### 8.3.1 Maximum Power Point Tracking

Maximum power point tracking (MPPT) is implemented in order to maximize the power extracted from an energy harvester source. The boost converter indirectly modulates the input impedance of the main boost charger by regulating the charger's input voltage, as sensed by the VIN\_DC pin, to the sampled reference voltage stored on the VREF\_SAMP pin. The MPPT circuit obtains a new reference voltage every 16 s (typical) by periodically disabling the charger for 256 ms (typical) and sampling a fraction of the harvester's open-circuit voltage (VOC). For solar harvesters, the maximum power point is typically 70%-80% of VOC and for thermoelectric harvesters, the MPPT is typically 50%. The exact ratio for MPPT can be optimized to meet the needs of the input source being used by connecting external resistors  $R_{OC1}$  and  $R_{OC2}$  between VIN\_DC and GND with mid-point at VOC\_SAMP.

$$VREF\_SAMP = VIN\_DC(\text{OpenCircuit}) \left( \frac{R_{OC1}}{R_{OC1} + R_{OC2}} \right) \quad (1)$$

Spreadsheet [SLUC484](#) provides help on sizing and selecting the resistors.

The internal MPPT circuitry and the periodic sampling of VIN\_DC can be disabled by tying the VOC\_SAMP pin to VSTOR. An external reference voltage can be fed to the VREF\_SAMP pin. The boost converter will then regulate VIN\_DC to the externally provided reference. If input regulation is not desired (i.e. the input source is a low-impedance output battery or power supply instead of a high impedance output energy harvester), VREF\_SAMP can be tied to GND.

### 8.3.2 Battery Undervoltage Protection

To prevent rechargeable batteries from being deeply discharged and damaged, and to prevent completely depleting charge from a capacitive storage element, the undervoltage (VBAT\_UV) threshold must be set using external resistors. The VBAT\_UV threshold voltage when the battery voltage is decreasing is given by [Equation 2](#):

$$VBAT\_UV = VBIAS \left( 1 + \frac{R_{UV2}}{R_{UV1}} \right) \quad (2)$$

The sum of the resistors is recommended to be no higher than 10 MΩ that is,  $R_{UV1} + R_{UV2} = 10$  MΩ. Spreadsheet [SLURAQ1](#) provides help on sizing and selecting the resistors.

The undervoltage threshold when the battery voltage is increasing is VBAT\_UV plus an internal hysteresis voltage denoted by VBAT\_UV\_HYST. For the VBAT\_UV feature to function properly, the load must be connected to the VSTOR pin while the storage element should be connected to the VBAT pin. Once the VSTOR pin voltage goes above VBAT\_UV plus VBAT\_UV\_HYST threshold, the VSTOR pin and the VBAT pins are effectively shorted through an internal PMOS FET. The switch remains closed until the VSTOR pin voltage falls below the VBAT\_UV threshold. The VBAT\_UV threshold should be considered a fail safe to the system. The system load should be removed or reduced based on the VBAT\_OK threshold which should be set above the VBAT\_UV threshold.

### 8.3.3 Battery Overvoltage Protection

To prevent rechargeable batteries from being exposed to excessive charging voltages and to prevent over charging a capacitive storage element, the over-voltage (VBAT\_OV) threshold level must be set using external resistors. This is also the voltage value to which the charger will regulate the VSTOR/VBAT pin when the input has sufficient power. The VBAT\_OV threshold when the battery voltage is rising is given by [Equation 3](#):

$$VBAT\_OV = \frac{3}{2} VBIAS \left( 1 + \frac{R_{OV2}}{R_{OV1}} \right) \quad (3)$$

The sum of the resistors is recommended to be no higher 10 MΩ that is,  $R_{OV1} + R_{OV2} = 10$  MΩ. Spreadsheet [SLURAQ1](#) provides help with sizing and selecting the resistors.

The overvoltage threshold when the battery voltage is decreasing is given by VBAT\_OV - VBAT\_OV\_HYST. Once the voltage at the battery reaches the VBAT\_OV threshold, the boost converter is disabled. The charger will start again once the battery voltage drop by VBAT\_OV\_HYST. When there is excessive input energy, the VBAT pin voltage will ripple between the VBAT\_OV and the VBAT\_OV - VBAT\_OV\_HYST levels.

#### CAUTION

If VIN\_DC is higher than VSTOR and VSTOR is higher than VBAT\_OV, the input VIN\_DC is pulled to ground through a small resistance to stop further charging of the attached battery or capacitor. It is critical that if this case is expected, the impedance of the source attached to VIN\_DC be higher than 20 Ω and not a low impedance source.

### 8.3.4 Battery Voltage in Operating Range (VBAT\_OK Output)

The IC allows the user to set a programmable voltage independent of the overvoltage and undervoltage settings to indicate whether the VSTOR voltage (and therefore the VBAT voltage when the PFET between the two pins is turned on) is at an acceptable level. When the battery voltage is decreasing the threshold is set by [Equation 4](#):

$$\text{VBAT\_OK\_PROG} = \text{VBIAS} \left( 1 + \frac{R_{\text{OK2}}}{R_{\text{OK1}}} \right) \quad (4)$$

When the battery voltage is increasing, the threshold is set by [Equation 5](#):

$$\text{VBAT\_OK\_HYST} = \text{VBIAS} \left( 1 + \frac{R_{\text{OK2}} + R_{\text{OK3}}}{R_{\text{OK1}}} \right) \quad (5)$$

The sum of the resistors are recommended to be approximately 10 MΩ i.e.,  $R_{\text{OK1}} + R_{\text{OK2}} + R_{\text{OK3}} = 10 \text{ M}\Omega$ . Spreadsheet [SLURAQ1](#) provides help on sizing and selecting the resistors.

The logic high level of this signal is equal to the VSTOR voltage and the logic low level is ground. The logic high level has ~20 KΩ internally in series to limit the available current to prevent MCU damage until it is fully powered. The VBAT\_OK\_PROG threshold must be greater than or equal to the UV threshold. [Figure 8-1](#) shows the relative position of the various threshold voltages.



**Figure 8-1. Summary of VSTOR Threshold Voltages**

### 8.3.5 Nano-Power Management and Efficiency

The high efficiency of the BQ25504 charger is achieved via the proprietary Nano-Power management circuitry and algorithm. This feature essentially samples and holds the VSTOR voltage in order to reduce the average quiescent current. That is, the internal circuitry is only active for a short period of time and then off for the remaining period of time at the lowest feasible duty cycle. A portion of this feature can be observed in [Figure 9-6](#) where the VRDIV node is monitored. Here the VRDIV node provides a connection to the VSTOR voltage (first pulse) and then generates the reference levels for the VBAT\_OV and VBAT\_OK resistor dividers for a short period of time. The divided down values at each pin are compared against VBIAS as part of the hysteretic control. Since this biases a resistor string, the current through these resistors is only active when the Nano-Power management circuitry makes the connection—hence reducing the overall quiescent current due to the resistors. This process repeats every 64 ms.

The BQ25504 boost charger efficiency is shown for various input power levels in [Figure 7-1](#) through [Figure 7-7](#). All data points were captured by averaging the overall input current. This must be done due to the periodic biasing scheme implemented via the Nano-Power management circuitry. In order to properly measure the resulting input current when calculating the output to input efficiency, the input current efficiency data was gathered using a source meter set to average over at least 50 samples. Quiescent current curves into VSTOR over temperature and voltage is shown at [Figure 7-8](#).

## 8.4 Device Functional Modes

The BQ25504 has three functional modes: cold-start operation, main boost charger enabled and thermal shutdown. The cold start circuitry is powered from VIN\_DC. The main boost charger circuitry is powered from VSTOR while the boost power stage is powered from VIN\_DC. Details of entering and exiting each mode are explained below.

### 8.4.1 Cold-Start Operation (VSTOR < VSTOR\_CHGEN, VIN\_DC > VIN(CS) and PIN > PIN(CS))

Whenever VSTOR < VSTOR\_CHGEN, VIN\_DC  $\geq$  VIN(CS) and PIN > PIN(CS), the cold-start circuit is on. This could happen when there is not input power at VIN\_DC to prevent the load from discharging the battery or during a large load transient on VSTOR. During cold start, the voltage at VIN\_DC is clamped to VIN(CS) so the energy harvester's output current is critical to providing sufficient cold start input power, PIN(CS) = VIN(CS) X IIN(CS). The cold-start circuit is essentially an unregulated, hysteretic boost converter with lower efficiency compared to the main boost charger. None of the other features function during cold start operation. The cold start circuit's goal is to charge VSTOR higher than VSTOR\_CHGEN so that the main boost charger can operate. When a depleted storage element is initially attached to VBAT, as shown in [Figure 8-2](#) and the harvester can provide a voltage > VIN(CS) and total power at least > PIN(CS), assuming minimal system load or leakage at VSTOR and VBAT, the cold start circuit can charge VSTOR above VSTOR\_CHGEN. Once the VSTOR voltage reaches the VSTOR\_CHGEN threshold, the IC

1. first performs an initialization pulse on VRDIV to reset the feedback voltages,
2. then disables the charger for 32 ms (typical) to allow the VIN\_DC voltage to rise to the harvester's open-circuit voltage which will be used as the input voltage regulation reference voltage until the next MPPT sampling cycle and
3. lastly performs its first feedback sampling using VRDIV, approximately 64 ms after the initialization pulse.



**Figure 8-2. Charger Operation After a Depleted Storage Element is Attached and Harvester is Available**

The energy harvester must supply sufficient power for the IC to exit cold start. Due to the body diode of the PFET connecting VSTOR and VBAT, the cold start circuit must charge both the capacitor on CSTOR up to the

VSTOR\_CHGEN and the storage element connected to VBAT up to VSTOR\_CHGEN less a diode drop. When a rechargeable battery with an open protector is attached, the initial charge time is typically short due to the minimum charge needed to close the battery's protector FETs. When large, discharged super capacitors with high DC leakage currents are attached, the initial charge time can be significant.

When the VSTOR voltage reaches VSTOR\_CHGEN, the main boost charger starts up. When the VSTOR voltage rises to the VBAT\_UV threshold, the PMOS switch between VSTOR and VBAT turns on, which provides additional loading on VSTOR and could result in the VSTOR voltage dropping below both the VBAT\_UV threshold and the VSTOR\_CHGEN voltage, especially if system loads on VSTOR or VBAT are active during this time. Therefore, it is not uncommon for the VSTOR voltage waveform to have incremental pulses (i.e. stair steps) as the IC cycles between cold-start and main boost charger operation before eventually maintaining VSTOR above VSTOR\_CHGEN.

The cold start circuit initially clamps VIN\_DC to VIN(CS) = 600 mV typical. If sufficient input power (i.e., output current from the harvester clamped to VIN(CS)) is not available, it is possible that the cold start circuit cannot raise the VSTOR voltage above VSTOR\_CHGEN in order for the main boost converter to start up. It is highly recommended to add an external PFET between the system load and VSTOR. An inverted VBAT\_OK signal can be used to drive the gate of this system-isolating, external PFET. See the [Section 10](#) section for guidance on minimum input power requirements.

#### 8.4.2 Main Boost Charger Enabled (VSTOR > VSTOR\_CHGEN, VIN\_DC > VIN(DC) and EN = LOW )

One way to avoid cold start is to attach a partially charged storage element as shown in [Figure 8-3](#).



**Figure 8-3. Charger Operation after a Partially Charged Storage Element is Attached and Harvester Power is Available**

When no input source is attached, the VSTOR node should be discharged to ground before attaching a storage element. Hot-plugging a storage element that is charged (e.g., the battery protector PFET is closed) and with the VSTOR node more than 100 mV above ground results in the PFET between VSTOR and VBAT remaining off until an input source is attached.

Assuming the voltages on VSTOR and VBAT are both below 100mV, when a charged storage element is attached (i.e. hot-plugged) to VBAT, the IC.

1. first turns on the internal PFET between the VSTOR and VBAT pins for  $t_{BAT\_HOT\_PLUG}$  (45ms) in order to charge VSTOR to VSTOR\_CHGEN then turns off the PFET to prevent the battery from overdischarge,
2. then performs an initialization pulse on VRDIV to reset the feedback voltages,

3. then disables the charger for 32 ms (typical) to allow the VIN\_DC voltage to rise to the harvester's open-circuit voltage which will be used as the input voltage regulation reference voltage until the next MPPT sampling cycle and
4. lastly performs its first feedback sampling using VRDIV, approximately 64 ms after the initialization pulse.

If the VSTOR pin voltage remains above the internal under voltage threshold (VBAT\_UV) for the additional 64 ms after the VRDIV initialization pulse (following the 45-ms PFET on time), the internal PFET turns back on and the main boost charger begins to charge the storage element assuming there is sufficient power available from the harvester at the VIN\_DC pin. If VSTOR does not reach the VBAT\_UV threshold, then the PFET remains off until the main boost charger can raise the VSTOR voltage to VBAT\_UV. If a system load tied to VSTOR discharges VSTOR below VSTOR\_GEN or below VBAT\_UV during the 32 ms initial MPPT reference voltage measurement or within 110 ms after hot plug, it is recommended to add an external PFET between the system load and VSTOR. An inverted VBAT\_OK signal can be used to drive the gate of this system-isolating, external PFET. Otherwise, the VSTOR voltage waveform will have incremental pulses as the IC turns on and off the internal PFET controlled by VBAT\_UV or cycles between cold-start and main boost charger operation.

Once VSTOR is above VSTOR\_CHGEN, the main boost charger employs pulse frequency modulation (PFM) mode of control to regulate the voltage at VIN\_DC close to the desired reference voltage. The reference voltage is set by the MPPT control scheme as described in the features section. Input voltage regulation is obtained by transferring charge from the input to VSTOR only when the input voltage is higher than the voltage on pin VREF\_SAMP. The current through the inductor is controlled through internal current sense circuitry. The peak current in the inductor is dithered internally to up to three pre-determined levels in order to maintain high efficiency of the charger across a wide input current range. The charger transfers up to a maximum of 100 mA average input current (230mA typical peak inductor current). The boost charger is disabled when the voltage on VSTOR reaches the user set VBAT\_OV threshold to protect the battery connected at VBAT from overcharging. In order for the battery to charge to VBAT\_OV, the input power must exceed the power needed for the load on VSTOR. See the [Section 10](#) section for guidance on minimum input power requirements.

Steady state operation for the boost charger is shown in [Figure 9-3](#). These plots highlight the inductor current, the VSTOR voltage ripple, input voltage regulation and the LBOOST switching node. The cycle-by-cycle minor switching frequency is a function of the boost converter's inductor value, peak current limit and voltage levels on each side of each inductor. Once the VSTOR capacitor, CSTOR, droops below a minimum value, the hysteretic switching repeats.

#### **CAUTION**

If VIN\_DC is higher than VSTOR and VSTOR is higher than VBAT\_OV, the input VIN\_DC is pulled to ground through a small resistance to stop further charging of the attached battery or capacitor. It is critical that if this case is expected, the impedance of the source attached to VIN\_DC be higher than  $20\ \Omega$  and not a low impedance source.

#### **8.4.3 Thermal Shutdown**

Rechargeable Li-ion batteries need protection from damage due to operation at elevated temperatures. The application should provide this battery protection and ensure that the ambient temperature is never elevated greater than the expected operational range of  $85^\circ\text{C}$ .

The BQ25504 uses an integrated temperature sensor to monitor the junction temperature of the device. If the OT\_PROG pin is tied low, then the temperature threshold for thermal protection is set to TSD\_ProgL which is  $65^\circ\text{C}$  typically. If the OT\_PROG is tied high, then the temperature is set to TSD\_ProtH which is  $120^\circ\text{C}$  typically. Once the temperature threshold is exceeded, the boost converter/charger is disabled and charging ceases. Once the temperature of the device drops below this threshold, the boost converter and or charger can resume operation. To avoid unstable operation near the overtemp threshold, a built-in hysteresis of approximately  $5^\circ\text{C}$  has been implemented. Care should be taken to not over discharge the battery in this condition since the boost converter/charger is disabled. However, if the supply voltage drops to the VBAT\_UV setting, then the switch between VBAT and VSTOR will open and protect the battery even if the device is in thermal shutdown.

## 9 Application and Implementation

### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

#### 9.1.1 Storage Element Selection

In order for the charge management circuitry to protect the storage element from over-charging or discharging, the storage element must be connected to VBAT pin and the system load tied to the VSTOR pin. Many types of elements can be used, such as capacitors, super capacitors or various battery chemistries. A storage element with 100  $\mu$ F equivalent capacitance is required to filter the pulse currents of the PFM switching charger. The equivalent capacitance of a battery can be computed as computed as:

$$C_{EQ} = 2 \times mAh_{BAT(CHRGD)} \times 3600 \text{ s/Hr} / V_{BAT(CHRGD)} \quad (6)$$

In order for the storage element to be able to charge VSTOR capacitor (CSTOR) within the  $t_{VB\_HOT\_PLUG}$  (50 ms typical) window at hot-plug; therefore preventing the IC from entering cold start, the time constant created by the storage element's series resistance (plus the resistance of the internal PFET switch) and equivalent capacitance must be less than  $t_{VB\_HOT\_PLUG}$ . For example, a battery's resistance can be computed as:

$$R_{BAT} = V_{BAT} / I_{BAT(CONTINUOUS)} \text{ from the battery specifications.} \quad (7)$$

The storage element must be sized large enough to provide all of the system load during periods when the harvester is no longer providing power. The harvester is expected to provide at least enough power to fully charge the storage element while the system is in low power or sleep mode. Assuming no load on VSTOR (i.e., the system is in low power or sleep mode), the following equation estimates charge time from voltage VBAT1 to VBAT2 for given input power is:

Refer to [SLUC462](#) for a design example that sizes the storage element.

$$PIN \times \eta_{EST} \times t_{CHRG} = 1/2 \times CEQ \times (VBAT2^2 - VBAT1^2) \quad (8)$$

Note that if there are large load transients or the storage element has significant impedance then it may be necessary to increase the CSTOR capacitor from the 4.7 $\mu$ F minimum or add additional capacitance to VBAT in order to prevent a droop in the VSTOR voltage. See below for guidance on sizing capacitors.

#### 9.1.2 Inductor Selection

The boost charger needs an appropriately sized inductor for proper operation. The inductor's saturation current should be at least 25% higher than the expected peak inductor currents recommended below if system load transients on VSTOR are expected. Since this device uses hysteretic control, the boost charger is considered naturally stable systems (single order transfer function).

For the boost charger to operate properly, an inductor of appropriate value must be connected between LBOOST, pin 20, and VIN\_DC, pin 2. The boost charger internal control circuitry is designed to control the switching behavior with a nominal inductance of 22  $\mu$ H  $\pm$  20%. The inductor must have a peak current capability of  $> 300$  mA with a low series resistance (DCR) to maintain high efficiency.

A list of inductors recommended for this device is shown in [Table 9-1](#).

**Table 9-1. Recommended Inductors**

| INDUCTANCE ( $\mu$ H) | DIMENSIONS (mm) | PART NUMBER  | MANUFACTURER <sup>(1)</sup> |
|-----------------------|-----------------|--------------|-----------------------------|
| 22                    | 4.0x4.0x1.7     | LPS4018-223M | Coilcraft                   |

**Table 9-1. Recommended Inductors (continued)**

| INDUCTANCE (μH) | DIMENSIONS (mm) | PART NUMBER | MANUFACTURER <sup>(1)</sup> |
|-----------------|-----------------|-------------|-----------------------------|
| 22              | 3.8x3.8x1.65    | 744031220   | Wurth                       |
| 22              | 2.8x2.8x2.8     | 744025220   | Wurth                       |

(1) See **WHAT?** concerning recommended third-party products.

### 9.1.3 Capacitor Selection

In general, all the capacitors need to be low leakage. Any leakage the capacitors have will reduce efficiency, increase the quiescent current and diminish the effectiveness of the IC for energy harvesting.

#### 9.1.3.1 VREF\_SAMP Capacitance

The MPPT operation depends on the sampled value of the open circuit voltage and the input regulation follows the voltage stored on the CREF capacitor. This capacitor is sensitive to leakage since the holding period is around 16 seconds. As the capacitor voltage drops due to any leakage, the input regulation voltage also drops preventing proper operation from extraction the maximum power from the input source. Therefore, it is recommended that the capacitor be an X7R or COG low leakage capacitor.

#### 9.1.3.2 VIN\_DC Capacitance

Energy from the energy harvester input source is initially stored on a capacitor, CIN, connected to VIN\_DC, pin 2, and VSS, pin 1. For energy harvesters which have a source impedance which is dominated by a capacitive behavior, the value of the harvester capacitor should scaled according to the value of the output capacitance of the energy source, but a minimum value of 4.7 μF is recommended.

#### 9.1.3.3 VSTOR Capacitance

Operation of the BQ25504 requires two capacitors to be connected between VSTOR, pin 15, and VSS, pin 1. A high frequency bypass capacitor of at 0.1 μF should be placed as close as possible between VSTOR and VSS. In addition, a low ESR capacitor of at least 4.7 μF should be connected in parallel.

#### 9.1.3.4 Additional Capacitance on VSTOR or VBAT

If there are large, fast system load transients and/or the storage element has high resistance, then the CSTOR capacitors may momentarily discharge below the VBAT\_UV threshold in response to the transient. This causes the BQ25504 to turn off the PFET switch between VSTOR and VBAT and turn on the boost charger. The CSTOR capacitors may further discharge below the VSTOR\_CHGEN threshold and cause the BQ25504 to enter Cold Start. For instance, some Li-ion batteries or thin-film batteries may not have the current capacity to meet the surge current requirements of an attached low power radio. To prevent VSTOR from drooping, either increasing the CSTOR capacitance or adding additional capacitance in parallel with the storage element is recommended. For example, if boost charger is configured to charge the storage element to 4.2 V and a 500 mA load transient of 50 μs duration infrequently occurs, then, solving  $I = C \times dv/dt$  for CSTOR gives:

$$CSTOR \geq \frac{500 \text{ mA} \times 50 \text{ } \mu\text{s}}{(4.2 \text{ V} - 1.8 \text{ V})} = 10.5 \text{ } \mu\text{F} \quad (9)$$

Note that increasing CSTOR is the recommended solution but will cause the boost charger to operate in the less efficient cold start mode for a longer period at startup compared to using CSTOR = 4.7 μF. If longer cold start run times are not acceptable, then place the additional capacitance in parallel with the storage element.

For a recommended list of standard components, see the EVM User's Guide ([SLUUA8](#)).

## 9.2 Typical Applications

### 9.2.1 Solar Application Circuit



- A. Place close as possible to IC pin 15 (VSTOR) and pin 13 (VSS)
- B. See the Capacitor Selection section for guidance on sizing  $C_{STOR}$

**Figure 9-1. Typical Solar Application Circuit**

#### 9.2.1.1 Design Requirements

The desired voltage levels are  $VBAT\_OV = 3.15$  V,  $VBAT\_UV = 2.20$  V,  $VBAT\_OK = 2.44$  V,  $VBAT\_OK\_HYST = 2.80$  V and MPP ( $V_{OC}$ ) = 78% which is typical for solar panels. There are no large load transients expected. The IC must stop charging if its junction temperature is above 65°C. The simulated solar panel open circuit voltage is 1.0 V.

#### 9.2.1.2 Detailed Design Procedure

The recommended  $L_1 = 22$  μH,  $C_{BYP} = 0.01$  μF and low leakage  $C_{REF} = 10$  nF are selected. In order to ensure the fastest recovery of the harvester output voltage to the MPPT level following power extraction, the minimum recommended  $C_{IN} = 4.7$  μF is selected. Because no large system load transients are expected and to ensure fast charge time during cold start, the minimum recommended  $C_{STOR} = 4.7$  μF. To stop charging when the IC junction temperature is above 65°C, the OT\_PROG pin is tied to ground.

- With  $VBAT\_UV < VBAT\_OV \leq 5.5$  V, to size the  $VBAT\_OV$  resistors, first choose  $RSUM_{OV} = R_{OV1} + R_{OV2} = 10$  MΩ then solve Equation 3 for

$$R_{OV1} = \frac{3}{2} \times \frac{RSUM_{OV} \times VBIAS}{VBAT\_OV} \times \frac{3}{2} \frac{10 \text{ M}\Omega \times 1.25 \text{ V}}{3.15 \text{ V}} = 5.95 \text{ M}\Omega \rightarrow 5.90 \text{ M}\Omega \text{ closest 1\% value then} \quad (10)$$

- $R_{OV2} = RSUM_{OV} - R_{OV1} = 10 \text{ M}\Omega - 5.95 \text{ M}\Omega = 4.05 \text{ M}\Omega \rightarrow 4.02 \text{ M}\Omega$  resulting in  $V_{BAT\_OV} = 3.15 \text{ V}$
- To size the  $V_{BAT\_UV}$  resistors, first choose  $RSUM_{UV} = R_{UV1} + R_{UV2} = 10 \text{ M}\Omega$  then solve [Equation 2](#) for

$$R_{UV1} = \frac{RSUM_{UV} \times VBIAS}{VBAT_{UV}} = \frac{10 \text{ M}\Omega \times 1.25 \text{ V}}{2.2 \text{ V}} = 5.68 \text{ M}\Omega \rightarrow 5.60 \text{ M}\Omega \text{ closest 1\% value then} \quad (11)$$

- $R_{UV2} = RSUM_{UV} - R_{UV1} = 10 \text{ M}\Omega - 5.60 \text{ M}\Omega = 4.4 \text{ M}\Omega \rightarrow 4.42 \text{ M}\Omega$  closest 1% resistor resulting in  $VBAT_{UV} = 2.2 \text{ V}$ .
- With  $VBAT_{OV} \geq VBAT_{OK\_HYST} > VBAT_{OK} \geq VBAT_{UV}$ , to size the  $VBAT_{OK}$  and  $VBAT_{OK\_HYST}$  resistors,  
first choose  $RSUM_{OK} = R_{OK1} + R_{OK2} + R_{OK3} = 10 \text{ M}\Omega$  then solve Equation 4 and Equation 5 for

$$R_{OK1} = \frac{VBIAS \times RSUM_{OK}}{VBAT\_OK\_HYST} = \left( \frac{1.25 \text{ V}}{2.8 \text{ V}} \right) \times 10 \text{ M}\Omega = 4.46 \text{ M}\Omega \rightarrow 4.42 \text{ M}\Omega \text{ closest 1\% resistor then} \quad (12)$$

$$R_{OK2} = \left( \frac{V_{BAT\_OK\_PROG}}{V_{BIAS}} - 1 \right) \times R_{OK1} = \left( \frac{2.45 \text{ V}}{1.25 \text{ V}} - 1 \right) \times 4.24 \text{ M}\Omega = 4.07 \text{ M}\Omega, \text{ then} \quad (13)$$

- $R_{OK3} = RSUM_{OK} - R_{OK1} - R_{OK2} = 10 \text{ M}\Omega - 4.42 \text{ M}\Omega - 4.22 \text{ M}\Omega = 1.36 \text{ M}\Omega \rightarrow 1.43 \text{ M}\Omega$  to give  $V_{BAT\_OK} = 2.44 \text{ V}$  and  $V_{BAT\_OK\_HYST} = 2.85 \text{ V}$ .
- Keeping in mind that  $VREF\_SAMP$  stores the MPP voltage for the harvester, first choose  $RSUM_{OC} = R_{OC1} + R_{OC2} = 20 \text{ M}\Omega$  then solve Equation 1 for

$$R_{OC1} = \left( \frac{V_{REF\_SAMP}}{V_{IN\_DC(OC)}} \right) \times R_{SUM_{OC}} = 0.78 \times 20 \text{ M}\Omega = 15.6 \text{ M}\Omega, \text{ then} \quad (14)$$

$$R_{OC2} = R_{SUM_{OC}} \times \left(1 - \frac{VREF\_SAMP}{VIN\_DC(OC)}\right) = 20 \text{ M}\Omega (1 - 0.78) = 4.4 \text{ M}\Omega \text{ closest 1\% resistors} \quad (15)$$

- [SLURAQ1](#) provides help on sizing and selecting the resistors.

### 9.2.1.3 Application Curves



**Figure 9-2. Startup into Depleted Storage Element**



**Figure 9-3. Boost Charger Operational Waveforms**

**Figure 9-4. 5 mA Load Transient on VSTOR****Figure 9-5. MPPT Operation****Figure 9-6. VRDIV Operation****Figure 9-7. VBAT\_OK Operation**

### 9.2.2 TEG Application Circuit



- A. Place close as possible to IC pin 15 (VSTOR) and pin 13 (VSS)
- B. See the Capacitor Selection section for guidance on sizing  $C_{STOR}$

**Figure 9-8. Typical TEG Application Circuit**

#### 9.2.2.1 Design Requirements

The desired voltage levels are  $V_{BAT\_OV} = 4.25$  V,  $V_{BAT\_UV} = 3.20$  V,  $V_{BAT\_OK} = 3.55$  V,  $V_{BAT\_OK\_HYST} = 3.76$  V and MPP ( $V_{OC}$ ) = 50% which is typical for TEG harvesters. The IC must stop charging if its junction temperature is above 120°C. The simulated TEG open circuit voltage is 1.0 V.

#### 9.2.2.2 Detailed Design Procedure

The recommended  $L_1 = 22 \mu H$ ,  $C_{BYP} = 0.01 \mu F$  and low leakage  $C_{REF} = 10 nF$  are selected. In order to ensure the fastest recovery of the harvester output voltage to the MPPT level following power extraction, the minimum recommended  $C_{IN} = 4.7 \mu F$  is selected. Because no large system load transients are expected and to ensure fast charge time during cold start, the minimum recommended  $C_{STOR} = 4.7 \mu F$ . To stop charging when the IC junction temperature is above 120°C, the OT\_PROG pin is tied to VSTOR.

Referring back to the procedure in [Section 9.2.1.2](#) or using the spreadsheet calculator at [SLURAQ1](#) gives the following values:

- $R_{OV1} = 4.42 M\Omega$ ,  $R_{OV2} = 5.49 M\Omega$  resulting in  $V_{BAT\_OV} = 4.26$  V due to rounding to the nearest 1% resistor.
- $R_{UV1} = 3.83 M\Omega$ ,  $R_{UV2} = 6.04 M\Omega$  resulting in  $V_{BAT\_UV} = 3.22$  V due to rounding to the nearest 1% resistor
- $R_{OK1} = 3.32 M\Omega$ ,  $R_{OK2} = 6.04 M\Omega$ ,  $R_{OK3} = 0.536 M\Omega$  resulting in  $V_{BAT\_OK} = 3.52$  V and  $V_{BAT\_OK\_HYST} = 3.73$  V after rounding.
- $R_{OC1} = 10 M\Omega$  and  $R_{OC2} = 10 M\Omega$  gives 50% MPP voltage.

### 9.2.2.3 Application Curves



### 9.2.3 MPPT Disabled, Low Impedance Source Application Circuit



- Place close as possible to IC pin 15 (VSTOR) and pin 13 (VSS)
- See the Capacitor Selection section for guidance on sizing C<sub>STOR</sub>

**Figure 9-15. Typical MPPT Disabled Application Circuit (Low I<sub>q</sub> Boost Converter from Low Impedance Source)**

#### 9.2.3.1 Design Requirements

The input source is a low impedance 1.2 V battery therefore MPPT is not needed. The output will be a low ESR capacitor therefore VSTOR can be tied to VBAT and VBAT\_UV is not needed. The desired voltage levels are VBAT\_OV = 3.30 V, VBAT\_OK = 2.80 V, VBAT\_OK\_HYST = 3.10 V, and MPPT disabled. The IC must stop charging if its junction temperature is above 65°C. Load transients are expected.

#### 9.2.3.2 Detailed Design Procedure

The recommended L1 = 22 μH, C<sub>BYP</sub> = 0.01 μF and low leakage CREF = 10 nF are selected. The minimum recommended C<sub>IN</sub> = 4.7 μF is selected. To prevent VSTOR from drooping during system load transients, C<sub>STOR</sub> is set to 100 μF. To disable the sampling for MPPT, the VOC\_SAMP pin is tied to VSTOR. To disable the input voltage regulation circuit, the VREF\_SAMP pin is tied to GND. Since the VBAT\_UV function is not needed, the VBAT\_UV can be tied to VSTOR. To stop charging when the IC junction temperature is above 65°C, the OT\_PROG pin is tied to GND.

Referring back to the procedure in [Section 9.2.1.2](#) or using the spreadsheet calculator at [SLURAQ1](#) gives the following values:

- R<sub>OV1</sub> = 5.62 MΩ, R<sub>OV2</sub> = 4.22 MΩ resulting in VBAT\_OV = 3.28 V due to rounding to the nearest 1% resistor.
- R<sub>OK1</sub> = 4.12 MΩ, R<sub>OK2</sub> = 5.11 MΩ, R<sub>OK3</sub> = 0.976 MΩ resulting in VBAT\_OK = 2.80 V and VBAT\_OK\_HYST = 3.10 V after rounding.

### 9.2.3.3 Application Curves



## 10 Power Supply Recommendations

The energy harvesting source (e.g., solar panel, TEG, vibration element) must provide a minimum level of power for the IC to operate as designed. The IC's minimum input power required to exit cold start can be estimated as:

$$\text{PIN} > \text{PIN}(\text{CS}) = \text{VIN}(\text{CS}) \times \text{IIN}(\text{CS}) > \frac{(\text{I-STR\_ELM\_LEAK}_{@1.8\text{V}} \times 1.8\text{V}) + \frac{(1.8\text{V})^2}{\text{RSTOR}(\text{CS})}}{0.05} \quad (16)$$

where  $\text{I-STR\_ELM\_LEAK}_{@1.8\text{V}}$  is the storage element leakage current at 1.8V and  $\text{RSTOR}(\text{CS})$  is the equivalent resistive load on VSTOR during cold start and 0.05 is an estimate of the worst case efficiency of the cold start circuit.

Once the IC is out of cold start and the system load has been activated (e.g., using the VBAT\_OK signal), the energy harvesting element must provide the main boost charger with at least enough power to meet the average system load. Assuming  $\text{RSTOR}(\text{AVG})$  represents the average resistive load on VSTOR, the simplified **equation below** gives an estimate of the IC's minimum input power needed during system operation:

$$\text{PIN} \times \eta_{\text{EST}} > \text{PLOAD} = \frac{(\text{VBAT\_OV})^2}{\text{RSTOR}(\text{AVG})} + \text{VBAT\_OV} \times \text{I-STR\_ELM\_LEAK}_{@\text{VBAT\_OV}} \quad (17)$$

where  $\eta_{\text{EST}}$  can be derived from the datasheet efficiency curves for the given input voltage and current and VBAT\_OV. The simplified equation above assumes that, while the harvester is still providing power, the system goes into low power or sleep mode long enough to charge the storage element so that it can power the system when the harvester eventually is down. Refer to spreadsheet [SLUC462](#) for a design example that sizes the energy harvester.

## 11 Layout

### 11.1 Layout Guidelines

As for all switching power supplies, the PCB layout is an important step in the design, especially at high peak currents and high switching frequencies. If the layout is not carefully done, the boost charger could show stability problems as well as EMI problems. Therefore, use wide and short traces for the main current path and for the power ground paths. The input and output capacitors as well as the inductors should be placed as close as possible to the IC. For the boost charger, first priority are the output capacitors, including the 0.1  $\mu$ F bypass capacitor (CBYP), followed by CSTOR, which should be placed as close as possible between VSTOR, pin 15, and VSS, pin 1 or 13. Next, the input capacitor, CIN, should be placed as close as possible between VIN\_DC, pin 2, and VSS, pin 1. Last in priority is the boost charger inductor, L1, which should be placed close to LBOOST, pin 16, and VIN\_DC, pin 2 if possible. It is best to use vias and bottom traces for connecting the inductor to its respective pins instead of the capacitors.

To minimize noise pickup by the high impedance voltage setting nodes (VBAT\_OV, VBAT\_UV, OK\_PROG, OK\_HYST), the external resistors should be placed so that the traces connecting the midpoints of each divider to their respective pins are as short as possible. When laying out the non-power ground return paths (e.g. from resistors and CREF), it is recommended to use short traces as well, separated from the power ground traces and connected to AVSS pin 12. This avoids ground shift problems, which can occur due to superimposition of power ground current and control ground current. The PowerPad should not be used as a power ground return path.

The remaining pins are digital signals with minimal layout restrictions. See [Figure 11-1](#) for an example layout.

In order to maximize efficiency at light load, the use of voltage level setting resistors  $> 1 \text{ M}\Omega$  is recommended. In addition, the sample and hold circuit output capacitor on VREF\_SAMP must hold the voltage for 16 s. During board assembly, contaminants such as solder flux and even some board cleaning agents can leave residue that may form parasitic resistors across the physical resistors/capacitors and/or from one end of a resistor/capacitor to ground, especially in humid, fast airflow environments. This can result in the voltage regulation and threshold levels changing significantly from those expected per the installed components. Therefore, it is highly recommended that no ground planes be poured near the voltage setting resistors or the sample and hold capacitor. In addition, the boards must be carefully cleaned, possibly rotated at least once during cleaning, and then rinsed with de-ionized water until the ionic contamination of that water is well above 50 Mohm. If this is not feasible, then it is recommended that the sum of the voltage setting resistors be reduced to at least 5X below the measured ionic contamination.

## 11.2 Layout Example



**Figure 11-1. Recommended Layout**

### 11.3 Thermal Considerations

Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power-dissipation limits of a given component.

Three basic approaches for enhancing thermal performance are listed below.

- Improving the power-dissipation capability of the PCB design
- Improving the thermal coupling of the component to the PCB
- Introducing airflow in the system

For more details on how to use the thermal parameters in the Thermal Table, check the Thermal Characteristics Application Note ([SZZA017](#)) and the IC Package Thermal Metrics Application Note ([SPRA953](#)).

## 12 Device and Documentation Support

### 12.1 Device Support

#### 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 12.1.2 Zip Files

- <http://www.ti.com/lit/zip/SLUC484>
- <http://www.ti.com/lit/zip/SLURAQ1>
- <http://www.ti.com/lit/zip/SLUC462>

### 12.2 Documentation Support

#### 12.2.1 Related Documentation

For related documentation see the following:

- EVM User's Guide, [SLUUA8](#)
- Thermal Characteristics Application Note, [SZZA017](#)
- IC Package Thermal Metrics Application Note, [SPRA953](#)

### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on [ti.com](#). Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.4 Support Resources

[TI E2E™ support forums](#) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use](#).

### 12.5 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 12.6 Electrostatic Discharge Caution

 This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.7 Glossary

[TI Glossary](#) This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|-----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| BQ25504RGTR           | Active        | Production           | VQFN (RGT)   16 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 85    | B5504               |
| BQ25504RGTR.B         | Active        | Production           | VQFN (RGT)   16 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 85    | B5504               |
| BQ25504RGTT           | Active        | Production           | VQFN (RGT)   16 | 250   SMALL T&R       | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 85    | B5504               |
| BQ25504RGTT.B         | Active        | Production           | VQFN (RGT)   16 | 250   SMALL T&R       | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 85    | B5504               |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| BQ25504RGTR | VQFN         | RGT             | 16   | 3000 | 330.0              | 12.4               | 3.3     | 3.3     | 1.1     | 8.0     | 12.0   | Q2            |
| BQ25504RGTT | VQFN         | RGT             | 16   | 250  | 180.0              | 12.4               | 3.3     | 3.3     | 1.1     | 8.0     | 12.0   | Q2            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ25504RGTR | VQFN         | RGT             | 16   | 3000 | 346.0       | 346.0      | 33.0        |
| BQ25504RGTT | VQFN         | RGT             | 16   | 250  | 210.0       | 185.0      | 35.0        |

## GENERIC PACKAGE VIEW

**RGT 16**

**VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.

4203495/I

RGT0016C



# PACKAGE OUTLINE

VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



4222419/E 07/2025

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

## EXAMPLE BOARD LAYOUT

**RGT0016C**

## VQFN - 1 mm max height

#### PLASTIC QUAD FLATPACK - NO LEAD



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:20X



4222419/E 07/2025

#### NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

# EXAMPLE STENCIL DESIGN

RGT0016C

VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL

EXPOSED PAD 17:  
85% PRINTED SOLDER COVERAGE BY AREA UNDER PACKAGE  
SCALE:25X

4222419/E 07/2025

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#) or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2025, Texas Instruments Incorporated