# SN54LS224A, SN74LS224A $16 \times 4$ SYNCHRONOUS FIRST-IN, FIRST-OUT MEMORIES WITH 3-STATE OUTPUTS

SDLS023E - JANUARY 1991 - REVISED APRIL 2003

- Independent Synchronous Inputs and Outputs
- 16 Words by 4 Bits Each
- 3-State Outputs Drive Bus Lines Directly
- Data Rates up to 10 MHz
- Fall-Through Time 50 ns Typical
- Data Terminals Arranged for Printed Circuit Board Layout
- Expandable, Using External Gating
- Packaged in Standard Plastic (N) and Ceramic (J) 300-mil DIPs, and Ceramic Chip Carriers (FK)

## description

The SN54LS224A and SN74LS224A 64-bit, low-power Schottky memories are organized as 16 words by 4 bits each. They can be expanded in multiples of 15m + 1 words or 4n bits, or both (where n is the number of packages in the vertical array and m is the number of packages in the horizontal array); however, some external gating is required. For longer words, the input-ready (IR) signals of the first-rank packages and output-ready (OR) signals of the last-rank packages must be ANDed for proper synchronization.

A first-in, first-out (FIFO) memory is a storage device that allows data to be written to and read from its array at independent data rates. These FIFOs are designed to process data at rates up to 10 MHz in a bit-parallel format, word by word.

SN54LS224A . . . J PACKAGE SN74LS224A . . . N PACKAGE (TOP VIEW) OE 16 ∐ ∨<sub>cc</sub> IR 15 UNCK LDCK [ 14 OR D0 13 \quad \qu D1 12 | Q1 D2 11 || Q2 D3 10 **Q**3 CLR **GND** 9



NC - No internal connection

The load clock (LDCK) normally is held low, and data is written into memory on the high-to-low transition of LDCK. The unload clock (UNCK) normally is held high, and data is read out on the low-to-high transition of UNCK. The memory is full when the number of words clocked in exceeds by 16 the number of words clocked out. When the memory is full, LDCK signals have no effect on the data residing in memory. When the memory is empty, UNCK signals have no effect.

Status of the FIFO memory is monitored by the IR and OR flags that indicate not-full and not-empty conditions. IR is high only when the memory is not full and LDCK is low. OR is high only when the memory is not empty and UNCK is high.

A low level on the clear  $(\overline{CLR})$  input resets the internal stack-control pointers and also sets IR high and OR low to indicate that old data remaining at the data outputs is invalid. Data outputs are noninverting, with respect to the data inputs, and are at high impedance when the output-enable (OE) input is low. OE does not affect the IR and OR outputs.

The SN74LS224A is characterized for operation from 0°C to 70°C. The SN54LS224A is characterized over the full military temperature range of –55°C to 125°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# SN54LS224A, SN74LS224A $16 \times 4$ SYNCHRONOUS FIRST-IN, FIRST-OUT MEMORIES WITH 3-STATE OUTPUTS

SDLS023E - JANUARY 1991 - REVISED APRIL 2003

## logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Standard 91-1984 and IEC Publication 617-12. This symbol is functionally accurate, but does not show the details of implementation; for these details, see the logic diagram. The symbol represents the memory as if it were controlled by a single counter whose content is the number of words stored at the time. Output data is invalid when the counter content (CT) is 0. Pin numbers shown are for the J and N packages.



SDLS023E - JANUARY 1991 - REVISED APRIL 2003

# logic diagram (positive logic)



Pin numbers shown are for the J and N packages.

SDLS023E - JANUARY 1991 - REVISED APRIL 2003

# schematics of inputs and outputs





SDLS023E - JANUARY 1991 - REVISED APRIL 2003

Unload



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub> (see Note 1)                  | 0.5 V to 7 V   |
|---------------------------------------------------------------------|----------------|
| Input voltage range, V <sub>I</sub>                                 | 0.5 V to 7 V   |
| Off-state output voltage range, VO                                  |                |
| Package thermal impedance, θ <sub>JA</sub> : N package (see Note 2) | 67°C/W         |
| N package (see Note 3)                                              | 88°C/W         |
| Storage temperature range, T <sub>sta</sub>                         | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values are with respect to GND.

- 2. The package thermal impedance is calculated in accordance with JESD 51-7.
- 3. The package thermal impedance is calculated in accordance with JESD 51-3.



## **SN54LS224A, SN74LS224A** 16 × 4 SYNCHRONOUS FIRST-IN, FIRST-OUT MEMORIES WITH 3-STATE OUTPUTS

SDLS023E - JANUARY 1991 - REVISED APRIL 2003

## recommended operating conditions (see Note 4)

|                 |                                          |           | SN54LS224A |     |      | SN74LS224A |     |      | UNIT |
|-----------------|------------------------------------------|-----------|------------|-----|------|------------|-----|------|------|
|                 |                                          |           | MIN        | NOM | MAX  | MIN        | NOM | MAX  | UNII |
| VCC             | Supply voltage                           |           | 4.5        | 5   | 5.5  | 4.75       | 5   | 5.25 | V    |
| ٧ıH             | V <sub>IH</sub> High-level input voltage |           | 2          |     |      | 2          |     |      | V    |
| ٧ <sub>IL</sub> | Low-level input voltage                  |           |            |     | 0.7  |            |     | 0.8  | V    |
| 1               | High lovel output ourrent                | Q outputs |            |     | -1   |            |     | -2.6 | m A  |
| ЮН              | High-level output current IR, OR         |           |            |     | -0.4 |            |     | -0.4 | mA   |
| IOL             | Laveland autout aumant                   | Q outputs |            |     | 12   |            |     | 24   | A    |
|                 | Low-level output current IR, OR          |           |            |     | 4    |            |     | 8    | mA   |
| T <sub>A</sub>  | Operating free-air temperature           |           | -55        |     | 125  | 0          |     | 70   | °C   |

NOTE 4: To ensure proper operation of this high-speed FIFO device, it is necessary to provide a clean signal to the LDCK and UNCK clock inputs. Any excessive noise or glitching on the clock inputs that violates the V<sub>IL</sub>, V<sub>IH</sub>, or minimum pulse-duration limits can cause a false clock or improper operation of the internal read and write pointers.

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        |                | TEST CONDITIONS†      |                            | SN54LS224A |      |      | SN74LS224A |      |      | LIAUT |
|------------------|----------------|-----------------------|----------------------------|------------|------|------|------------|------|------|-------|
|                  |                |                       |                            | MIN        | TYP‡ | MAX  | MIN        | TYP‡ | MAX  | UNIT  |
| VIK              |                | $V_{CC} = MIN,$       | I <sub>I</sub> = -18 mA    |            |      | -1.5 |            |      | -1.5 | V     |
|                  | Q outputs      | V <sub>CC</sub> = MIN | $I_{OH} = -2.6 \text{ mA}$ |            |      |      | 2.4        | 3.4  |      | V     |
| Vон              |                |                       | I <sub>OH</sub> = -1 μA    | 2.4        | 3.3  |      |            |      |      |       |
|                  | IR, OR         | $V_{CC} = MIN,$       | I <sub>OH</sub> = -0.4 mA  | 2.5        | 3.4  |      | 2.7        | 3.4  |      |       |
|                  | O outpute      | V <sub>CC</sub> = MIN | I <sub>OL</sub> = 12 mA    |            | 0.25 | 0.4  |            | 0.25 | 0.4  | V     |
| 1/0              | Q outputs      | ACC = IAIIIA          | $I_{OL} = 24 \text{ mA}$   |            |      |      |            | 0.35 | 0.5  |       |
| VOL              | IR, OR         | V <sub>CC</sub> = MIN | I <sub>OL</sub> = 4 mA     |            | 0.25 | 0.4  |            | 0.25 | 0.4  |       |
|                  |                |                       | IOL = 8 mA                 |            |      |      |            | 0.35 | 0.5  |       |
| lozh             | Q outputs      | $V_{CC} = MAX,$       | V <sub>O</sub> = 2.7 V     |            |      | 20   |            |      | 20   | μΑ    |
| lozL             | Q outputs      | $V_{CC} = MAX$ ,      | V <sub>O</sub> = 0.4 V     |            |      | -20  |            |      | -20  | μΑ    |
| lį               |                | $V_{CC} = MAX$ ,      | V <sub>I</sub> = 7 V       |            |      | 0.1  |            |      | 0.1  | mA    |
| lіН              |                | $V_{CC} = MAX,$       | V <sub>I</sub> = 2.7 V     |            |      | 20   |            |      | 20   | μΑ    |
| Ι <sub>Ι</sub> L |                | $V_{CC} = MAX,$       | V <sub>I</sub> = 0.4 V     |            |      | -0.4 |            |      | -0.4 | mA    |
|                  | Q outputs      | V <sub>CC</sub> = MAX |                            | -30        |      | -130 | -30        |      | -130 | A     |
| los§             | IR, OR         |                       |                            | -20        |      | -100 | -20        |      | -100 | mA    |
|                  | •              |                       | Outputs high               |            | 84   | 135  |            | 84   | 135  |       |
| Icc              | $V_{CC} = MAX$ | $V_{CC} = MAX$        | Outputs low                |            | 87   | 155  |            | 87   | 155  | mA    |
|                  |                |                       | Outputs disabled           |            | 89   | 155  |            | 89   | 155  |       |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>9</sup> Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second.

# SN54LS224A, SN74LS224A $16 \times 4$ SYNCHRONOUS FIRST-IN, FIRST-OUT MEMORIES WITH 3-STATE OUTPUTS

SDLS023E - JANUARY 1991 - REVISED APRIL 2003

## timing requirements over recommended operating conditions (see Note 4 and Figure 1)

|                               |                    |                 | SN54LS224A |     | SN74LS224A |     | UNIT |
|-------------------------------|--------------------|-----------------|------------|-----|------------|-----|------|
|                               |                    |                 |            | MAX | MIN        | MAX | UNIT |
|                               |                    | LDCK high       | 60         |     | 60         |     |      |
| t <sub>W</sub> Pulse duration | LDCK low           | 15              |            | 15  |            |     |      |
|                               | UNCK low           | 30              |            | 30  |            | ns  |      |
|                               | UNCK high          | 30              |            | 30  |            |     |      |
|                               | CLR low            | 20              |            | 20  |            |     |      |
|                               |                    | Data to LDCK↓   | 50         |     | 50         |     |      |
| t <sub>SU</sub> Setup time    | LDCK↓ before UNCK↓ | 50              |            | 50  |            | ns  |      |
|                               | UNCK↑ before LDCK↑ | 50              |            | 50  |            |     |      |
| t <sub>h</sub>                | Hold time          | Data from LDCK↓ | 10         |     | 10         |     | ns   |

NOTE 4: To ensure proper operation of this high-speed FIFO device, it is necessary to provide a clean signal to the LDCK and UNCK clock inputs. Any excessive noise or glitching on the clock inputs that violates the V<sub>IL</sub>, V<sub>IH</sub>, or minimum pulse-duration limits can cause a false clock or improper operation of the internal read and write pointers.

# switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C (see Figure 1)

| PARAMETER        | FROM<br>(INPUT)   | TO<br>(OUTPUT) |                                     | TEST<br>CONDITIONS                   |                                        | ΥP               | мах              | UNIT                |            |  |    |    |    |
|------------------|-------------------|----------------|-------------------------------------|--------------------------------------|----------------------------------------|------------------|------------------|---------------------|------------|--|----|----|----|
| <sup>t</sup> PLH | LDCK↓             | IR             | $R_L = 2 k\Omega$ ,                 | C. 15 pF                             |                                        | 25               | 40               |                     |            |  |    |    |    |
| t <sub>PHL</sub> | LDCK <sup>↑</sup> | IK             | KL = 2 KS2,                         | CL = 15 pr                           |                                        | 36               | 50               | ns                  |            |  |    |    |    |
| <sup>t</sup> PLH | LDCK↓             | OR             | $R_L = 2 k\Omega$ ,                 | C <sub>L</sub> = 15 pF               |                                        | 48               | 70               | ns                  |            |  |    |    |    |
| <sup>t</sup> PLH | UNCK↑             | OR             | B 2 kO                              | C: 15 pF                             |                                        | 29               | 45               |                     |            |  |    |    |    |
| t <sub>PHL</sub> | UNCK↓             | OK             | $RL = 2 K\Omega$                    | $RL = 2 K\Omega$                     | $RL = 2 K\Omega$                       | $RL = 2 K\Omega$ | $RL = 2 K\Omega$ | $R_L = 2 k\Omega$ , | CL = 15 pr |  | 28 | 45 | ns |
| <sup>t</sup> PLH | UNCK↑             | IR             | $R_L = 2 k\Omega$ ,                 | C <sub>L</sub> = 15 pF               |                                        | 49               | 70               | ns                  |            |  |    |    |    |
| <sup>t</sup> PLH |                   | IR             | D. 240                              | 0. 45 = 5                            |                                        | 36               | 55               |                     |            |  |    |    |    |
| t <sub>PHL</sub> | CLR↓              | OR             | $R_L = 2 k\Omega$ ,                 | C[ = 15 pr                           |                                        | 25               | 40               | ns                  |            |  |    |    |    |
| t <sub>PHL</sub> | LDCK↓             | Q              | $R_L = 667 \Omega$ ,                | C <sub>L</sub> = 45 pF               |                                        | 34               | 50               | ns                  |            |  |    |    |    |
| t <sub>PLH</sub> | UNCK↑             | Q              | P. – 667 O                          | C <sub>L</sub> = 45 pF               | $R_{I} = 667  \Omega,  C_{I} = 45  pF$ |                  | 54               | 80                  | 20         |  |    |    |    |
| t <sub>PHL</sub> | UNCK              | Q              | RL = 667 52,                        |                                      |                                        | 45               | 70               | ns                  |            |  |    |    |    |
| t <sub>PZL</sub> | OE↑               |                | P. – 667.0                          | C. – 45 pF                           |                                        | 22               | 35               | no                  |            |  |    |    |    |
| <sup>t</sup> PZH |                   | Q              |                                     | 667 $\Omega$ , $C_L = 45 \text{ pF}$ |                                        | 21               | 35               | ns                  |            |  |    |    |    |
| tPLZ             | OE↓               | Q              | Q $R_1 = 667 \Omega$ , $C_1 = 5 pF$ | C: - 5 pE                            |                                        | 16               | 30               | nc                  |            |  |    |    |    |
| <sup>t</sup> PHZ |                   | Q              | KL = 667 22,                        | OL = 3 pr                            |                                        | 18               | 30               | ns                  |            |  |    |    |    |

### PARAMETER MEASUREMENT INFORMATION



- NOTES: A.  $C_L$  includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.

**VOLTAGE WAVEFORMS** 

**PROPAGATION DELAY TIMES** 

- C. All input pulses have the following characteristics: PRR  $\leq$  1 MHz,  $t_{\Gamma}$  < 15 ns,  $t_{f}$  < 6 ns,  $Z_{O} \approx$  50  $\Omega$ .
- D. All diodes are 1N916 or 1N3064.

**VOLTAGE WAVEFORMS** 

**ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS** 

E. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms



## 14 LEADS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## FK (S-CQCC-N\*\*)

### **28 TERMINAL SHOWN**

## **LEADLESS CERAMIC CHIP CARRIER**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. The terminals are gold plated.
- E. Falls within JEDEC MS-004



## N (R-PDIP-T\*\*)

### **16 PINS SHOWN**

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

Falls within JEDEC MS-001, except 18 and 20 pin minimum body Irngth (Dim A).

The 20 pin end lead shoulder width is a vendor option, either half or full width.



1

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments
Post Office Box 655303
Dallas, Texas 75265

Copyright © 2003, Texas Instruments Incorporated