











PCA9515A SCPS150D - DECEMBER 2005 - REVISED JUNE 2014

# Dual Bidirectional I<sup>2</sup>C Bus and SMBus Repeater

#### **Features**

- Two-Channel Bidirectional Buffers
- I<sup>2</sup>C Bus and SMBus Compatible
- Active-High Repeater-Enable Input
- Open-Drain I<sup>2</sup>C I/O
- 5.5-V Tolerant I<sup>2</sup>C I/O and Enable Input Support Mixed-Mode Signal Operation
- Lockup-Free Operation
- Accommodates Standard Mode and Fast Mode I<sup>2</sup>C Devices and Multiple Masters
- Powered-Off High-Impedance I<sup>2</sup>C Pins
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

## 2 Description

This dual bidirectional I<sup>2</sup>C buffer is operational at 2.3-V to 3.6-V  $V_{CC}$ .

The PCA9515A is a BiCMOS integrated circuit intended for I<sup>2</sup>C bus and SMBus applications. The device contains two identical bidirectional open-drain buffer circuits that enable I<sup>2</sup>C and similar bus systems to be extended without degradation of system performance.

The PCA9515A buffers both the serial data (SDA) and serial clock (SCL) signals on the I<sup>2</sup>C bus, while retaining all the operating modes and features of the I<sup>2</sup>C system. This enables two buses of 400-pF bus capacitance to be connected in an I<sup>2</sup>C application.

The I<sup>2</sup>C bus capacitance limit of 400 pF restricts the number of devices and bus length. Using the PCA9515A enables the system designer to isolate two halves of a bus, accommodating more I2C devices or longer trace lengths.

The PCA9515A has an active-high enable (EN) input with an internal pullup, which allows the user to select when the repeater is active. This can be used to isolate a badly behaved slave on power-up reset. It never should change state during an I<sup>2</sup>C operation, because disabling during a bus operation hangs the bus, and enabling part way through a bus cycle could confuse the I<sup>2</sup>C parts being enabled. The EN input should change state only when the global bus and the repeater port are in an idle state, to prevent system failures.

The PCA9515A also can be used to run two buses: one at 5-V interface levels and the other at 3.3-V interface levels, or one at 400-kHz operating frequency and the other at 100-kHz operating frequency. If the two buses are operating at different frequencies, the 100-kHz bus must be isolated when the 400-kHz operation of the other bus is required. If the master is running at 400 kHz, the maximum system operating frequency may be less than 400 kHz, because of the delays that are added by the repeater.

The PCA9515A does not support clock stretching across the repeater.

#### Device Information<sup>(1)</sup>

| PART NUMBER   | PACKAGE  | BODY SIZE (NOM)   |
|---------------|----------|-------------------|
| DC A OF 4 F A | SOIC (8) | 4.90 mm × 3.91 mm |
| PCA9515A      | SON (8)  | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### D, DCT, DGK, OR PW PACKAGE (TOP VIEW)



NC - No internal connection

SDAO

SDA1



## **Table of Contents**

| 1   | Features 1                                                     | 7         | Parameter Measurement Information                | 6              |
|-----|----------------------------------------------------------------|-----------|--------------------------------------------------|----------------|
| 2   | Description 1                                                  | 8         | Detailed Description                             | <mark>7</mark> |
| 3   | Revision History2                                              |           | 8.1 Functional Block Diagram                     |                |
| 4   | Description (Continued)3                                       |           | 8.2 Feature Description                          |                |
| 5   | Pin Configuration and Functions3                               |           | 8.3 Device Functional Modes                      |                |
| 6   | Specifications4                                                | 9         | Application and Implementation                   |                |
|     | 6.1 Absolute Maximum Ratings 4                                 |           | 9.1 Typical Application                          |                |
|     | 6.2 Handling Ratings 4                                         | 10        | Device and Documentation Support                 | 9              |
|     | 6.3 Recommended Operating Conditions 4                         |           | 10.1 Trademarks                                  |                |
|     | 6.4 Electrical Characteristics5                                |           | 10.2 Electrostatic Discharge Caution             | 9              |
|     | 6.5 Timing Requirements5                                       |           | 10.3 Glossary                                    | 9              |
|     | 6.6 Switching Characteristics                                  | 11        | Mechanical, Packaging, and Orderable Information | 9              |
|     | Revision History                                               |           |                                                  |                |
| Cha | nges from Revision C (January 2011) to Revision D              |           |                                                  | Page           |
| • / | Added Clock Stretching Errata section                          |           |                                                  | 7              |
|     |                                                                |           |                                                  |                |
| Cha | nges from Revision B (October 2007) to Revision C              |           |                                                  | Page           |
| • [ | Deleted all references to arbitration and clock stretching sup | port. Thi | is does not effect min/max specifications        | 1              |



## 4 Description (Continued)

The output low levels for each internal buffer are approximately 0.5 V, but the input voltage of each internal buffer must be 70 mV or more below the output low level, when the output internally is driven low. This prevents a lockup condition from occurring when the input low condition is released.

Two or more PCA9515A devices cannot be used in series. The PCA9515A design does not allow this configuration. Because there is no direction pin, slightly different valid low-voltage levels are used to avoid lockup conditions between the input and the output of each repeater. A valid low applied at the input of a PCA9515A is propagated as a buffered low with a slightly higher value on the enabled outputs. When this buffered low is applied to another PCA9515A-type device in series, the second device does not recognize it as a valid low and does not propagate it as a buffered low again.

The device contains a power-up control circuit that sets an internal latch to prevent the output circuits from becoming active until  $V_{CC}$  is at a valid level ( $V_{CC} = 2.3 \text{ V}$ ).

As with the standard I<sup>2</sup>C system, pullup resistors are required to provide the logic high levels on the buffered bus. The PCA9515A has standard open-collector configuration of the I<sup>2</sup>C bus. The size of these pullup resistors depends on the system, but each side of the repeater must have a pullup resistor. The device is designed to work with Standard Mode and Fast Mode I<sup>2</sup>C devices in addition to SMBus devices. Standard Mode I<sup>2</sup>C devices only specify 3 mA in a generic I<sup>2</sup>C system where Standard Mode devices and multiple masters are possible. Under certain conditions, high termination currents can be used.

## 5 Pin Configuration and Functions

# D, DCT, DGK, OR PW PACKAGE (TOP VIEW)



## DRG PACKAGE (TOP VIEW) NC 1 8 VCC SCL0 2 5 7 SCL1 SDA0 3 5 6 SDA7

NC - No internal connection

#### **Pin Functions**

| PIN             |     | DESCRIPTION                       |  |  |  |  |  |
|-----------------|-----|-----------------------------------|--|--|--|--|--|
| NAME            | NO. | DESCRIPTION                       |  |  |  |  |  |
| NC              | 1   | No internal connection            |  |  |  |  |  |
| SCL0            | 2   | Serial clock bus 0                |  |  |  |  |  |
| SDA0            | 3   | Serial data bus 0                 |  |  |  |  |  |
| GND             | 4   | Supply ground                     |  |  |  |  |  |
| EN              | 5   | Active-high repeater enable input |  |  |  |  |  |
| SDA1            | 6   | Serial data bus 1                 |  |  |  |  |  |
| SCL1            | 7   | Serial clock bus 1                |  |  |  |  |  |
| V <sub>CC</sub> | 8   | Supply power                      |  |  |  |  |  |



## 6 Specifications

## 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                   |                    | MIN  | MAX  | UNIT |
|------------------|---------------------------------------------------|--------------------|------|------|------|
| V <sub>CC</sub>  | Supply voltage range                              |                    | -0.5 | 7    | V    |
| VI               | Enable input voltage range (2)                    |                    | -0.5 | 7    | V    |
| V <sub>I/O</sub> | I <sup>2</sup> C bus voltage range <sup>(2)</sup> |                    | -0.5 | 7    | V    |
| I <sub>IK</sub>  | Input clamp current                               | V <sub>I</sub> < 0 |      | -50  | mA   |
| I <sub>OK</sub>  | Output clamp current                              | V <sub>O</sub> < 0 |      | -50  | mA   |
| IO               | Continuous output current                         |                    |      | ±50  | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                    |      | ±100 | mA   |
|                  |                                                   | D package          |      | 97   |      |
|                  |                                                   | DCT package        |      | 220  |      |
| $\theta_{JA}$    | Package thermal impedance (3)                     | DGK package        |      | 172  | °C/W |
|                  |                                                   | DRG package        |      | TBD  |      |
|                  |                                                   | PW package         |      | 149  |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

## 6.2 Handling Ratings

|                    |                          |                                                                               | MIN | MAX  | UNIT       |
|--------------------|--------------------------|-------------------------------------------------------------------------------|-----|------|------------|
| T <sub>stg</sub>   | Storage temperature rang | e                                                                             | -65 | 150  | ů          |
| V                  |                          | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | 0   | 2000 | <b>\</b> / |
| V <sub>(ESD)</sub> | Electrostatic discharge  | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 0   | 1000 | V          |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

|                                  |                                                |                         | MIN                 | MAX                   | UNIT |  |
|----------------------------------|------------------------------------------------|-------------------------|---------------------|-----------------------|------|--|
| V <sub>CC</sub>                  | Supply voltage                                 |                         | 2.3                 | 3.6                   | V    |  |
| V                                | High level input valtage                       | SDA and SCL inputs      | $0.7 \times V_{CC}$ | 5.5                   | V    |  |
| V <sub>IH</sub>                  | High-level input voltage                       | EN input                | 2                   | 5.5                   | V    |  |
| V <sub>IL</sub> <sup>(1)</sup> L | Law law Line of walter                         | SDA and SCL inputs      | -0.5                | 0.3 × V <sub>CC</sub> |      |  |
| VIL (')                          | Low-level input voltage                        | EN input                | -0.5                | 0.8                   | V    |  |
| V <sub>ILc</sub> (1)             | SDA and SCL low-level input voltage contention | 1                       | -0.5                | 0.4                   | V    |  |
|                                  | Lour lovel output ourrent                      | V <sub>CC</sub> = 2.3 V |                     | 6                     | A    |  |
| I <sub>OL</sub>                  | Low-level output current                       | V <sub>CC</sub> = 3 V   |                     | 6                     | mA   |  |
| T <sub>A</sub>                   | Operating free-air temperature                 |                         | -40                 | 85                    | °C   |  |

<sup>(1)</sup> V<sub>IL</sub> specification is for the EN input and the first low level seen by the SDAx and SCLx lines. V<sub>ILC</sub> is for the second and subsequent low levels seen by the SDAx and SCLx lines. V<sub>ILC</sub> must be at least 70 mV below V<sub>OL</sub>.

<sup>(3)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                                          | PARAMETER                                              |                       | TEST CONI                                                                | DITIONS                | V <sub>cc</sub> | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|------------------------------------------|--------------------------------------------------------|-----------------------|--------------------------------------------------------------------------|------------------------|-----------------|------|--------------------|------|------|
| V <sub>IK</sub>                          | Input diode clamp voltage                              |                       |                                                                          | $I_I = -18 \text{ mA}$ |                 |      |                    | -1.2 | V    |
| V <sub>OL</sub>                          | Low-level output voltage                               | SDAx,<br>SCLx         | I <sub>OL</sub> = 20 μA or 6 r                                           | mA                     | 2.3 V to 3.6 V  | 0.47 | 0.52               | 0.6  | V    |
| V <sub>OL</sub> – V <sub>ILc</sub>       | Low-level input voltage below low-level output voltage | SDAx,<br>SCLx         | Ι <sub>Ι</sub> = 10 μΑ                                                   |                        | 2.3 V to 3.6 V  |      |                    | 70   | mV   |
|                                          |                                                        |                       | Both channels high                                                       | gh,                    | 2.7 V           |      | 0.5                | 3    |      |
|                                          |                                                        |                       | SDAx = SCLx = \                                                          | /cc                    | 3.6 V           |      | 0.5                | 3    |      |
|                                          |                                                        |                       | Both channels lov                                                        |                        | 2.7 V           |      | 1                  | 4    |      |
| I <sub>CC</sub> Quiescent supply current |                                                        |                       | SDA0 = SCL0 = 0<br>SDA1 = SCL1 = 0<br>SDA0 = SCL0 = 0<br>SDA1 = SCL1 = 0 | 3.6 V                  |                 | 1    | 4                  | mA   |      |
|                                          |                                                        |                       | In contention,                                                           |                        | 2.7 V           |      | 1                  | 4    |      |
|                                          |                                                        |                       | SDAx = SCLx = GND                                                        |                        | 3.6 V           |      | 1                  | 4    |      |
|                                          |                                                        | SDAx.                 | V <sub>I</sub> = 3.6 V                                                   |                        |                 |      |                    | ±1   |      |
|                                          |                                                        | SCLx                  | V <sub>I</sub> = 0.2 V                                                   |                        | 2.3 V to 3.6 V  |      |                    | 3    |      |
| l <sub>l</sub>                           | Input current                                          |                       | $V_I = V_{CC}$                                                           | $V_I = V_{CC}$         |                 |      |                    | ±1   | μΑ   |
|                                          |                                                        | EN                    | V <sub>I</sub> = 0.2 V                                                   |                        |                 |      | -10                | -20  |      |
|                                          |                                                        | SDAx,                 | V <sub>I</sub> = 3.6 V                                                   |                        | 2.14            |      |                    | 0.5  |      |
| l <sub>off</sub>                         | Leakage current                                        | SCLx V <sub>I</sub> = |                                                                          | EN = L or H            | 0 V             |      |                    | 0.5  | μΑ   |
| I <sub>I(ramp)</sub>                     | Leakage current during power up                        | SDAx,<br>SCLx         | V <sub>I</sub> = 3.6 V                                                   | EN = L or H            | 0 V to 2.3 V    |      |                    | 1    | μΑ   |
|                                          |                                                        | EN                    |                                                                          |                        | 3.3 V           |      | 7                  | 9    |      |
| C <sub>in</sub>                          | Input capacitance                                      | SDAx,<br>SCLx         | $V_I = 3 \text{ V or GND}$                                               | EN = H                 | 3.3 V           |      | 7                  | 9    | pF   |

<sup>(1)</sup> All typical values are at nominal supply voltage ( $V_{CC}$  = 2.5 V or 3.3 V) and  $T_A$  = 25°C.

## 6.5 Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

|                 |                                        | V <sub>CC</sub> = 2<br>± 0.2 |     | V <sub>CC</sub> = 3<br>± 0.3 | 3.3 V<br>V | UNIT |
|-----------------|----------------------------------------|------------------------------|-----|------------------------------|------------|------|
|                 |                                        | MIN                          | MAX | MIN                          | MAX        |      |
| t <sub>su</sub> | Setup time, EN↑ before Start condition | 100                          |     | 100                          |            | ns   |
| t <sub>h</sub>  | Hold time, EN↓ after Stop condition    | 130                          |     | 100                          |            | ns   |

### 6.6 Switching Characteristics

over recommended operating free-air temperature range, C<sub>L</sub> ≤ 100 pF (unless otherwise noted)

| PARAMETER        |                                       | FROM TO       |               |     | 2.5 V ± 0.         | 2 V | V <sub>CC</sub> = | UNIT               |     |      |
|------------------|---------------------------------------|---------------|---------------|-----|--------------------|-----|-------------------|--------------------|-----|------|
|                  | PARAMETER                             | (INPUT)       | (OUTPUT)      | MIN | TYP <sup>(1)</sup> | MAX | MIN               | TYP <sup>(1)</sup> | MAX | UNII |
| t <sub>PZL</sub> | Propagation delay time <sup>(2)</sup> | SDA0, SCL0 or | SDA1, SCL1 or | 45  | 82                 | 130 | 45                | 68                 | 120 | 20   |
| $t_{PLZ}$        | Propagation delay time                | SDA1, SCL1    | SDA0, SCL0    | 33  | 113                | 190 | 33                | 102                | 180 | ns   |
| $t_{tHL}$        | Output transition time <sup>(2)</sup> | 80%           | 20%           |     | 57                 |     |                   | 58                 |     | 20   |
| $t_{tLH}$        | (SDAx, SCLx)                          | 20%           | 80%           |     | 148                |     |                   | 147                |     | ns   |

 <sup>(1)</sup> All typical values are at nominal supply voltage (V<sub>CC</sub> = 2.5 V or 3.3 V) and T<sub>A</sub> = 25°C.
 (2) Different load resistance and capacitance alter the RC time constant, thereby changing the propagation delay and transition times.



#### 7 Parameter Measurement Information



#### **TEST CIRCUIT FOR OPEN-DRAIN OUTPUT**



# VOLTAGE WAVEFORMS PROPAGATION DELAY AND OUTPUT TRANSITION TIMES

- A.  $R_T$  termination resistance should be equal to  $Z_{OUT}$  of pulse generators.
- B.  $C_L$  includes probe and jig capacitance.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ , slew rate  $\geq$  1 V/ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- F.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- G.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .

Figure 1. Test Circuit and Voltage Waveforms

Submit Documentation Feedback



## 8 Detailed Description

## 8.1 Functional Block Diagram



Figure 2. Logic Diagram (Positive Logic)

### 8.2 Feature Description

#### 8.2.1 Clock Stretching Errata

## **Description**

Due to the static offset on both sides of the buffer (SCLx & SDAx) and the possibility of an overshoot above 500 mV during events like clock stretching, the device should not be used with rise time accelerators.

#### **System Impact**

An incorrect logic state will be passed through the buffer, creating an I2C communication failure on the bus.

#### **System Workaround**

There is a possible workaround to avoid an I2C communication failure:

• Do not use rise-time accelerators in conjunction with the PCA9515A.

### 8.3 Device Functional Modes

**Table 1. Function Table** 

| INPUT<br>EN | FUNCTION                   |
|-------------|----------------------------|
| L           | Outputs disabled           |
| Н           | SDA0 = SDA1<br>SCL0 = SCL1 |



## 9 Application and Implementation

#### 9.1 Typical Application

A typical application is shown in Figure 3. In this example, the system master is running on a 3.3-V bus, while the slave is connected to a 5-V bus. Both buses run at 100 kHz, unless the slave bus is isolated, and then the master bus can run at 400 kHz. Master devices can be placed on either bus.



Figure 3. Typical Application

#### 9.1.1 Design Requirements

The PCA9515A is 5.5-V tolerant, so it does not require any additional circuitry to translate between the different bus voltages.

When one side of the PCA9515A is pulled low by a device on the  $I^2C$  bus, a CMOS hysteresis-type input detects the falling edge and causes an internal driver on the other side to turn on, thus causing the other side also to go low. The side driven low by the PCA9515A typically is at  $V_{OL} = 0.5 \text{ V}$ .

#### 9.1.2 Detailed Design Procedure

Figure 4 and Figure 5 show the waveforms that are seen in a typical application. If the bus master in Figure 3 writes to the slave through the PCA9515A, Bus 0 has the waveform shown in Figure 4. This looks like a normal  $I^2C$  transmission until the falling edge of the eighth clock pulse. At that point, the master releases the data line (SDA) while the slave pulls it low through the PCA9515A. Because the  $V_{OL}$  of the PCA9515A typically is around 0.5 V, a step in the SDA is seen. After the master has transmitted the ninth clock pulse, the slave releases the data line.



Figure 4. Bus 0 Waveforms



## **Typical Application (continued)**



Figure 5. Bus 1 Waveforms

On the Bus 1 side of the PCA9515A, the clock and data lines have a positive offset from ground equal to the  $V_{OL}$  of the PCA9515A. After the eighth clock pulse, the data line is pulled to the  $V_{OL}$  of the slave device, which is very close to ground in the example.

## 10 Device and Documentation Support

#### 10.1 Trademarks

All trademarks are the property of their respective owners.

#### 10.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 10.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





10-Jun-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| PCA9515AD        | ACTIVE | SOIC         | D       | 8    | 75      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | PD515A         | Samples |
| PCA9515ADG4      | ACTIVE | SOIC         | D       | 8    | 75      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | PD515A         | Samples |
| PCA9515ADGKR     | NRND   | VSSOP        | DGK     | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | (7BA ~ 7BE)    |         |
| PCA9515ADGKRG4   | NRND   | VSSOP        | DGK     | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | (7BA ~ 7BE)    |         |
| PCA9515ADGKT     | NRND   | VSSOP        | DGK     | 8    | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | (7BA ~ 7BE)    |         |
| PCA9515ADGKTG4   | NRND   | VSSOP        | DGK     | 8    | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | (7BA ~ 7BE)    |         |
| PCA9515ADR       | ACTIVE | SOIC         | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | PD515A         | Samples |
| PCA9515ADRGR     | ACTIVE | SON          | DRG     | 8    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | ZVD            | Samples |
| PCA9515ADT       | ACTIVE | SOIC         | D       | 8    | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | PD515A         | Samples |
| PCA9515APW       | ACTIVE | TSSOP        | PW      | 8    | 150     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | PD515A         | Samples |
| PCA9515APWG4     | ACTIVE | TSSOP        | PW      | 8    | 150     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | PD515A         | Samples |
| PCA9515APWR      | ACTIVE | TSSOP        | PW      | 8    | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | PD515A         | Samples |
| PCA9515APWRG4    | ACTIVE | TSSOP        | PW      | 8    | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | PD515A         | Samples |
| PCA9515APWT      | ACTIVE | TSSOP        | PW      | 8    | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | PD515A         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



## PACKAGE OPTION ADDENDUM

10-Jun-2014

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 20-May-2014

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PCA9515ADGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| PCA9515ADGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| PCA9515ADGKT | VSSOP           | DGK                | 8 | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| PCA9515ADGKT | VSSOP           | DGK                | 8 | 250  | 180.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| PCA9515ADR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| PCA9515ADRGR | SON             | DRG                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| PCA9515ADT   | SOIC            | D                  | 8 | 250  | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| PCA9515APWR  | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 20-May-2014



\*All dimensions are nominal

| Device       | Package Type  | Package Drawing  | Pins   | SPQ  | Length (mm)    | Width (mm)    | Height (mm)     |
|--------------|---------------|------------------|--------|------|----------------|---------------|-----------------|
| Device       | 1 ackage Type | I ackage Drawing | 1 1113 | 5    | Length (IIIII) | Width (IIIII) | rieight (iiiii) |
| PCA9515ADGKR | VSSOP         | DGK              | 8      | 2500 | 358.0          | 335.0         | 35.0            |
| PCA9515ADGKR | VSSOP         | DGK              | 8      | 2500 | 346.0          | 346.0         | 35.0            |
| PCA9515ADGKT | VSSOP         | DGK              | 8      | 250  | 358.0          | 335.0         | 35.0            |
| PCA9515ADGKT | VSSOP         | DGK              | 8      | 250  | 220.0          | 205.0         | 50.0            |
| PCA9515ADR   | SOIC          | D                | 8      | 2500 | 367.0          | 367.0         | 35.0            |
| PCA9515ADRGR | SON           | DRG              | 8      | 3000 | 367.0          | 367.0         | 35.0            |
| PCA9515ADT   | SOIC          | D                | 8      | 250  | 367.0          | 367.0         | 35.0            |
| PCA9515APWR  | TSSOP         | PW               | 8      | 2000 | 367.0          | 367.0         | 35.0            |

# DGK (S-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

## PLASTIC SMALL OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# DRG (S-PWSON-N8)

## PLASTIC SMALL OUTLINE NO-LEAD



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
  - B. This drawing is subject to change without notice.
  - C. SON (Small Outline No-Lead) package configuration.
  - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
  - E. JEDEC MO-229 package registration pending.



## DRG (S-PWSON-N8)

## PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206881-2/H 12/13

NOTE: All linear dimensions are in millimeters





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-SM-782 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>