

# **Z**02922

# Transaction Processing Modem Data Pump W/Integrated AFE

**Product Specification** 

PS001102-0602

ii

©2002 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZiLOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. Except with the express written approval of ZiLOG, use of information, devices, or technology as critical components of life support systems is not authorized. No licenses are conveyed, implicitly or otherwise, by this document under any intellectual property rights.



#### iii

# **Table of Contents**

| Features                                                  |
|-----------------------------------------------------------|
| GENERAL DESCRIPTION                                       |
| User Information                                          |
| Pin Description                                           |
| Pin Description                                           |
| PIN FUNCTIONS                                             |
| Absolute Maximum Ratings                                  |
| Standard Test Conditions                                  |
| Environmental and Power RequirementS                      |
| DC CHARACTERISTICS 14                                     |
| AC CHARACTERISTICS                                        |
| Timing Diagrams                                           |
| ANALOG INPUTS: TYPE A1                                    |
| ANALOG OUTPUTS: TYPE A0                                   |
| Hardware Interface Signals                                |
| Synchronous Serial Interface Port                         |
| Host Port Interface                                       |
| Eye Pattern Interface                                     |
| Technical Specifications                                  |
| Tone Generation and Tone Detection                        |
| Data Encoding                                             |
| Transmitted Data Spectrum                                 |
| Transmit Levels                                           |
| Receiver Levels                                           |
| Clamping                                                  |
| Parallel Interface registers                              |
| Microprocessor Interface Register and Bit Definitions: 24 |
| RAMI, RXI, and TXI Interrupts                             |
| INTERFACE RAM 30                                          |
| DATA PUMP INTERFACE RAM ACCESS METHOD                     |
| Modem Data Pump RAM Map                                   |
| Interface RAM Definitions                                 |
| Transmitting Tones                                        |

PS001102-0602

# Transaction Processing Modem Data Pump W/Integrated AFE



| 1 | 1/ |  |
|---|----|--|

| Tone Detectors                                       |
|------------------------------------------------------|
| Call-Progress Monitoring Using Biquad Tone Detectors |
| Dialing                                              |
| Tone Dialing 53                                      |
| Pulse Dialing 55                                     |
| Manual Handshake Procedures 56                       |
| Originating Modem 56                                 |
| Answering Modem                                      |
| Making a V.22BIS Connection 58                       |
| Originating Modem                                    |
| Answering Modem                                      |
| Using HDLC                                           |
| HDLC Operation                                       |
| Enabling HDLC Operation                              |
| Transmitting                                         |
| Receiving                                            |
| Data Pump FIRMWARE Version Number and Part Number    |
| Sleep Mode 62                                        |
| V.29 Quick Connect Handshake                         |
| To Transmit                                          |
| To Receive                                           |
| V.29 Handshake                                       |
| To Transmit                                          |
| To Receive                                           |
| Typical Performance Data                             |
| Example DAA 69                                       |
| Package Information                                  |
| ORDERING INFORMATION                                 |
| Z02922 73                                            |
| CODES 74                                             |

PS001102-0602 Table of Contents



# List of Figures

| Figure 1.  | Z02922 Block Diagram                                  | 4  |
|------------|-------------------------------------------------------|----|
| Figure 2.  | Z02922 System Block Diagram                           | 5  |
| Figure 3.  | Z02922 44-Lead PLCC Pin Assignments                   | 6  |
| Figure 4.  | Z02922 44-Lead LQFP Pin Identification                | 6  |
| Figure 5.  | Microprocessor Interface Read/Write Diagram           | 16 |
| Figure 6.  | Serial Port Timing Diagram                            | 17 |
| Figure 7.  | Eye Pattern Port Timing Diagram                       | 18 |
| Figure 8.  | Modem Functional Interconnect Diagram                 | 20 |
| Figure 9.  | Host Interrupt Circuit Diagram                        | 30 |
| Figure 10. | Transmitting Tones                                    | 49 |
| Figure 11. | Tone Detectors                                        | 51 |
| Figure 12. | V.29 Typical Performance Data                         | 65 |
| Figure 13. | Typical Performance Data                              | 67 |
| Figure 14. | Example Modem Using Z02922 and a Z189 microcontroller | 68 |
| Figure 15. | Example DAA                                           | 70 |
| Figure 16. | 44-Lead PLCC Package Diagram                          | 72 |
| Figure 17. | 44-Pin LQFP Package Diagram                           | 73 |

PS001102-0602 List of Figures



#### νi

# List of Tables

| Table 1. Z02922 Pin Assignments                                | . 7 |
|----------------------------------------------------------------|-----|
| Table 2. Absolute Maximum Ratings                              | 12  |
| Table 3. Modem Power Requirements                              | 13  |
| Table 4. Environmental Requirements                            | 13  |
| Table 5. Suggested Crystal Specification (C1=C2=20pF*, C0=2pF) | 13  |
| Table 6. TDC Pin Characteristics                               | 14  |
| Table 7. Microprocessor Interface Timing                       | 16  |
| Table 8. Serial Interface Timing                               |     |
| Table 9. Analog Characteristics Table                          |     |
| Table 10. Type A1 Analog Inputs                                | 18  |
| Table 11. Type A0 Analog Outputs                               |     |
| Table 12. Serial Interface Port Signals                        | 20  |
| Table 13. Selectable Configurations                            |     |
| Table 14. Spectral Shaping                                     | 23  |
| Table 15. Parallel Interface Register Map                      | 24  |
| Table 16. REG4: RAM Control Register                           | 25  |
| Table 17. REG5: Data Pump Status Register                      | 26  |
| Table 18. REG7: HDLC Register*                                 | 28  |
| Table 19. Modem Data Pump RAM Map                              | 31  |
| Table 20. Modem Data Pump Word Definitions                     | 33  |
| Table 21. Tone Detector Default Values                         | 49  |
| Table 22. Biquad Section 1 Coefficients (Hex)                  | 52  |
| Table 23. Tone Dialing                                         | 54  |
| Table 24. Signal Transmit Values                               |     |
| Table 25. Handshake Acronyms                                   | 56  |
| Table 26. Performance Testing Conditions                       | 66  |

PS001102-0602 List of Tables

#### **Features**

| Device | Data<br>Pump | AFE        | Speed (MHz) |
|--------|--------------|------------|-------------|
| Z02922 | 16-Bit       | Integrated | 12.288      |

- Combined data pump and Analog Front-End (AFE)
- Half-duplex data modem throughput to 9600 bps
  - ITU V.29 and V.29 Quick Connect <sup>™</sup> 9600 bps
  - ITU V.29 and V.29 Quick Connect <sup>™</sup> 7200 bps
- Full-duplex data modem throughput to 2400 bps
  - ITU V.22bis, V.23, V.22, V.21
  - Bell 212A and Bell 103
- FSK (V.23 1200/75 bps, V.21/Bell 103 300 bps), DPSK (V.22/Bell 212A 1200bps), or QAM encoding (V.22bis 2400bps)
- V.29 Quick Connect handshake performs line turnaround in less than 50 milliseconds
- Automatic handshake plus full manual control over handshake timings
- Scrambler/descrambler functions plus selectable control over internal data pump functions
- Programmable Bi-Quad tone detectors for call-progress tone detection
- Adaptive equalization to compensate for a wide variety of line conditions
- Programmable transmit attenuation and selectable receive threshold
- Fully programmable call-progress detectors, signal quality detectors, tone detectors, tone generators, and transmit signal levels which aid in rapid country qualifications
- Host port allows direct parallel interface to standard 8-bit microprocessors
- HDLC framing at all speeds
- On-chip peripherals
  - Full-Duplex voice band AFE with 12-Bit resolution
  - Synchronous serial interface port
  - Eye pattern interface
- Low power consumption: 50 mA typical
- 44-Pin PLCC and LQFP packages

- Single +5 VDC power supply
- 0° to +70° C commercial temperature range
- Note: International Telecommunications Union (ITU), formerly CCITT.

#### **GENERAL DESCRIPTION**

The Z02922 TransPro<sup>™</sup> is a synchronous single-chip modem solution that enables construction of either a V.22bis modem capable of 2400 bps full-duplex, or a 9600 bps half- duplex over dial-up lines. The Z02922 is specifically designed for use in embedded modem applications where space, performance, and low power consumption are key requirements.

The Z02922 TransPro includes a Quick Connect handshake option that allows the user to make handshakes in 50 milliseconds or less. This feature is especially useful in transaction processing applications such as credit card terminals and network access controllers, where a small amount of data is transmitted.

Operating over the Public Switched Telephone Network (PSTN), the Z02922 TransPro<sup>™</sup> meets the modem standards for V.29, V.22bis, V.22, V.23, V.21, Bell 212A, and Bell 103.

The Z02922 includes automatic handshakes, and also includes manual control over handshake timings. Manual handshake control allows the user to develop handshakes for specific requirements, such as for some point of sale equipment that includes custom handshakes.

A typical modem application can be created by simply adding a control microprocessor (Host), phone line interface, and DTE interface (see Figure 1).

The Z02922 TransPro performs HDLC framing at all speeds. This capability eliminates the requirement for an external Serial Input/Output (SIO) device for Data Terminal Equipment (DTE) in products incorporating error control.

All modulation, demodulation, filtering, A/D and D/A conversion functions for transmit and receive are provided on-chip. Automatic and selectable compromise equalizers are included to optimize performance over a wide range of line types.

The Z02922 device compensates for a wide variety of adverse line conditions by using a combination of fixed link, fixed cable, and adaptive equalizers.

The Z02922 provides comprehensive selectable and programmable tone generation and detection.

All digital I/O signals are TTL compatible. The parallel interface is compatible with standard 8-bit microprocessors, allowing direct access to eight I/O registers and indirect access to the modem RAM.

The RAM access capability allows the Host to retrieve diagnostic data, modem/ line status and control data, and set programmable coefficients. The serial interface is used for data transfer. All control and status information is transferred by means of the parallel interface.

The Z02922 transmit drivers and receive amplifiers can be connected directly to a Data Access Arrangement (DAA) by means of a transformer. Completing this connection reduces the external circuits to a minimum.

In addition, the Z02922 offers further system level savings by providing built-in filters for both the Transmitter Analog Output and the Receiver Analog Input, thus eliminating the requirement for external filtering components.

The Z02922 device operates on a single +5 VDC power supply. During periods of no traffic, the Host can place the modem into SLEEP mode, reducing power consumption to less than 1 percent of full load power.



**Note:** All signals with an overline, "——", are active Low. For example, B/W, in which WORD is active Low; or  $\overline{\mathbb{B}}$ /W, in which BYTE is active Low.

Power connections follow conventional descriptions below:

| Connection | Circuit         | Device          |
|------------|-----------------|-----------------|
| Power      | V <sub>CC</sub> | V <sub>DD</sub> |
| Ground     | GND             | V <sub>SS</sub> |





Figure 1. Z02922 Block Diagram

#### **User Information**

The ZiLOG Z02922 TransPro data pump can be selected for either parallel or serial synchronous data transfer under software control. Figure 2 is a block diagram of the general modem chip interface. The hardware and software configurations can be customized for a particular modem application. The parallel interface allows direct access to 7 I/O registers, indirect access to the modem RAM, and is compatible with the Z8, Z80, Z18X family, and other 8-bit microprocessors. The serial interface is used for data transfer. Controls and status information are transferred via the parallel interface. The RAM access capability allows indirect access

to diagnostic data, additional status control, and programmable coefficients. The hardware and software interfaces are presented in the subsequent sections.



Figure 2. Z02922 System Block Diagram

# **Pin Description**

Figure 3 illustrates the Pin assignments for Z02922 44-Lead PLCC. Figure 4 illustrates the Pin assignments for Z02922 44-Lead LQFP. Table 1 describes the Pin number, its symbol, and the Input/Output direction for both packages.



TEST2/RCLK RTS EYESTB EYEOUT EYECLK TEST1 GND 40 **AVDD** 39 - OH TXD TX0+ **TCLK** TX0-**RXD AGND** RLSD Vref **Z02922 PLCC** HD7 **AGND** CF1 HD6 HD5 CF2 HD4 RXI-HD3 RXI+ 

Figure 3. Z02922 44-Lead PLCC Pin Assignments



Figure 4. Z02922 44-Lead LQFP Pin Identification



# **Pin Description**

Table 1. Z02922 Pin Assignments

| 1       28       RESET         2       29       Gnd         3       30       Test1       Input         4       31       Eyeclk       Output         5       32       Eyeout       Output         6       33       Eyestb       Output         7       34       AVdd         8       35       TXO+       Output         9       36       TXO-       Output         10       37       Agnd       Output         11       38       Vref       Output         12       39       Agnd       Output         13       40       CF1       Input         14       41       CF2       Input         15       42       RXI-       Input         16       43       RXI+       Input         17       44       AVdd       AVdd         18       1       HCS       Input         20       3       HA1       Input         21       4       HA2       Input         22       5       HIRQ       Output         23       6       HVWR       Input                                                                                     | PLCC Pin | LQFP Pin | Signal | Direction    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|--------|--------------|
| 3       30       Test1       Input         4       31       Eyeclk       Output         5       32       Eyeout       Output         6       33       Eyestb       Output         7       34       AVdd         8       35       TXO+       Output         9       36       TXO-       Output         10       37       Agnd         11       38       Vref       Output         12       39       Agnd         13       40       CF1       Input         14       41       CF2       Input         15       42       RXI-       Input         16       43       RXI+       Input         17       44       AVdd         18       1       HCS       Input         19       2       HA0       Input         20       3       HA1       Input         21       4       HA2       Input         22       5       HIRQ       Output         23       6       HWR       Input         24       7       Vdd         25 <t< td=""><td>1</td><td>28</td><td>RESET</td><td></td></t<>                                          | 1        | 28       | RESET  |              |
| 4       31       Eyeclk       Output         5       32       Eyeout       Output         6       33       Eyestb       Output         7       34       AVdd         8       35       TXO+       Output         9       36       TXO-       Output         10       37       Agnd         11       38       Vref       Output         12       39       Agnd         13       40       CF1       Input         14       41       CF2       Input         15       42       RXI-       Input         16       43       RXI+       Input         17       44       AVdd       Input         18       1       HCS       Input         19       2       HAO       Input         20       3       HA1       Input         21       4       HA2       Input         22       5       HIRQ       Output         23       6       HWR       Input         24       7       Vdd         25       8       HRD       Input/Output <td>2</td> <td>29</td> <td>Gnd</td> <td></td>                                                  | 2        | 29       | Gnd    |              |
| 5         32         Eyeout         Output           6         33         Eyestb         Output           7         34         AVdd           8         35         TXO+         Output           9         36         TXO-         Output           10         37         Agnd           11         38         Vref         Output           12         39         Agnd           13         40         CF1         Input           14         41         CF2         Input           15         42         RXI-         Input           16         43         RXI+         Input           17         44         AVdd           18         1         HCS         Input           19         2         HA0         Input           20         3         HA1         Input           21         4         HA2         Input           22         5         HIRQ         Output           23         6         HWR         Input           24         7         Vdd           25         8         HRD         Input/Ou | 3        | 30       | Test1  | Input        |
| 6 33 Eyestb Output 7 34 AVdd 8 35 TXO+ Output 9 36 TXO- Output 10 37 Agnd 11 38 Vref Output 12 39 Agnd 13 40 CF1 Input 14 41 CF2 Input 15 42 RXI- Input 16 43 RXI+ Input 17 44 AVdd 18 1 HCS Input 19 2 HA0 Input 20 3 HA1 Input 21 4 HA2 Input 22 5 HIRQ Output 24 7 Vdd 25 8 HRD Input 26 9 Gnd 27 10 HD0 Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 4        | 31       | Eyeclk | Output       |
| 7 34 AVdd 8 35 TXO+ Output 9 36 TXO- Output 10 37 Agnd 11 38 Vref Output 12 39 Agnd 13 40 CF1 Input 14 41 CF2 Input 15 42 RXI- Input 16 43 RXI+ Input 17 44 AVdd 18 1 HCS Input 19 2 HAO Input 20 3 HA1 Input 21 4 HA2 Input 22 5 HIRQ Output 23 6 HWR Input 24 7 Vdd 25 8 HRD Input 26 9 Gnd 27 10 HD0 Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 5        | 32       | Eyeout | Output       |
| 8       35       TXO+       Output         9       36       TXO-       Output         10       37       Agnd         11       38       Vref       Output         12       39       Agnd         13       40       CF1       Input         14       41       CF2       Input         15       42       RXI-       Input         16       43       RXI+       Input         17       44       AVdd         18       1       HCS       Input         19       2       HA0       Input         20       3       HA1       Input         21       4       HA2       Input         22       5       HIRQ       Output         23       6       HWR       Input         24       7       Vdd         25       8       HRD       Input/Output         26       9       Gnd         27       10       HD0       Input/Output                                                                                                                                                                                                   | 6        | 33       | Eyestb | Output       |
| 9 36 TXO- Output  10 37 Agnd  11 38 Vref Output  12 39 Agnd  13 40 CF1 Input  14 41 CF2 Input  15 42 RXI- Input  16 43 RXI+ Input  17 44 AVdd  18 1 HCS Input  19 2 HAO Input  20 3 HA1 Input  21 4 HA2 Input  22 5 HIRQ Output  23 6 HWR Input  24 7 Vdd  25 8 HRD Input  20 Input  26 9 Gnd  27 10 HD0 Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 7        | 34       | AVdd   |              |
| 10 37 Agnd 11 38 Vref Output 12 39 Agnd 13 40 CF1 Input 14 41 CF2 Input 15 42 RXI- Input 16 43 RXI+ Input 17 44 AVdd 18 1 HCS Input 19 2 HA0 Input 20 3 HA1 Input 21 4 HA2 Input 22 5 HIRQ Output 23 6 HWR Input 24 7 Vdd 25 8 HRD Input 26 9 Gnd 27 10 HD0 Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 8        | 35       | TXO+   | Output       |
| 11 38 Vref Output  12 39 Agnd  13 40 CF1 Input  14 41 CF2 Input  15 42 RXI- Input  16 43 RXI+ Input  17 44 AVdd  18 1 HCS Input  19 2 HA0 Input  20 3 HA1 Input  21 4 HA2 Input  22 5 HIRQ Output  23 6 HWR Input  24 7 Vdd  25 8 HRD Input  26 9 Gnd  27 10 HD0 Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 9        | 36       | TXO-   | Output       |
| 12 39 Agnd 13 40 CF1 Input 14 41 CF2 Input 15 42 RXI- Input 16 43 RXI+ Input 17 44 AVdd 18 1 HCS Input 19 2 HA0 Input 20 3 HA1 Input 21 4 HA2 Input 22 5 HIRQ Output 23 6 HWR Input 24 7 Vdd 25 8 HRD Input 26 9 Gnd 27 10 HD0 Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 10       | 37       | Agnd   |              |
| 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 11       | 38       | Vref   | Output       |
| 14       41       CF2       Input         15       42       RXI-       Input         16       43       RXI+       Input         17       44       AVdd         18       1       HCS       Input         19       2       HA0       Input         20       3       HA1       Input         21       4       HA2       Input         22       5       HIRQ       Output         23       6       HWR       Input         24       7       Vdd         25       8       HRD       Input         26       9       Gnd         27       10       HD0       Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 12       | 39       | Agnd   |              |
| 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 13       | 40       | CF1    | Input        |
| 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 14       | 41       | CF2    | Input        |
| 17 44 AVdd  18 1 HCS Input  19 2 HA0 Input  20 3 HA1 Input  21 4 HA2 Input  22 5 HIRQ Output  23 6 HWR Input  24 7 Vdd  25 8 HRD Input  26 9 Gnd  27 10 HD0 Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 15       | 42       | RXI-   | Input        |
| 18       1       HCS       Input         19       2       HA0       Input         20       3       HA1       Input         21       4       HA2       Input         22       5       HIRQ       Output         23       6       HWR       Input         24       7       Vdd         25       8       HRD       Input         26       9       Gnd         27       10       HD0       Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 16       | 43       | RXI+   | Input        |
| 19 2 HA0 Input 20 3 HA1 Input 21 4 HA2 Input 22 5 HIRQ Output 23 6 HWR Input 24 7 Vdd 25 8 HRD Input 26 9 Gnd 27 10 HD0 Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 17       | 44       | AVdd   |              |
| 20 3 HA1 Input 21 4 HA2 Input 22 5 HIRQ Output 23 6 HWR Input 24 7 Vdd 25 8 HRD Input 26 9 Gnd 27 10 HD0 Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 18       | 1        | HCS    | Input        |
| 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 19       | 2        | HA0    | Input        |
| 22 5 HIRQ Output 23 6 HWR Input 24 7 Vdd 25 8 HRD Input 26 9 Gnd 27 10 HD0 Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20       | 3        | HA1    | Input        |
| 23 6 HWR Input 24 7 Vdd 25 8 HRD Input 26 9 Gnd 27 10 HD0 Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 21       | 4        | HA2    | Input        |
| 24       7       Vdd         25       8       HRD       Input         26       9       Gnd         27       10       HD0       Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 22       | 5        | HIRQ   | Output       |
| 25       8       HRD       Input         26       9       Gnd         27       10       HD0       Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 23       | 6        | HWR    | Input        |
| 26 9 Gnd<br>27 10 HD0 Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 24       | 7        | Vdd    |              |
| 27 10 HD0 Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 25       | 8        | HRD    | Input        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 26       | 9        | Gnd    |              |
| 28 11 HD1 Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 27       | 10       | HD0    | Input/Output |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 28       | 11       | HD1    | Input/Output |

Table 1. Z02922 Pin Assignments (Continued)

| PLCC Pin | LQFP Pin | Signal     | Direction    |
|----------|----------|------------|--------------|
| 29       | 12       | HD2        | Input/Output |
| 30       | 13       | HD3        | Input/Output |
| 31       | 14       | HD4        | Input/Output |
| 32       | 15       | HD5        | Input/Output |
| 33       | 16       | HD6        | Input/Output |
| 34       | 17       | HD7        | Input/Output |
| 35       | 18       | RLSD       | Output       |
| 36       | 19       | RxD        | Output       |
| 37       | 20       | TClk       | Output       |
| 38       | 21       | TxD        | Input        |
| 39       | 22       | ОН         | Output       |
| 40       | 23       | RTS        | Input        |
| 41       | 24       | Test2/RClk | Input/Output |
| 42       | 25       | Xtal       | Output       |
| 43       | 26       | Extal      | Input        |
| 44       | 27       | Vdd        |              |
|          |          |            |              |

#### **PIN FUNCTIONS**

HD7-HD0 Host Data Bus (Bidirectional, Active High)

HD0-HD7 constitutes an 8-bit bidirectional data bus used for the transfer of control and status information.

HCS Host Chip Select (Input, Active Low)

When  $\overline{\text{CS}}$  is LOW, data transfer between the data pump and the Host is enabled. Data transfers to the data pump registers are 8 bits wide.

**HWR** *Host Write Enable Strobe* (Input, Active Low)

The write enable strobe is an active LOW signal that is used to initiate a write operation to the data pump. During a write operation, data is sent to the data pump by the Host via the Host data bus.

HRD Host Read Enable Strobe (Input, Active Low)

The read enable strobe is an active LOW signal that is used to initiate a read operation from the data pump. During a read operation, data is transferred out of the data pump by the Host via the Host data bus.

HIRQ Host Interrupt Request (Output, Active Low)

The HIRQ is an open-drain output that can be tied through an external pull-up resistor to the digital power supply  $V_{DD}$ . The HIRQ active LOW data pump output can be activated when the Host selects this option or requests by setting the RXIE or TXIE bits in the data pump Host Register. This pin can be connected to the Host interrupt request pin to initiate Host service.

RESET Reset (Input, Active Low)

The RESET signal places the device into its reset state.

**HA2–HA0** *Host Address* (Input, Active High)

These three register select lines (pins) are used for <u>addressing</u> the *controller* accessible internal registers of the data pump. When HCS is active, the state of the HA2–HA0 is used as the internal data pump interface register address. HA2 is the most significant bit; HA0 is the least significant bit.

RLSD Receive Line Signal Detect (Output, Active Low)

This pin indicates when an input signal has been detected.

RXD Receive Data (Output)

The data pump serial receive data is presented by the data pump to the local DTE on the RXD output.

TCLK Transmit Serial Data Clock (Output)

The serial data output clock is a synchronous data clock used to transfer serial data between the data pump and the Host. The clock frequencies are 2400, 1200, and 300 Hz, corresponding to the supported data bit rates.

**TXD** Transmit Data (Input)

The data pump accepts the serial transmit data from the local DTE on the TXD input when the data pump is configured to the serial transmit data mode. The serial transmit data mode is selected when the TDPM bit (b4) of the RAM control/data pump Status register (reg 6) is reset to 0.

OH Off Hook Relay Control (Output, Active Low)

This pin is activated to drive a relay which engages the modem with the phone line. (Modem equivalent of picking up the receiver).

RTS Request To Send (Input, Active Low)

The logical OR of this pin and the RTSP bit (Reg 4.3), determines the data pump mode of operation. When the result of the logical OR of these two bits is logic 1,

then the data pump is in transmit mode at the selected speed, thereby placing the data pump in receive mode. In standby mode, the state of this pin is insignificant.

EYECLK Eye Pattern Clock (Output, Active High)

Data is valid at the rising edge of the clock. The EYECLK can be used to clock an external D/A converter shift register for eye pattern display.

EYEOUT Eye Pattern Data (Output, Active High)

This pin controls the serial 16-bit eye pattern output data. The first 8 bits is the EYEX data, and the next 8-bits are the EYEY data. This data can be used for display on an oscilloscope X- and Y-axis following D/A conversion.

**EYESTB** Serial Eye Pattern Strobe (Output, Active High)

This signal can be used for loading an external D/A converter.

TXO+ Transmit Differential Analog Output Positive (Analog Output)

The TXO+, TXO- is capable of driving a 600-ohm resistive load over a leased line or public switched telephone network via a Data Access Arrangement (DAA). The TXO- and TXO+ can be configured either as a differential or single-ended output driver.

**TXO-** Transmit Differential Analog Output Negative (Analog Output)

The TXO-, TXO+ is capable of driving a 600-ohm resistive load over a leased line or public switched telephone network via a Data Access Arrangement (DAA).

**RXI–** Receive Differential Analog Input Negative (Analog Input)

**RXI+** Receive Differential Analog Input Positive (Analog Input)

**TEST1** *Test Pin 1* (Input, Active High)

This pin is a test pin and must be tied to digital ground.

TEST2/RCLK Test Pin 2, Receive Data Clock (Output, Active High)

This pin is a test pin and must be tied to digital ground through a pull-down resistor. The resistor should be LOW enough to ensure this pin floats below 0.8V when the part is in the RESET state. After RESET, this pin becomes the Receive Data Clock Output. The resistor must be high enough to drive the output to 1. This pin is a synchronous data clock used to transfer serial data between the data pump and the Host. The clock frequencies are 2400, 1200, and 300 Hz corresponding to the supported data bit rates.

Vref Reference Voltage (Output, Active High

An internally generated reference voltage.

11

XTAL Crystal (Output, Active High)

Crystal oscillator connection. This pin must be left open if an external clock is used instead of a crystal. The data pump chip can be connected to an external crystal circuit consisting of 24.576-MHz (parallel resonant) crystal, a resistor, and two capacitors.

**EXTAL** External Clock/Crystal (Input, Active High)

Crystal oscillator connection. An external clock can be input to the Z02280 on this pin when a crystal is not used. The oscillator input is not a TTL-level (reference DC characteristics).

CF1 and CF2 Integration Capacitor Pins 1 and 2 (Analog Input)

Connect an 82pF capacitor between CF2 and CF1 to complete the internal feed-back integration filter for improved analog A/D performance.

GND Digital ground-0 Volts

**V**<sub>DD</sub> *Digital Power*–5 Volts

AV<sub>DD</sub> Analog Power-5 Volts

AGND Analog Ground-0 Volts



# **Absolute Maximum Ratings**

**Table 2. Absolute Maximum Ratings** 

| Symbol                 | Description           | Min  | Max  | Units |
|------------------------|-----------------------|------|------|-------|
| V <sub>CC</sub>        | Supply Voltage        | -0.3 | +7.0 | V     |
| T <sub>OPR</sub> (com) | Operating Temperature | 0    | +70  | °C    |
| T <sub>STG</sub>       | Storage Temperature   | -65  | +150 | °C    |



Caution: Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This rating is a stress rating only. Operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **Standard Test Conditions**

The DC Parameters are tested as per Table 6. The Z02922 tester has active loads which are used to test the loading for I<sub>OH</sub> and I<sub>OR</sub>

Available operating temperature range is as follows, where: S = Standard Temperature Range:

 $S = 0^{\circ}C$  to  $+70^{\circ}C$ 

#### **Voltage Supply Range:**

$$+4.5 \text{ V} \le \text{V}_{CC} \le +5.5 \text{ V}$$

All AC parameters assume a load capacitance of 100 pF. Add 10 ns delay for each 50 pF increase in load up to a maximum of 150 pF for the data bus, and 100 pF for address and control lines.



# **Environmental and Power RequirementS**

The modem power and environmental requirements are indicated in Table 4 and Table 5.

**Table 3. Modem Power Requirements** 

| Voltage                        | Current Typical @ 25°C | Current Maximum<br>@ 0°C |
|--------------------------------|------------------------|--------------------------|
| +5 V <sub>DC</sub> , Operating | 50 mA                  | <=100 mA                 |
| +5 V <sub>DC</sub> , Sleep     | 25 μΑ                  | <=125 μA                 |

Note: All voltages are  $\pm 5\%$  DC and must feature ripple less than 0.1V peak to peak. If switching supply is used, the frequency ranges may be between 20 kHz and 150 kHz. No component of the switching frequency should be present outside of the supply greater than 500  $\mu$ V peak.

**Table 4. Environmental Requirements** 

| Parameter                                              | Value           |
|--------------------------------------------------------|-----------------|
| Ambient Temperature Under Bias (Commercial Temp Range) | 0°C to +70°C    |
| Storage Temperature                                    | –65°C to +150°C |
| Voltage on any pin to V <sub>SS</sub>                  | -0.3V to +7V    |
| Power Dissipation                                      | 250 mW          |
| Soldering Temperature 0.5 sec                          | +230°C          |

Table 5. Suggested Crystal Specification (C<sub>1</sub>=C<sub>2</sub>=20pF\*, C<sub>0</sub>=2pF)

| Parameter                           | Value             |
|-------------------------------------|-------------------|
| Temperature Range (Commercial)      | 0°C to +70°C      |
| Nominal Frequency @ 25°C            | 24.576 MHz        |
| Frequency Tolerance @ 25°C          | ±20 ppm           |
| Temperature Stability @ 0°C to 70°C | ±25 ppm           |
| Calibration Mode                    | Parallel Resonant |
| Shunt Capacitance                   | 4 pF max.         |
| Load Capacitance                    | 15 pF             |
| Drive Level                         | 1.5 mW max.       |
| Aging, per Year Max.                | ± 5 ppm           |

Table 5. Suggested Crystal Specification (C<sub>1</sub>=C<sub>2</sub>=20pF\*, C<sub>0</sub>=2pF) (Continued)

| Parameter                                                                             | Value        |
|---------------------------------------------------------------------------------------|--------------|
| Oscillation Mode                                                                      | Fundamental  |
| Series Resistance                                                                     | 25 ohms max. |
| Q                                                                                     | 70           |
| * includes pin parasitics                                                             |              |
| Note: Suggested reading:<br>IEEE JSSC p222-228 April 19<br>IEEE JSSC p744-783 June 19 |              |

# **DC CHARACTERISTICS**

Table 6 describes the TDC Pin Characteristics.

**Table 6. TDC Pin Characteristics** 

| Parameter                                   | Description                  | Minimum              | Typical   | Maximum              | Units | Test Conditions             |  |
|---------------------------------------------|------------------------------|----------------------|-----------|----------------------|-------|-----------------------------|--|
| Pin Types I                                 | and I/O: Input and Input-Ou  | tput                 |           |                      |       |                             |  |
| $\overline{V_{IH}}$                         | Input High Voltage           | 2                    | _         | V <sub>CC</sub> +0.3 | V     |                             |  |
| $\overline{V_{\text{IL}}}$                  | Input Low Voltage            | 0                    | _         | 0.8                  | V     |                             |  |
| IL                                          | Input Leakage Current        | -10                  | _         | 10                   | μΑ    | GND <v0<v<sub>DD</v0<v<sub> |  |
| Pin Types O and IO: Output and Input-Output |                              |                      |           |                      |       |                             |  |
| V <sub>OH</sub>                             | Output High Voltage          | 2.4                  | _         | _                    | V     | I <sub>OH=</sub> –200 mA    |  |
| V <sub>OL</sub>                             | Output Low Voltage           | 0                    | _         | 0.4                  | V     | I <sub>Ol=</sub> -2.2 mA    |  |
| I <sub>OZ</sub>                             | Tri-state Leakage Current    | -10                  | _         | 10                   | μΑ    | GND <v0<v<sub>DD</v0<v<sub> |  |
| Pin Types I-                                | PU and I-PD: Input with Inte | ernal Pull-Up/       | Pull-Down | Resistor             |       |                             |  |
| $\overline{V_{\text{IH}}}$                  | Input High Voltage           | 2                    |           | V <sub>CC</sub> +0.3 | V     |                             |  |
| $\overline{V_{\text{IL}}}$                  | Input Low Voltage            | 0                    |           | 0.8                  | V     |                             |  |
| I <sub>IL</sub>                             | Input Current                | -10                  |           | 10                   | μΑ    | GND <v0<v<sub>DD</v0<v<sub> |  |
| Pin Type XI:                                | : Crystal Input              |                      |           |                      |       |                             |  |
| $\overline{V_{\text{IH}}}$                  | Input High Voltage           | V <sub>DD</sub> x0.8 |           | V <sub>DD</sub>      | V     |                             |  |
| $\overline{V_{ L}}$                         | Input Low Voltage            | 0                    |           |                      |       |                             |  |
| Pin Type O-                                 | OD: Output with Open-Drai    | n                    |           |                      |       |                             |  |
| $\overline{V_{OL}}$                         | Output Low Voltage           | 0                    | _         | 0.4                  |       | I <sub>OI</sub> =2.2 mA     |  |

Table 6. TDC Pin Characteristics

| Parameter         | Description               | Minimum                 | Typical          | Maximum                 | Units | Test Conditions             |
|-------------------|---------------------------|-------------------------|------------------|-------------------------|-------|-----------------------------|
| I <sub>OZ</sub>   | Tri-state Leakage Current | -10                     | _                | 10                      | μА    | GND <v0<v<sub>DD</v0<v<sub> |
| Pin Type XO       | : Crystal Output          |                         |                  |                         |       | _                           |
| V <sub>OH</sub>   | Output High Voltage       | V <sub>DD</sub> –1      |                  | V <sub>DD</sub>         | V     | I <sub>OH</sub> =1.0 mA     |
| V <sub>OL</sub>   | Output Low Voltage        | 0                       |                  | 1                       | V     | I <sub>OI</sub> =-1.0 mA    |
| Pin Type Al:      | Analog Input              |                         |                  |                         |       | _                           |
| $V_{DC}$          | Input Bias Offset         | V <sub>REF</sub> –15    | V <sub>REF</sub> | V <sub>REF</sub> +15    | mV    |                             |
| IL                | Input Current             | -100                    | _                | 100                     | μΑ    |                             |
| C <sub>IN</sub>   | Input Capacitance         | _                       | 10               | _                       | pF    |                             |
| R <sub>IN</sub>   | Input Resistance          | _                       | 20               | _                       | Kohm  |                             |
| Pin Type AC       | : Analog Output           |                         |                  |                         |       | _                           |
| V <sub>O</sub>    | Analog Output Voltage     | V <sub>REF</sub> –1.163 | V <sub>REF</sub> | V <sub>REF</sub> +1.163 | mV    |                             |
| V <sub>OFF</sub>  | Output DC Offset          | V <sub>REF</sub> –40    | V <sub>REF</sub> | V <sub>REF</sub> +40    | mV    |                             |
| R <sub>O</sub>    | Output Resistance         | _                       | 0.8              | _                       | Ohm   |                             |
| C <sub>O</sub>    | Output Capacitance        | -                       | 10               | -                       | pF    |                             |
| Z <sub> </sub>    | Load Impedance            | 400                     | 600              | Infinite                | Ohm   |                             |
| Pin Type PW       | /R: Power and Ground      |                         |                  |                         |       |                             |
| $V_{DD}$          | Digital Supply Voltage    | 4.75                    | 5                | 5.25                    | V     | Voltage                     |
| GND               | Digital Ground            | _                       | _                | 0                       | _     |                             |
| AV <sub>DD</sub>  | Analog Supply Voltage     | V <sub>DD</sub>         | V <sub>DD</sub>  | V <sub>DD</sub>         | V     |                             |
| AGND              | Analog Ground             | GND                     | GND              | GND                     | V     |                             |
| I <sub>DD1</sub>  | Digital Supply Current    | _                       | 45               | 90                      | mA    | Operating                   |
| I <sub>ADD1</sub> | Analog Supply Current     | _                       | 5                | 10                      | mA    | Operating                   |
| I <sub>DD2</sub>  | Digital Supply Current    | _                       | 20               | 100                     | μА    | Sleep Mode                  |
| I <sub>ADD2</sub> | Analog Supply Current     | _                       | 5                | 25                      | μА    | Sleep Mode                  |

# **AC CHARACTERISTICS**

**Timing Diagrams** 



Figure 5 illustrates the microprocessor interface Read/Write Diagram.



Figure 5. Microprocessor Interface Read/Write Diagram

Table 5 describes the microprocessor interface timing.

**Table 7. Microprocessor Interface Timing** 

| Description                     | Parameter | Minimum | Typical | Maximum | Units |
|---------------------------------|-----------|---------|---------|---------|-------|
| Read Timing                     |           |         |         |         |       |
| HA0–2 and HCS to HRD Setup Time | 1         | 0       | _       | _       | ns    |
| HA0-2 to HRD Setup Time         | 2         | 0       | _       | _       | ns    |
| HRD to Data Access Time         | 3         | _       | 25      | 85      | ns    |
| HRD Data Hold                   | 4         | 0       | 10      | _       | ns    |
| HA0-2 and HCS Hold From HRD     | 5         | 0       | _       | _       | ns    |
| Write Timing                    |           |         |         |         |       |
| HA0-2 and HCS to HWR Setup Time | 6         | 70      | _       | _       | ns    |
| HCS to HWR Setup Time           | 7         | 70      | _       | _       | ns    |
| Data to HWR Setup Time          | 8         | 0       | _       | _       | ns    |
| HWR Data Hold                   | 9         | 10      | _       | _       | ns    |
| HA0–2 and HCS Hold from HWR     | 10        | 10      | _       | _       | ns    |
| HWR Pulse Width                 | 11        | 25      | _       | _       | ns    |



**Table 7. Microprocessor Interface Timing** 

| Description       | Parameter | Minimum | Typical | Maximum | Units |
|-------------------|-----------|---------|---------|---------|-------|
| Reset Timing      |           |         |         |         |       |
| Reset Pulse Width |           | 1.0     | _       | _       | μS    |
| Reset Rise Time   |           |         | _       | 100     | ns    |

Figure 6 illustrates the Serial Port Timing Diagram and Table 8 describes the Serial Interface Timing.



Figure 6. Serial Port Timing Diagram

Table 8. Serial Interface Timing

| Description               | Parameter | Minimum | Typical | Maximum | Units |
|---------------------------|-----------|---------|---------|---------|-------|
| RXD Data Valid Delay Time | 1         | _       | 12      | _       | ns    |
| TXD Data Setup Time       | 2         | 100     | _       | _       | ns    |
| TXD Data Hold Time        | 3         | 100     | _       | _       | ns    |



# **Timing Diagrams**

Figure 6 illustrates the Eye Pattern Port Timing Diagram, and Table 7 describes the Z02922 Analog Characteristics.



Figure 7. Eye Pattern Port Timing Diagram

Table 9. Analog Characteristics Table

| Description                                     | Parameter | Minimum | Typical | Maximum | Units |
|-------------------------------------------------|-----------|---------|---------|---------|-------|
| Input impedance of transformer interface        | 1         | 400     | 1200    | _       | Ohm   |
| 3 dB point of interface                         | 2         | 21      | 26.5    | 32.5    | kHz   |
| External integration capacitance Type NPO (COG) | 3         | 73      | 82      | 90      | pF    |

## **ANALOG INPUTS: TYPE A1**

Table 10 describes the Z02922 Analog Inputs for Type A1I

**Table 10. Type A1 Analog Inputs** 

| AC Characteristics                        | Sym               | Minimum | Typical | Maximum         | Units |
|-------------------------------------------|-------------------|---------|---------|-----------------|-------|
| Input Impedance (DC to V <sub>REF</sub> ) | Z <sub>IN</sub>   | 15K     | 25K     | _               | Ω     |
| Power Supply Rejection                    | P <sub>SRRi</sub> | 40      | _       | _               | dB    |
| Input Current                             | lį                | -80     | _       | 80              | μΑ    |
| Idle Channel Noise<br>(3950 Hz Bandwidth) | I <sub>CNi</sub>  | _       | _       | <del>-7</del> 2 | dBm   |
| Signal to Distortion                      | S <sub>TDi</sub>  | 30      | _       | _               | dB    |



These characteristics below are provided for information only. They are not tested except in the functional test vectors.

| Characteristics                                | Sym                | Minimum | Typical | Maximum | Units |
|------------------------------------------------|--------------------|---------|---------|---------|-------|
| Input Capacitance                              | C <sub>IN</sub>    | _       | 10      | _       | pF    |
| Input Bias                                     | V <sub>DCOFF</sub> | _       | +2.5    | _       | V     |
| Analog Input Voltage (peak differential), (23) | V <sub>PKI</sub>   | -2.362  | _       | +2.362  | V     |
| Analog Input Voltage<br>(per RXI+. RXI- pin)   | V <sub>PKIP</sub>  | -1.181  | -       | +1.181  | V     |

## **ANALOG OUTPUTS: TYPE A0**

Table 11 describes the Z02922 Analog Inputs for Type A0

**Table 11. Type A0 Analog Outputs** 

| AC Characteristics                        | Sym               | Minimum | Typical     | Maximum         | Units |
|-------------------------------------------|-------------------|---------|-------------|-----------------|-------|
| Power Supply Rejection                    | P <sub>SRRO</sub> | 40      | _           | _               | dB    |
| Signal to Distortion                      | S <sub>TD0</sub>  | 35      | _           | _               | dB    |
| Idle Channel Noise<br>(3950 Hz Bandwidth) | I <sub>CNO</sub>  | _       | _           | <del>-</del> 72 | dBm   |
| Out of Band Noise                         | N <sub>qo</sub>   |         |             |                 | dBm   |
| 4–8 kHz                                   | _                 | _       | -20         |                 | dBm   |
| 8–12 kHz                                  | _                 | _       | <b>-40</b>  |                 | dBm   |
| 12 kHz and above in 4 kHz Bandwidths      | -                 | _       | <b>–</b> 55 |                 | dBm   |

| Characteristics                                    | Sym  | Minimum | Typical | Maximum | Units |
|----------------------------------------------------|------|---------|---------|---------|-------|
| Output Impedance                                   | Zout | _       | 0.80    | _       | Ω     |
| Output Capacitance                                 | Cout | _       | 10      | _       | pF    |
| Analog Output Voltage<br>(Peak Differential), (24) | Vpko | -2.375  | _       | +2.375  | V     |
| Load Impedance (25)                                | ZI   | 400     | 600     | _       | _     |

## **Hardware Interface Signals**

The Z02922 interface consists of the Synchronous Serial Interface Port, 8-bit Host Microprocessor Interface, Eye Pattern Interface, Voice Band AFE, System Signals, and Overhead Signals. The Z02922 functional interconnect diagram is indicated in Figure 8.



Figure 8. Modem Functional Interconnect Diagram

# **Synchronous Serial Interface Port**

The Synchronous Serial Interface Port provides no parallel-to-serial/serial-to-parallel conversion hardware. The synchronous serial interface port consists of 6 signal pins as listed in Table 12..

**Table 12. Serial Interface Port Signals** 

| Pin  | Signal Name                |
|------|----------------------------|
| TxD  | Transmit Data              |
| RxD  | Receive Data               |
| RTS  | Request To Send            |
| RLSD | Receive Line Signal Detect |
| TCLK | Transmit Data Clock        |
| RCLK | Receive Data Clock         |

#### **Host Port Interface**

The Host parallel port interface consists of 15 signal pins: 8-bit bidirectional data bus pins (HD7–HD0), 3-bit Address bus (HA2–HA0), 4 control line, which include the Host Read (HRD), Host Write (HWR), Host Chip Select (HCS), and Host Interrupt Request (HIRQ). Multiple interrupt sources are provided in the Z02922, each of which can be masked under Host control.

The Host parallel interface allows the Host to access the data pump RAM address and data bits, transmit and receive data, control the RAM and status bits, and read data pump status bits. The Host can access eye pattern functions, transmit and receive tones, and access adaptive equalizer coefficients in modem-type applications.

The Host parallel interface is compatible with standard 8-bit microprocessors, which include the Z8 and Z80 bus.

#### **Eye Pattern Interface**

The eye pattern interface consists of three pins: Eye Pattern Data (EYEOUT), Eye Pattern Clock (EYECLK), and Eye Pattern Strobe (EYESTB). Sixteen bits of data are serially transmitted via EYEOUT, under control of EYESTB and EYECLK. The first byte is the X-coordinate and the second byte is Y-coordinate of the sample. The least significant bit is presented first for both the X and Y coordinates. A schematic of an eye pattern circuit is found in Figure 1 at the end of this specification.

The Eye Pattern Data, EYEOUT, outputs a serial bit stream containing data for display of the eye pattern on an oscilloscope after D/A conversion. Eight bits of the X-axis data and eight bits of the Y-axis are output as a single sixteen bit data stream with the X-axis data first. EYEOUT is synchronous with the rising edge of EYECLK. EYEOUT is valid only while the EYESTB is LOW. Data is shifted out MSB first.

Data on eyeout is shifted out on each rising edge of the 1.536MHz EYECLK. EYE-OUT data is valid on the following edge of the Eye Pattern Clock, EYECLK.

The EYEOUT data is valid when the Eye Pattern Strobe, EYESTB, is LOW. EYE-STB changes state on the rising edge of EYECLK.

# **Technical Specifications**

#### **Configurations and Data Rates**

Table 13 provides the selectable options, supported data rate, baud rate, and the modulation method.



#### **Tone Generation and Tone Detection**

The Z02922 provides comprehensive and flexible tone generation and detection, including all tones required to establish a circuit connection and to setup and control a communication session. The tone generation furnishes the DTMF tones for PSTN auto dialing, and the supervisory tones for call establishment. The tone detection provides support for call-progress monitoring. The detector can also be user-programmed to recognize up to 16 tones.

#### **Data Encoding**

The data encoding for the Z02922 meets both ITU–T recommendations and Bell standards.

**Table 13. Selectable Configurations** 

| Configuration <sup>1</sup> | Modulation <sup>2</sup> | Carrier Frequency | Data Rate<br>(bps) | Symbol Rate (baud) | Bits per<br>Symbol | Constellation<br>Points |
|----------------------------|-------------------------|-------------------|--------------------|--------------------|--------------------|-------------------------|
| V.29 9600                  | QAM                     | 1700              | 9600               | 2400               | 4                  | 16                      |
| V.29 7200                  | DPSK                    | 1700              | 7200               | 2400               | 3                  | 8                       |
| V.22 bis 2400              | QAM                     | 1200/2400         | 2400               | 600                | 4                  | 16                      |
| V.22 bis 1200              | DPSK                    | 1200/2400         | 1200               | 600                | 2                  | 4                       |
| V.22 1200                  | DPSK                    | 1200/2400         | 1200               | 600                | 2                  | 4                       |
| V.23 1200/75               | FSK                     | 1700/420          | 1200/75            | 1200/75            | 1                  | _                       |
| V.21                       | FSK                     | 1080/1750         | 300                | 300                | 1                  | _                       |
| Bell 212A                  | DPSK                    | 1200/2400         | 1200               | 600                | 2                  | 4                       |
| Bell 103                   | FSK                     | 1170/2125         | 300                | 300                | 1                  | _                       |

#### Notes:

- 1. Configuration is selected through the RAM location Configuration register bits 6-0 (MODE)
- 2. QAM=Quadrature Amplitude Modulation, FSK=Frequency Shift Keying, DPSK=Dual Phase Shift Keying

## **Transmitted Data Spectrum**

The transmitted data spectrum, with compromise equalization disabled, is shaped in the baseband by the finite impulse response (FIR) filter. Table 14 describes the spectrum characteristics.

**Table 14. Spectral Shaping** 

| Mode    | Carrier Frequency | Spectral Power Shaping Function    |
|---------|-------------------|------------------------------------|
| V.22    | 1200              | sqrt 75% Raised Cosine at 600 baud |
| V.22bis | 2400              | sqrt 75% Raised Cosine at 600 baud |

Note: The carrier and the spectral shaping are selected automatically according to the configuration.

#### **Transmit Levels**

The transmit output level of the Z02922 is programmable in 1 dBm decrements from -6 dBm to -43 dBm. With a default value of -10 dBm, the Z02922 is measured differentially across pins TX0+ and TX0- with a sinusoidal waveform.



Note: To avoid saturation, the Tx level should be set to -6 dBm or lower by the Host. If a higher transmit level is required, it can be accomplished using external op amps.

#### **Receiver Levels**

The timing recovery circuit can track a  $\pm 0.01\%$  (100 ppm) frequency error in the associated transmit timing source with less than 1.0 dB degradation in performance.

# Clamping

Received Data (RxD) is clamped to a constant mark whenever RLSD is off.

#### **Carrier Recovery**

The recovery circuit can track a ±7 Hz frequency offset in the receiver carrier with less than 1.0 dB degradation in performance.

## Parallel Interface registers

Note: This section refers to the Version 0x42 of the datapump firmware. For various versions of the datapump and their differences refer to the addendum of the product specification.

The Host microprocessor communicates with the Z02922 via the parallel microprocessor bus interface. Access is provided to a set of seven 8-bit Interface Registers, and through these registers, to Z02922 RAM memory locations. This interface allows the Host to request modem status information and receive data, control the configuration, and load data for transmit. Table 15 is the Parallel Interface Register Map Summary.

**Table 15. Parallel Interface Register Map** 

| Register<br>Name      | Register<br>Number | RS2-0<br>b2b1b<br>0 | MSB<br>Bit 7 | Bit 6   | Bit 5 | Bit 4  | Bit 3    | Bit 2 | Bit 1 | LSB<br>Bit 0 | Access<br>Method |
|-----------------------|--------------------|---------------------|--------------|---------|-------|--------|----------|-------|-------|--------------|------------------|
| RAM Access<br>LOW     | 0                  | 000                 |              | RAMDL F |       |        |          |       |       | R/W          |                  |
| RAM Access<br>HIGH    | 1                  | 001                 |              | RAMDH I |       |        |          |       | R/W   |              |                  |
| RAM Access<br>Address | 2                  | 010                 |              | RAMAL   |       |        |          |       | W     |              |                  |
| Parallel Data         | 3                  | 011                 |              |         |       | DATAP  |          |       |       |              | R/W              |
| RAM Control & Status  | 4                  | 100                 | TXIE         | RXIE    | RAMIE | TPDM   | RTSP     | RAMRW | RAMRQ | RAMAH        | R/W              |
| Modem Status          | 5                  | 101                 | TXI          | RXI     | RAMI  | DPBUSY | Reserved | RTRND | CDET  | RES          | R                |
| (HDLC)                | 7                  | 111                 | 0            | 0       | 0     | 0      | 0        | TEND  | RXERR | EOF          | R/W              |

#### **Microprocessor Interface Register and Bit Definitions:**

Reg0, Reg1 RAMDL, RAMDH—DATA PUMP RAM DATA REGISTERS. RAMDL is the least significant byte, and RAMDH is the most significant byte. After a data pump RAM read operation has completed, these registers contain the requested data. When a data pump RAM write operation is started, these registers contain the data written to data pump RAM.

**Reg2 RAMAL—DATA PUMP RAM DATA ADDRESS.** When a data pump RAM read or write operation is started, this byte contains the lower 8 bits of the RAM address. Register 4 (see Table 16) (Reg4.RAMAH) is the HIGH bit of the RAM address.

Reg3 DATAP—DATA PUMP PARALLEL DATA. This register contains data transferred to or from the remote modem during the parallel modem (see register Reg4.TPDM). at any reset, when Configuration register bits 6-0 (MODE)=0 (standby), the data pump places its firmware version number in register DATAP.

6 2 Bit

| TXIE | RXIE | RAMIE | TPDM | RTSP | RAMRW | RAMRQ | RAMAH |
|------|------|-------|------|------|-------|-------|-------|
|------|------|-------|------|------|-------|-------|-------|

Table 16. REG4: RAM Control Register

| SYMBOL | POSITION | NAME AND DESCRIPTION                                                                                                                                                                                                                                                                                                                                                 |
|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RAMAH  | 0        | RAM Address High Bit. The most significant bit of the data pump RAM address. This bit should be set to 1 when accessing a data pump RAM address that is greater than 255, or set to 0 for any value below 255.                                                                                                                                                       |
| RAMRQ  | 1        | Data Pump RAM Access Request Bit. Set this bit to 1 to request a read or write of the data pump RAM. The data pump sets this bit to 0 when the request has been fulfilled.                                                                                                                                                                                           |
| RAMRW  | 2        | Data Pump RAM Read/Write Bit. Set this bit to 0 to request a read of the data pump RAM or a 1 to request a write of data pump RAM.                                                                                                                                                                                                                                   |
| RTSP   | 3        | Register Request to Send Bit. An OR instruction is performed on this bit with the hardware RTS signal received by the data pump on the RTS pin. The Host uses either RTS or RTSP, set to 1, to inform the data pump the Host is transmitting data. To control the data pump using the RTS signal, set RTSP to 0. To control the data pump using RTSP, hold RTS HIGH. |
| TPDM   | 4        | Select Parallel Data Mode. Setting this bit selects the parallel data mode. Resetting it selects the serial data mode.                                                                                                                                                                                                                                               |
| RAMIE  | 5        | RAM Interrupt Enable Bit. Setting this bit allows the data pump to interrupt the Host when a RAM read/write request has been completed.                                                                                                                                                                                                                              |
| RXIE   | 6        | Receive Data Interrupt Enable Bit, Parallel Data Mode Only. This bit, when set, causes the data pump to generate an interrupt whenever the RXI bit is set.                                                                                                                                                                                                           |
| TXIE   | 7        | Transmit Data Interrupt Enable Bit, Parallel Data Mode Only. This bit, when set, causes the data pump to generate an interrupt whenever the TXI bit is set.                                                                                                                                                                                                          |

Table 17 describes the Data Pump Status Register for REG 5. Table 18 describes the REG7:HDLC Register.



| Bit | 7   | 6   | 5    | 4      | 3        | 2     | 1    | 0   |
|-----|-----|-----|------|--------|----------|-------|------|-----|
|     | TXI | RXI | RAMI | DPBUSY | Reserved | RTRND | CDET | RES |

Table 17. REG5: Data Pump Status Register

| SYMBOL       | POSITION | NAME AND DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RES          | 0        | Data Pump in RESET Mode. This bit is set whenever the data pump is in RESET mode due to a hardware reset or power-on. The data pump sets RES to 0 when it completes reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| CDET         | 1        | Carrier Detect. The data pump sets CDET to 1 when it enters any data mode and is ready to transmit data. In V.29 receive, the data pump sets CDET to 1 when it enters V.29 data mode and is ready to receive data. The data pump sets CDET to 0 during retrains (see Reg5, bit 2 RTRND), and when no signal is detected from the remote modem. See locations RLSDOnThresh and RLSDOffThresh for more information. CDET is inverted and reflected on the data pump's RLSD pin. If CDET is 1, RLSD is LOW (asserted). At any reset, or when the Host sets Configuration register bits 6-0 (MODE) bit 6–0 (MODE) to 0 (STANDBY), the data pump sets CDET to 0.                                                                                  |
| RTRND        | 2        | Retrain Detect, 2400 bps (V.22bis data mode only). Retrain sequence is detected when this bit is set. The data pump has detected a retrain request sequence from the remote modem.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Reserve<br>d | 3        | Reserved bit location.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| DPBUSY       | 4        | Data Pump Busy. This bit is set whenever the data pump starts transmitting data and RTSP is 1. When the link is to be terminated, setting RTSP to 0 causes this bit to be reset after the data pump has finished transmitting the most recent data in its internal buffers. When this bit has been reset, it is safe to set Configuration register bits 6-0 (MODE) bit 6–0 (MODE) to standby mode (0) and hang up the telephone, thus terminating the connection. This bit also indicates when digits are being dialed during timed dialing operation. At any reset, or when the Host sets Configuration register bits 6-0 (MODE) bit 6–0 (MODE) to 0 (STANDBY) the data pump sets DPBUSY to 0. This bit is not valid during HDLC operation. |

Note: The RXI bit is set to logic 1 after the reset sequences. All other bits in this register (REG 5) default to 0 at power up or when reset sequences are completed.



Table 17. REG5: Data Pump Status Register

| SYMBO | POSITION | NAME AND DESCRIPTION                                                                                                                                                                                                        |
|-------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RAMI  | 5        | Data Pump RAM Interrupt Status. This bit is set when the data pump has processed a RAM read/write request.                                                                                                                  |
| RXI   | 6        | Receive Interrupt Status. This bit is set when the data pump is in parallel data transfer mode (TPDM is 1) and the data pump has written a new octet to the DATAP register. A read from the DATAP register clears this bit. |
| TXI   | 7        | Transmit Interrupt Status. This bit is set when the data pump is in parallel data transfer mode (TPDM is 1) and the data pump has read the DATAP register. A write to the DATAP register clears this bit.                   |

Note: The RXI bit is set to logic 1 after the reset sequences. All other bits in this register (REG 5) default to 0 at power up or when reset sequences are completed.



| Bit | 7 | 6 | 5 | 4 | 3 | 2    | 1     | 0   |
|-----|---|---|---|---|---|------|-------|-----|
|     | 0 | 0 | 0 | 0 | 0 | TEND | RXERR | EOF |

Table 18. REG7: HDLC Register\*

| SYMBOL | POSITION | NAME AND DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EOF    | 0        | Receive End of Frame. The data pump sets EOF to 1 when an HDLC frame has been completely received (that is, when frame data has been received and a closing HDLC flag or HDLC Abort condition is received). If the frame was correctly received, the data pump also sets RXERROR to 0, Reg5, bit 6 (RXI) to 1, and DATAP to 7EH. See RXERROR for a description of CRC errors and HDLC Aborts. EOF reflects whether the current register DATAP value indicates the end of receipt of an HDLC frame. When the first data byte of the next HDLC frame is received, or if an HDLC Abort condition is received when no HDLC frame data was being received, the data pump sets EOF to 0. This condition may occur only 8 bit times after the data pump sets EOF to 1. |
| RXERR  | 1        | Receive Error. If an HDLC frame contains a CRC error, or an HDLC Abort condition is received, the data pump sets RXERROR to 1, Reg5, bit 6 (RXI) to 1, and DATAP to 7EH or FFH. If the frame contains a CRC error, DATAP is set to 7EH. If an HDLC Abort condition was received, DATAP is set to FFH. RXERROR reflects whether the current register DataP contents indicate an error. When the first data byte of the next HDLC frame is received, the data pump sets RXERROR to 0. This condition may occur only 8 bit times after the data pump set RXERROR to 1.                                                                                                                                                                                             |
| TEND   | 2        | Transmit End of Frame. The data pump sets TEND to 1 when it closes an HDLC frame being transmitted. The data pump sets TEND to 0 after transmitting the CRC bytes when it starts transmitting the closing flag of the HDLC frame. The data pump closes an HDLC frame when the Host does not provide data to transmit (see DATAP) in time to be included in the HDLC frame.                                                                                                                                                                                                                                                                                                                                                                                      |
| 0      | 3–7      | Reserved. Must be 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

#### Notes:

- 1. All the bits in this register (REG 7) default to logic 0 at power up or after reset
- 2. All undefined bits of this register are reserved. The Host writes a 0 to all reserved bit positions when writing this register. The Host ignores the reserved bits when reading this register.

**Reg7 Data Pump Register 7.** These bits represent the state of HDLC frames when the data pump is in the HDLC framing mode. These bits are valid only if Bufctrl. bit 7 (HDLC) is 1. The Host must refrain from writing Reg7 to avoid changing the val-

ues of bit fields set by the data pump. Bits not defined above are reserved or not available for use.

The Host reads register the HDLC register immediately before DATAP. The two CRC checksum bytes in received HDLC frames are provided to the Host.

At any reset, or when the Host sets Configuration register bits 6-0 (MODE) bits 6-0 (MODE) is 0 (STANDBY) the data pump sets TEND to 0, RXERROR to 0, and EOF to 0.

# RAMI, RXI, and TXI Interrupts

The three most significant bits in the RAM Control and data pump Status Registers define the interrupt masks for RAMI, RXI, and TXI. The RAMIE, RXIE, and TXIE enable bits in the RAM Control Register have an AND instruction performed by its corresponding interrupt bits in the data pump Status Register. The outputs then have an OR instruction performed on them, driving the  $\overline{\tt HIRQ}$  pin, and providing an interrupt to the Host interrupt (See Figure ).



Figure 9. Host Interrupt Circuit Diagram

#### **INTERFACE RAM**

The interface RAM is also used by the data pump for normal operations. All writes to the interface RAM must be Read-Modify-Write, where only the bits that must be changed are affected. All undocumented bits are reserved and should be left intact.

Data pump RAM writes take effect at different times, depending on the location being written to. During data modes, writes typically take effect at the end of the next baud period. During other modes of operation, writes take effect in 0.1 msec.

Writing Reg4, the Ram Control and Status register, for example, to set Reg4, bit 6 (TXIE) to 0 in an interrupt handler while waiting for the data pump to set Reg4, bit 1 (RAMRQ) to 0 in the background, may cause unreliable performance. Setting Reg4, bit 1 (RAMRQ) to 1 may cause the data pump to repeat the read/write request if the data pump had just set Reg4, bit 1 (RAMRQ) to 0; however, setting Reg4, bit 1 (RAMRQ) to 0 may abort the RAM read/write request.

## DATA PUMP INTERFACE RAM ACCESS METHOD

To write to the data pump RAM:

- 1. Write data to RAMDL and RAMDH.
- 2. Write the lower 8 bits of the address of the data pump RAM location to register RamAL.
- 3. With one write operation to register R4, set the High bit of the data pump RAM address in R4, bit 0 (RAMAH), set R4, bit 2 (RAMRW) to 1, and set R4, bit 1 (RAMRQ) to 1.

- 4. Wait until the data pump sets R4, bit 1 (RAMRQ) to 0.
- To read from data pump RAM:
- 1. Write the lower 8 bits of the address of the data pump RAM location to register RamAL.
- 2. With one write operation to register R4, set the High bit of the data pump RAM address in R4, bit 0 (RAMAH), set R4, bit 2 (RAMRW) to 0, and set R4, bit 1 (RAMRQ) to 1.
- 3. Wait until RAMRQ is reset to 0 by the data pump or until RAMI is 1.
- 4. Read data from RAMDL and RAMDH.

Reads and writes to the data pump RAM may take as much as 105  $\mu s$  to complete.

## **Modem Data Pump RAM Map**

Table 14 summarizes the Modem Data Pump RAM Registers.

Table 19. Modem Data Pump RAM Map

| Mnemonic      | Address (Hex) | Access Mode | Description                                  |
|---------------|---------------|-------------|----------------------------------------------|
| Config        | 01FF          | R/W         | Data Pump Configuration                      |
| Trnctrl       | 01FE          | R/W         | Training Control                             |
| Bufctrl       | 01FD          | R/W         | Buffer Control                               |
| ToneStatus    | 01FC          | R/W         | DTMF and Tone Control Status                 |
| Dpctrl        | 01FA          | R/W         | Data Pump Miscellaneous Controls             |
| MStatus       | 01F7          | R/W         | Modem Control and Status                     |
| EQMMaxThresh  | 01F6          | R/W         | MSE Maximum Threshold                        |
| RLSDOffThresh | 01F5          | R/W         | RLSD Off Threshold                           |
| RLSDOnThresh  | 01F4          | R/W         | RLSD On Threshold                            |
| CONN_Mode     | 01F0          | R/W         | Connection Speed After Handshake is Complete |
| DTMFh_lev     | 01A1          | R/W         | DTMF High Band Transmit Level                |
| DTMFI_lev     | 01A0          | R/W         | DTMF Low Band Transmit Level                 |
| ToneGenA      | 0191          | R/W         | Tone Generator A                             |
| ToneGenB      | 0196          | R/W         | Tone Generator B                             |
| TxLevel       | 0185          | R/W         | Modem Transmit Level                         |

Table 19. Modem Data Pump RAM Map

| Mnemonic             | Address (Hex) | Access Mode | Description                   |
|----------------------|---------------|-------------|-------------------------------|
| Seq3Count            | 18E           | R/W         | Dial Timer Inter-Pulse Count  |
| Seq2Count            | 18D           | R/W         | Dial Timer Off Count          |
| Seq1Count            | 18C           | R/W         | Dial Timer On Count           |
| BiquadA              | 0155-015E     | R/W         | Biquad A Coefficient          |
| BiquadB              | 015F-0168     | R/W         | Biquad B Coefficient          |
| DTD0-DTD15           | 0145–0154     | R/W         | Tone Detector Coefficients    |
| EQMlev               | 092           | R/W         | Eye Quality Monitor Level     |
| BiQuadOffThresh      | 052           | R/W         | Biquad Detectors Off Point    |
| BiQuadOnThresh       | 051           | R/W         | Biquad Detectors On Point     |
| DTD0Lev-<br>DTD15Lev | 026–035       | R/W         | Tone Detector Levels          |
| DTDThresh            | 03            | R/W         | Tone Detector Threshold       |
| DTDStatus            | 00            | R/W         | Discrete Tone Detector Status |



## **Interface RAM Definitions**

Table 20 describes the modem pump word definitions.

**Table 20. Modem Data Pump Word Definitions** 

| Register (hex) | & Address | Default<br>Value/Bit | Function and Explanation                                                                                                                                                                                                                                                                                                                      |  |  |
|----------------|-----------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Config         | 01FF      | 0H                   | Data Pump Configuration Register                                                                                                                                                                                                                                                                                                              |  |  |
|                |           | 15                   | Reserved. This bit must be 0.                                                                                                                                                                                                                                                                                                                 |  |  |
|                |           | 14                   | ORG (Set Originate Mode: All Modes) If ORG is 1, then the modem is in Originate mode. Otherwise, it is in Answer mode. Set ORG before or concurrently with Config, bits 6–0 (MODE), not afterwards.                                                                                                                                           |  |  |
|                |           | 13                   | ERROR (Data Pump Error: All Modes) This bit is set to 1 when the data pump detects an internal error condition such as an invalid Config code. The Host must reset the data pump.                                                                                                                                                             |  |  |
|                |           | 12                   | <b>ECHOPRTEN</b> (Echo Protect Tone Enable: V.29) This bit controls the transmission of the Echo Protect Tone (EPT) during a V.29 transmit handshake. EPT is an unmodulated carrier set at –8 dBm relative to the transmit level (see "Transmit Levels" on page -23). If set, the data pump transmits an EPT before transmitting the carrier. |  |  |
|                |           | 11                   | <b>ECHOPRTLEN</b> (Echo Protect Tone Length: V.29) This bit controls the length of the EPT tone. 0 (default) selects a 30 ms EPT; 1 selects a 185 ms EPT.                                                                                                                                                                                     |  |  |
|                |           | 10                   | MCUCTRL (Manual Handshake: V.22/V.22bis/B212A) This bit allows the Host to control the handshake process in V.22bis. (See "Manual Handshake Procedures" on page -56 for more information).                                                                                                                                                    |  |  |
|                |           | 9                    | <b>EXTSQLCH</b> (Extended Squelch: V.29) Set this bit to extend segment 1 (transmitter squelch or silence) in the V.29 training sequence from 20 ms to 140 ms.                                                                                                                                                                                |  |  |
|                |           | 8                    | SRESET (Soft Reset: All Modes) Set this bit to soft reset the data pump. The data pump sets SRESET to 0 when the software reset completes.                                                                                                                                                                                                    |  |  |
|                |           | 7                    | Reserved. This bit must be 0.                                                                                                                                                                                                                                                                                                                 |  |  |



Table 20. Modem Data Pump Word Definitions (Continued)

| Register & Address (hex) | Default<br>Value/Bit | Function a                                                                           | nd Explanation                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------|----------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Config (continued)       | 6–0                  | Selects the<br>are conside<br>one time aft<br>begin opera<br>(STANDBY<br>saving SLEE | a Mode Configuration: selects a mode) data pump operation mode. All modes unlisted below ared Reserved. The Host must read bits 6–0 (MODE), ter writing it, to allow the data pump enough time to ation in the new mode. Setting MODE to 0 ) starts the idle mode of operation, not the power- EP mode. The mode is specified by the value assigned s, as follows: |
|                          |                      |                                                                                      | Data Mode Specified                                                                                                                                                                                                                                                                                                                                                |
|                          |                      | 0                                                                                    | Standby                                                                                                                                                                                                                                                                                                                                                            |
|                          |                      | 1                                                                                    | Transmit tones using both generators simultaneously                                                                                                                                                                                                                                                                                                                |
|                          |                      | 2                                                                                    | Detect tones/BiQuads using all discrete tone detectors and biquad tone detectors simultaneously                                                                                                                                                                                                                                                                    |
|                          |                      | 3                                                                                    | Dial                                                                                                                                                                                                                                                                                                                                                               |
|                          |                      | 4                                                                                    | Simultaneous transmission of tones (mode 0X01) and detection of tones (mode 0x02)                                                                                                                                                                                                                                                                                  |
|                          |                      | 7                                                                                    | SLEEP mode                                                                                                                                                                                                                                                                                                                                                         |
|                          |                      | 8                                                                                    | V.22bis 2400 bps/1200 bps mode                                                                                                                                                                                                                                                                                                                                     |
|                          |                      | 9                                                                                    | V.22 1200 bps mode                                                                                                                                                                                                                                                                                                                                                 |
|                          |                      | В                                                                                    | Bell 212A 1200 bps mode                                                                                                                                                                                                                                                                                                                                            |
|                          |                      | 10                                                                                   | V.21 300 bps mode                                                                                                                                                                                                                                                                                                                                                  |
|                          |                      | 11                                                                                   | Bell 103 300 bps mode                                                                                                                                                                                                                                                                                                                                              |
|                          |                      | 13                                                                                   | V.23 1200 bps Tx/75 bps Rx mode                                                                                                                                                                                                                                                                                                                                    |
|                          |                      | 14                                                                                   | V.23 75 bps Tx/1200 bps Rx mode                                                                                                                                                                                                                                                                                                                                    |
|                          |                      | 20                                                                                   | V.29 and V.29 Quick Connect 9600 bps Data Mode                                                                                                                                                                                                                                                                                                                     |
|                          |                      | 21                                                                                   | V.29 and V.29 Quick Connect 7200 bps Data Mode                                                                                                                                                                                                                                                                                                                     |



Table 20. Modem Data Pump Word Definitions (Continued)

| Register & Address Default (hex) Value/Bit |      |    | Function and Explanation                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------------------------------------|------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Trnctrl                                    | 01FE | ОН | Training Control Register The data pump sets this location to its default value at any reset and when the Host sets Config, bits 6–0 (MODE) to 0 or to any data mode. This RAM location controls the handshake process during a manual training process (see "Manual Handshake Procedures" on page -56 for an example on the use of this interface). This RAM location has no effect when data mode is entered (Trnctrl is 5 or 6). |  |



#### Table 20. Modem Data Pump Word Definitions (Continued)

| Register & Address (hex) | Default<br>Value/Bit | Function | and Explana                                          | tion                                                                                                                                                                                                                                                                          |
|--------------------------|----------------------|----------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                          |                      | 7        |                                                      | Scrambled Binary 1 Detected (1200 bps ops). Debounced through 30 ms.                                                                                                                                                                                                          |
|                          |                      | 6        | S1DET.                                               | S1 Detected. Debounced through 27 ms                                                                                                                                                                                                                                          |
|                          |                      | 5        | USB1DE<br>bps)                                       | 7. Unscrambled Marks Detected (1200                                                                                                                                                                                                                                           |
|                          |                      | 4        | <i>SB0DET</i> or 2400 k                              | Scrambled Binary 0 Detected (1200 bps ops)                                                                                                                                                                                                                                    |
|                          |                      | 3        | V22BIS                                               | Force 16 Way Decisions.                                                                                                                                                                                                                                                       |
|                          |                      | 0–2      | control the below as transmitted frequence by change | Transmitter Control. Set TXCTRL to ne output of the data pump, using the table a guide. The default frequency for the ed tone (TXCTRL is 7) is 2225 Hz. The y may be changed after setting these bits ging ToneGenA appropriately. The tone ontrolled by Modem Transmit Level |
|                          |                      |          | Value                                                | V.22/Bell 212A/V.22bis<br>Sequence Transmitted                                                                                                                                                                                                                                |
|                          |                      |          | 0                                                    | Silence: Squelch Transmitter                                                                                                                                                                                                                                                  |
|                          |                      |          | 1                                                    | Transmit Unscrambled Binary 1 at 1200 bps                                                                                                                                                                                                                                     |
|                          |                      |          | 2                                                    | Transmit S1 Signal                                                                                                                                                                                                                                                            |
|                          |                      |          | 3                                                    | Transmit Scrambled Binary 1 at 1200 bps                                                                                                                                                                                                                                       |
|                          |                      |          | 4                                                    | Transmit Scrambled Binary 1 at 2400 bps                                                                                                                                                                                                                                       |
|                          |                      |          | 5                                                    | Begin V.22, or Bell212A, 1200 bps<br>Data Mode                                                                                                                                                                                                                                |
|                          |                      |          | 6                                                    | Begin V.22bis 2400 bps Data Mode                                                                                                                                                                                                                                              |
|                          |                      |          | 7                                                    | Transmit Tone. The default frequency for the transmitted tone is 2225 Hz. The frequency may be changed after setting TXCTRL = 7 by changing the Tone Generator A register (ToneGenA). The tone level is controlled by Modem Transmit Level register.                          |



Table 20. Modem Data Pump Word Definitions (Continued)

| Register (hex) | Register & Address Defaul (hex) Value/ |    | Function  | and Explanation                                                                                                                                                                                                                                                                           |  |  |
|----------------|----------------------------------------|----|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bufctrl        | 01FD                                   | 0H | Buffer Co | Buffer Control Register                                                                                                                                                                                                                                                                   |  |  |
|                |                                        |    | 15–8      | Set these bits to 0 when setting Bufctrl.bit 7 (HDLC) to 1.                                                                                                                                                                                                                               |  |  |
|                |                                        |    | 7         | HDLC (Set HDLC Mode: All Data Modes) When parallel data transfer mode is selected (TPDM is 1) and HDLC is set, the data pump transfers data using the synchronous HDLC mode. In serial mode (TPDM is 0), this bit has no effect. The Host sets bits 8–15 to 0 when it sets this bit to 1. |  |  |
|                |                                        |    | 3         | SCRDIS (Scrambler Disable: V.22, V.22bis, Bell 212A,V.29) Set this bit to disable the transmitter scrambler. This action takes precedence over TRNCTRL/TXCTRL.                                                                                                                            |  |  |
|                |                                        |    | 2         | TXMHLD (Hold Tx Output to Marks: all modes) Set this bit to force the data pump to transmit only marks to the remote modem, disregarding data received from the Host.                                                                                                                     |  |  |
|                |                                        |    | 1         | DSCRDIS (Descrambler Disable: V.22, V.22bis, Bell 212A, V.29). Set this bit to disable the receiver descrambler.                                                                                                                                                                          |  |  |
|                |                                        |    | 0         | RXMHLD (Hold Rx Output to Marks: all modes) Set RXMHLD=1 to cause the data pump to transmit only marks to the Host, disregarding data received from the remote modem.                                                                                                                     |  |  |



Table 20. Modem Data Pump Word Definitions (Continued)

| Register & Address Default (hex) Value/Bit |      |      | Function and Explanation                                                                                                  |  |
|--------------------------------------------|------|------|---------------------------------------------------------------------------------------------------------------------------|--|
| ToneStatus                                 | 01FC | H080 | Biquad Tone Detector Control and Status, Dial Control The data pump sets this location to its default value at any reset. |  |



Table 20. Modem Data Pump Word Definitions (Continued)

| Register & Address (hex) | Default<br>Value/Bit | Function ar | nd Explanation                                                                                                                                                                                                                                                                      |
|--------------------------|----------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                          |                      | 15          | TONEA (Tone A Detected).  The tone frequency programmed in biquad detector A has been detected if this bit is 1.                                                                                                                                                                    |
|                          |                      | 14          | TONEB Tone B Detected The tone frequency programmed in biquad detector B has been detected if this bit is 1.                                                                                                                                                                        |
|                          |                      | 13          | Cascade Biquad Tone Detectors A & B The two 4th order biquad tone detectors can be cascaded to form a single 8th order biquad tone detector if this bit is set by the Host. The result of the cascaded biquad tone detector is available in ToneStatus.TONEA.                       |
|                          |                      | 7           | TONEDIAL Use DTMF to Dial This bit causes the data pump to use DTMF tone dialing when in dialing mode (Config, bits 6–0 (MODE) is 3).                                                                                                                                               |
|                          |                      | 5           | SQRDIS Squarer Disable Set SQRDIS to 1 to cause the data pump to provide the output of biquad detector A directly to the input of biquad detector B, without first squaring it. SQRDIS is valid only when the biquad tone detectors are cascaded (see ToneStatus, bit 13 (CASCADE). |
|                          |                      | 4           | TIMEDIAL Timed Dialing. Set TIMEDIAL to 1 to cause the data pump to generate timed DTMF tones or pulse dialing. If TIMEDIAL is 0, continuous dialing occurs.                                                                                                                        |
|                          |                      | 0–3         | DIAL DIGIT.  The DTMF digit to be dialed is set here before Config is set for DTMF transmit. See the table below to determine how to set this parameter. For pulse dialing, only digits 0 through 9 are valid:                                                                      |
|                          |                      |             | Digit Value                                                                                                                                                                                                                                                                         |
|                          |                      |             | 0 0                                                                                                                                                                                                                                                                                 |
|                          |                      |             | 1 1                                                                                                                                                                                                                                                                                 |
|                          |                      |             | 2 2                                                                                                                                                                                                                                                                                 |
|                          |                      |             | 3 3                                                                                                                                                                                                                                                                                 |
|                          |                      |             | 4 4                                                                                                                                                                                                                                                                                 |
|                          |                      |             | -                                                                                                                                                                                                                                                                                   |



Table 20. Modem Data Pump Word Definitions (Continued)

| Register<br>(hex) | & Address | Default<br>Value/Bit | Function and Explanation  Data Pump Miscellaneous Controls  Do not modify this location during automatic handshake or retrain The data pump sets this location to its default value at any reset. |                                                                                                                                                                                                                                                                                                                                                                             |  |
|-------------------|-----------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Dpctrl            | 01FA      | 0H                   |                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                             |  |
|                   |           |                      | 15                                                                                                                                                                                                | TXSQLCH (Squelch Transmitter: All Modes)                                                                                                                                                                                                                                                                                                                                    |  |
|                   |           |                      | 14                                                                                                                                                                                                | AGCFRZ (Freeze Autogain Control: V.22/V.22bis/<br>Bell 212A)<br>Set to 1 to freeze AGC adaptation.                                                                                                                                                                                                                                                                          |  |
|                   |           |                      | 13                                                                                                                                                                                                | TXSTRN (Set V.29 Transmit Short Train) Set to 1 to enable V.29 short train transmitter handshake sequence. The remote receiver must also be set for short train.                                                                                                                                                                                                            |  |
|                   |           |                      | 12                                                                                                                                                                                                | RXSTRN (Set V.29 Receive Short Train) Set to 1 to enable V.29 short train receiver handshake sequence. The remote transmitter mus also be set for short train.                                                                                                                                                                                                              |  |
|                   |           |                      | 10–11                                                                                                                                                                                             | LEQTYPE (Link Equalizer Type) Set LEQTYPE to 0 for a flat line equalizer, or LEQTYPE to 1 for a 3002 line equalizer.                                                                                                                                                                                                                                                        |  |
|                   |           |                      | 9                                                                                                                                                                                                 | GTEN (Guard Tone Enable: V.22/V.22bis/Bell 212A) This bit controls whether a V.22/V.22bis/Bell 212A link is made with a guard tone or not. If it is set, a guard tone is transmitted along with the carrier. This bit must not be enabled in modes other than V.22, V.22bis, and Bell 212A! This bit must be set prior to selecting the mode in the Configuration register. |  |
|                   |           |                      | 8                                                                                                                                                                                                 | GTSEL (Guard Tone Select: V.22/V.22bis/<br>Bell212A)<br>This bit selects the guard tone frequency: 0 for 550<br>Hz, and 1 for 1800 Hz. This bit must be set prior to<br>selecting the mode in the Configuration register.                                                                                                                                                   |  |
|                   |           |                      | 4                                                                                                                                                                                                 | EQE (EQMlev > EQMMaxThresh: V.22, V.22bis, V.29, BELL 212A) The data pump sets EQE to 1 when EQMlev exceeds the threshold set in EQMMaxThresh.                                                                                                                                                                                                                              |  |
|                   |           |                      | 3                                                                                                                                                                                                 | EQFRZ (Freeze Equalizer: All Modes) Set to 1 to freeze adaptive equalizer (AEQ) adaptation. AEQ coefficients are lost when a mode change (in Config) occurs.                                                                                                                                                                                                                |  |



Table 20. Modem Data Pump Word Definitions (Continued)

| Register & Ad | ddress          | Default<br>Value/Bit | Function and Explanation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------|-----------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MStatus       | 01F7            | 0H                   | Modem Control and Status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|               |                 |                      | 11 RETRAIN (Force a Retrain: V.22bis) When set, this bit forces a retrain if the data pump has a V.22bis connection. The CDET (Register 5 bit 1) bit is set to 0 when the retrain has begun. The CDET bit is set to 1 when the retrain has been completed. The data pump sets RETRAIN to 0 when retrain begins and when the Host sets Configuration register bits 6-0 (MODE) to any data mode.                                                                                                                                                                                                                                                                |
|               |                 |                      | 2 OFFHOOK (Enable Off-Hook Relay) The data pump sets the OH signal to the inverted value of this bit. For example, when OFFHOOK is 1, the data pump sets OH LOW. When OH is LOW, the off-hook relay should be closed in order for the signal from the telephone line to be presented to the data pump.  The data pump sets OFFHOOK to 1 when the Host sets Configuration register bits 6-0 (MODE) bits 6-0 (MODE) to 3 (DIAL), or to any data mode. The data pump sets OFFHOOK to 0 at any reset.  Modify OFFHOOK only when Configuration register bits 6-0 (MODE) bits 6-0 (MODE) to 0 (STANDBY) to avoid interference with the data pump's use of this bit. |
| EQM MaxThro   | esh 01F6        | 400H                 | EQM Maximum Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|               |                 |                      | The upper acceptable limit for the Eye Quality Monitor (EQM). During V.22, V.22bis or Bell 212A data mode, the EQMlev exceeds EQMMaxThresh, and the data pump sets Data Pump Miscellaneous Controls register bit 4 (EQE) to 1. The data pump sets this location to its default value at any reset. Changes in value take effect at the end of the next baud period.                                                                                                                                                                                                                                                                                           |
| RLSDOffThre   | <b>esh</b> 01F5 | –48 dBm              | Received Line Signal Detect OFF Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| RLSDOnThre    | <b>esh</b> 01F4 | –43 dBm              | Received Line Signal Detect ON Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

#### Table 20. Modem Data Pump Word Definitions (Continued)

| Register | & Addres | 38 |
|----------|----------|----|
| (hex)    |          |    |

#### Default Value/Bit

#### **Function and Explanation**

This register represents the upper and lower thresholds of the received telephone line energy. If Modem Status register bit 1 (CDET) is 1, and the telephone line energy falls below RLSDOffThresh, then the data pump sets Modem Status register bit 1 (CDET) is 0. If Modem Status register bit 1 (CDET) is 1 and the telephone line energy rises above RLSDOnThresh then the data pump sets Modem Status register bit 1 (CDET) to 1. These thresholds stabilize Modem Status register bit 1 (CDET) by hysteresis when RLSDOffThresh is set to a lower value than RLSDOnThresh. Use the following formula where thresh is specified in dBm and is less or equal to 0.

$$RLSDval = 10^{(power)/20} \cdot 32767$$

The data pump sets this location to its default value at any reset. Changes in value take effect after the next baud period.



Table 20. Modem Data Pump Word Definitions (Continued)

|           |      | Default<br>Value/Bit | Function and Explanation                                                                                                                                                                                     |             |                                    |  |
|-----------|------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------------------|--|
| CONN_Mode | 01F0 | _                    | Connection Mode Register                                                                                                                                                                                     |             |                                    |  |
|           |      |                      | This RAM location reports the connection type and speed established after handshake is completed. The values for this location are the same as those for Configuration register bits 6-0 (MODE):             |             |                                    |  |
|           |      |                      |                                                                                                                                                                                                              | Value       | Data mode specified                |  |
|           |      |                      |                                                                                                                                                                                                              | 08          | V.22bis 2400 bps mode              |  |
|           |      |                      |                                                                                                                                                                                                              | 09          | V.22 1200 bps mode                 |  |
|           |      |                      |                                                                                                                                                                                                              | 0B          | Bell 212A 1200 bps mode            |  |
|           |      |                      |                                                                                                                                                                                                              | 10          | V.21 300 bps mode                  |  |
|           |      |                      |                                                                                                                                                                                                              | 11          | Bell 103 300 bps mode              |  |
|           |      |                      |                                                                                                                                                                                                              | 13          | V.23 1200 bps Tx/75 bps Rx mode    |  |
|           |      |                      |                                                                                                                                                                                                              | 14          | V.23 75 bps Tx/1200 bps Rx mode    |  |
|           |      |                      |                                                                                                                                                                                                              | 20          | V.29 Quick Connect 9600 bps mode   |  |
|           |      |                      |                                                                                                                                                                                                              | 21          | V.29 Quick Connect 7200 bps mode   |  |
| DTMFh_lev | 01A1 | –6 dBm               | DTMF Trai                                                                                                                                                                                                    | nsmit Level | — High Band                        |  |
| DTMFI_lev | 01A0 | –9 dBm               | DTMF Trai                                                                                                                                                                                                    | nsmit Level | — Low Band                         |  |
|           |      |                      | These are the transmit levels for the DTMF low band (DTMFI_lev and DTMF high band (DTMFh_lev) frequencies. The levels are set by the following formula where lev is specified in dBm and less or equal to 0. |             |                                    |  |
|           |      |                      |                                                                                                                                                                                                              | DTMF        | $Tlev = 10^{(lev)/20} \cdot 32767$ |  |
|           |      |                      | Change in value takes effect in 0.1 msec. The data these locations to their default values at any reset.                                                                                                     |             |                                    |  |

PS001102-0602



Table 20. Modem Data Pump Word Definitions (Continued)

| Register & A (hex) | ddress | Default<br>Value/Bit | Function and Explanation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------|--------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ToneGenA           | 0191   | _                    | Tone Generator A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| ToneGenB           | 0196   | _                    | Tone Generator B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                    |        |                      | The data pump has two independent tone generators, each simultaneously generating a pure tone with its own transmit level when Configuration register bits 6-0 (MODE)=1 (transmit tones). The outputs of the tone generators are mixed together. The generated frequencies are set by writing a coefficient to the Tone Generator A (ToneGenA) or the Tone Generator B (ToneGenB) registers. The coefficient is defined as: where f is the frequency of the tone to be generated.                                                                 |
|                    |        |                      | $coeff_{\chi} = \frac{2\pi \cdot f}{9600} \cdot 4096$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                    |        |                      | The transmit levels for tone generators A and B are set in locations the DTMF Low Band Transmit register (DTMFl_lev) and the DTMF High Band Transmit Level (DTMFh_lev) registers, respectively. See "Transmitting Tones" on page -48 for more information including a description of setting the tone transmission levels.                                                                                                                                                                                                                        |
| TxLevel            | 0185   | -10 dBm              | Transmit Power Level                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                    |        |                      | To sets the transmit power level, use the formula where power is specified in dBm and less than or equal to –6.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                    |        |                      | $TxLevel = 10^{(power)/20} \cdot 2048$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                    |        |                      | Change in value takes effect at the end of the baud period.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Seq3Count          | 18E    | None                 | Dial Timer Inter-Pulse Count See" Seq1Count"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Seq2Count          | 18D    | 95 msec              | Dial Timer OFF Count See "Seq1Count"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Seq1Count          | 18C    | 95 msec              | Dial Timer ON Count                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                    |        |                      | Seq1Count, Seq2Count, and Seq3Count are timer counts in units of 1/9600 of a second, for DTMF and pulse dialing. For DTMF dialing, Seq1Count is the length of the digit on-time; and Seq2Count is the length of the digit OFF-time. For pulse dialing, Seq1Count is the length of the break period; Seq2Count is the length of the make period; and Seq3Count is the length of the pause after dialing a digit. The data pump sets these locations to their default values when the Host sets Configuration register bits 6-0 (MODE) is 3 (DIAL). |



### Table 20. Modem Data Pump Word Definitions (Continued)

| Register & (hex)               | Address                   | Default<br>Value/Bit                                                                                                                            | Function and Explanation                                                                                                                                                                                                                                                                                                               |  |
|--------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| •                              | Coefficients<br>0155–015E | 15–0                                                                                                                                            | Biquad A and B Coefficients                                                                                                                                                                                                                                                                                                            |  |
| Biquad B Coefficients          |                           | _                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                        |  |
| •                              | 015F–0168                 |                                                                                                                                                 | These locations program the frequency range for the biquad tone detectors. The coefficients are in the following order: b2, b1, a3, a2, a1, B2, B1, A3, A2, A1.  See the section on <i>Call-Progress Monitoring Using BiQuad Tone Detectors</i> for more information.                                                                  |  |
| <b>DTD0–DTD15</b><br>0145–0154 | 15–0                      | Tone Detector Coefficients                                                                                                                      |                                                                                                                                                                                                                                                                                                                                        |  |
|                                |                           | These locations set the tone detector coefficients for the 16 detectors in the system. The coefficients are set by using the following formula: |                                                                                                                                                                                                                                                                                                                                        |  |
|                                |                           | $coeff_{tone} = \cos\left(\frac{2\pi \cdot f_{tone}}{9600}\right) \cdot 32767$                                                                  |                                                                                                                                                                                                                                                                                                                                        |  |
|                                |                           |                                                                                                                                                 | where (2 pi x ftone/9600) is measured in radians. See the section on "Tone Detectors" on page -49 for more information.                                                                                                                                                                                                                |  |
| EQMIev                         | 092                       | 15–0                                                                                                                                            | Eye Quality Monitor (EQM)                                                                                                                                                                                                                                                                                                              |  |
|                                |                           |                                                                                                                                                 | This register provides a measure of line quality during V.22, V.22bis, or Bell 212A, while computing a running average of the mean square error (MSE) of the received point and decision point. When EQMlev exceeds EQMMaxThresh, Data Pump Miscellaneous Controls register bit 4 (Dpctrl.EQE) is set to 1; otherwise, it is set to 0. |  |



Table 20. Modem Data Pump Word Definitions (Continued)

| Register & Add (hex)        | dress | Default<br>Value/Bit | Function and Explanation                                                                                                                                                                                                                                                         |
|-----------------------------|-------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BiQuadOffThresh 052 —42 dBm |       | –42 dBm              | Biquad Tone Detectors OFF Point The data pump sets this location to its default value when Configuration register bits 6-0 (MODE) is set to 2 by the Host.                                                                                                                       |
|                             |       |                      | This location can be used to set the off point for the Biquad tone detectors. If the power level is below this value, the detector turns off the detection status bit.  Use the following formula to set the threshold where the level is in dBm:                                |
|                             |       |                      | $Threshold = 10^{(level)/20} \cdot 32767$                                                                                                                                                                                                                                        |
|                             |       |                      | The data pump sets this location to its default value when the Host sets Configuration register bits 6-0 (MODE) to 2 (DETECT TONES).                                                                                                                                             |
| BiQuadOnThresh 051 -35 dl   |       | –35 dBm              | Biquad Tone Detectors ON Point The data pump sets this location to its default value when Configuration register bits 6-0 (MODE) is set to 2 by the Host.                                                                                                                        |
|                             |       |                      | This location can be used to set the "on" point for the Biquad tone detectors. If the power level is above this value, the detector turns on the detection status bit.  Use the following formula to set the threshold where level is in dBm:                                    |
|                             |       |                      | $Threshold = 10^{(level)/20} \cdot 32767$                                                                                                                                                                                                                                        |
|                             |       |                      | The data pump sets this location to its default value when the Host sets Configuration register bits 6-0 (MODE) to 2 (DETECT TONES).                                                                                                                                             |
| DTD0Lev- 2<br>DTD15Lev      | 26–35 | _                    | Discrete Tone Detector Levels                                                                                                                                                                                                                                                    |
|                             |       |                      | These locations represent the tone detector levels when in the Tone Detect mode (Configuration register bits 6-0 (MODE) is 02H). These areas may be used by the Host to determine which tone is dominant if multiple tones are detected. There is no default in these locations. |
| DTDThresh                   | 03    | –24 dBm              | Discrete Tone Detector Threshold                                                                                                                                                                                                                                                 |

#### Table 20. Modem Data Pump Word Definitions (Continued)

| Register | & | Address |
|----------|---|---------|
| (hex)    |   |         |

#### Default Value/Bit

#### **Function and Explanation**

This location programs the threshold for all discrete tone detectors. Any signal whose signal strength is above this threshold turns on the detection bit for that tone. Any signal below this threshold turns off the detection bit for that tone. This location can be programmed using the following formula:

$$Threshold = 10^{(level)/20} \cdot 32767$$

This location must be programmed after Configuration register bits 6-0 (MODE) is set to detect tone (02H), because the data pump resets this location to its default when Configuration register bits 6-0 (MODE) is set to tone DETECT mode. See "Tone Detectors" for more information.



Table 20. Modem Data Pump Word Definitions (Continued)

| Register & Address Default (hex) Value/Bit |                                                                                                                                                                                                                                                                                 |   | Function and Explanation                                                                                                                                    |
|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DTDStatus                                  | 00                                                                                                                                                                                                                                                                              | _ | Discrete Tone Detector Status                                                                                                                               |
|                                            | This location indicates the status of the tone detectors when in TONE DETECT mode (Configuration register bits 6-0 (MODE) is 02H). Bit 0 indicates the status of detector 0, bit 1 (the status of detector 1), and so on. This location is only valid when in TONE DETECT mode. |   |                                                                                                                                                             |
|                                            |                                                                                                                                                                                                                                                                                 |   | The response time of the tone detectors is dependent at the frequency of the tone being detected and sampling rate of the data pump.                        |
|                                            |                                                                                                                                                                                                                                                                                 |   | When the Host sets Configuration register bits 6-0 (MODE) is 0 (STANDBY), or resets the data pump, the data pump writes its part number into this location. |

## **Transmitting Tones**

The data pump has two tone generators, each with their own transmit level (see Figure 10). The outputs are mixed together. The frequency of the tones are programmed by writing coefficients to locations ToneGenA and ToneGenB. The transmit levels are programmed by writing values to the DTMF Low Band Transmit Level (DTMFI\_lev) and the DTMF High Band Transmit Level (DTMFh\_lev). If only one tone is to be transmitted, the other tone generator's transmit level is set to 0 to disable it.



Figure 10. Transmitting Tones

For example, to generate a 2100-Hz Answer Tone for 3.3 seconds at -10dBm:

- 1. Set the ToneGenA register to 015FEh.
- 2. Set the DTMFI lev register to 0287h.
- 3. Set the DTMFh lev register to 0, disabling Tone Generator B.
- 4. Set Configuration register bits 6-0 (MODE) to 1 (TRANSMIT TONE).
- 5. Wait 3.3 seconds, then set Configuration register bits 6-0 (MODE) to 0 (STANDBY).

#### **Tone Detectors**

There are 16 tone detectors in the data pump. They are programmed by setting up one word for each tone detector. There is one global threshold setting for all 16 tone detectors. The addresses for the tone detectors are as follows:

- Tone Detector Coefficients—0145-0154h (Tone0-Tone15)
- Tone Detector Receive Levels—026h-035h (DTD0lev-DTD15lev)
- Tone Detector Threshold-03h
- Tone Detector Status-00h

The tone coefficients are calculated as follows:

$$coeff_{tone} = \cos\left(\frac{2\pi \cdot f_{tone}}{9600}\right) \cdot 32767$$

The default values on reset are represented in Table 21:

**Table 21. Tone Detector Default Values** 

| Tone Detector | Frequency Detected (Hz) |
|---------------|-------------------------|
| 0             | 697                     |
| 1             | 770                     |
| 2             | 852                     |
| 3             | 941                     |
| 4             | 1209                    |
| 5             | 1336                    |

**Table 21. Tone Detector Default Values** 

| 6  | 1477 | _ |
|----|------|---|
| 7  | 1633 |   |
| 8  | 1750 |   |
| 9  | 1800 |   |
| 10 | 1650 |   |
| 11 | 2225 |   |
| 12 | 2250 |   |
| 13 | 1300 |   |
| 14 | 2100 |   |
| 15 | 600  |   |
|    |      |   |

The threshold is calculated as follows where level is in dBm:

$$Threshold = 10^{(level)/20} \cdot 32767$$

The default value for the threshold is –24 dBm. This value is set every time Configuration register bits 6-0 (MODE) is set up to detect tones. If the user requires a different value, it must be reloaded *after* Configuration register bits 6-0 (MODE) is set to detect tones.

To use the tone detectors, perform the following steps:

- 1. Write the tone detector coefficients (DTD0 and DTD1 registers, 0145-0154H).
- 2. Set Configuration register bits 6-0 (MODE) to TONE DETECT mode (02H).
- 3. Set up the tone detector threshold DTDThresh.
- 4. Inspect the tone detector status.
- 5. When the detection phase is complete, set Configuration register bits 6-0 (MODE) to standby (00H).

The Detectors are set up as illustrated in Figure :

Note: Tone detect mode is the same mode used for Biquad tone detectors, because both Biquad tone detectors and tone detectors run concurrently. As a result, the Host is allowed to look for individual answer tones as well as call-progress tones.



Figure 11. Tone Detectors

## **Call-Progress Monitoring Using Biquad Tone Detectors**

The data pump contains two biquad tone detectors that are capable of detecting energy in a frequency band. These detectors are useful for call-progress monitoring, where the exact frequency of the incoming signal is not known. Each biquad tone detector is composed of two cascaded, independently programmable, biquad sections. The order of biquad coefficients in RAM is:

b2, b1, a3, a2, a1, B2, B1, A3, A2, A1

The addresses for the coefficients for the two sections start at 0155h (TONEA) and 015Fh (TONEB). The sample rate is 9600 Hz.

The transfer equation for each section of the biquad tone detector is of the form:

$$H_n = \frac{2(a_1 + a_2 Z^{-1} + a_3 Z^{-2})}{(1 - 2b_1 Z^{-1} - 2b_2 Z^{-2})}$$

There are two threshold settings affecting both biquad tone detectors. The locations BiQuadOffThresh and BiQuadOnThresh define the on and off hysteresis points:

- 1. BiQuadOffThresh-052h-OFF point.
- 2. BiQuadOnThresh-051h-ON point.

Use the following formula to set the thresholds where level is in dBm:

Threshold = 
$$10^{(level)/20} \cdot 32767$$

The default values are –35 dBm (BiQuadOnThresh) and –42dBm (BiQuadOffThresh).

The biquad tone detector status is contained in the ToneStatus register bit 15 (TONEA) and ToneStatus register bit 14 (TONEB). The response time of the biquad tone detectors depends on the coefficients and the input signal frequency.

The biquad tone detectors can be cascaded to form one tone detector with 4 biquad sections (an 8th order IIR filter) by setting ToneStatus register bit 13 (CASCADE). In this case, ToneStatus register bit 15 (TONEA) contains the status of the cascaded tone detector, and ToneStatus register bit 5 (SQRDIS) controls whether the output of biquad tone detector B is squared before being input to biquad tone detector A.

The default settings for the biquad tone detector coefficients are indicated in Table 22 and Table 1, where the first row is TONEA and the second row is TONEB. The data pump sets the biquad tone detector coefficients to their default settings at any reset.

Table 22. Biquad Section 1 Coefficients (Hex)

| Band (Hz) b2        | b1   | a3   | a2   | a1   |
|---------------------|------|------|------|------|
| <i>245–650</i> C774 | 7601 | 0716 | F5FB | 0716 |
| <i>360–440</i> C148 | 7A66 | FF5C | 0000 | 00A4 |

Table 1. Biquad Section 2 Coefficients (Hex)

| Band (Hz) B2        | B1     | A3   | A2   | A1   |
|---------------------|--------|------|------|------|
| <i>245–650</i> C63E | 6FE1   | F8EA | 0000 | 0716 |
| <i>360–440</i> C7CD | 7438:0 | 01AA | FEBC | 01AA |

To use the Biquad tone detectors to perform Call-Progress Monitoring, execute the following:

- 1. Set the coefficients. Coefficients that are changed remain valid until the next reset.
- Set Configuration register bits 6-0 (MODE) to 2 (DETECT TONES). The biquad
  tone detectors and the discrete tone detectors operate simultaneously to allow
  the Host to look for call-progress tones and individual answer tones at the
  same time.
- 3. Set the BiguadOnThresh and BiguadOffThresh values.
- 4. If the two biquad tone detectors are to be cascaded, set the ToneStatus register bit 13 (CASCADE) to 1. If required, set ToneStatus register bit 5 (SQRDIS) to 1 to disable the squarer when the tone detectors are cascaded.
- 5. Inspect ToneStatus register bit 15 (TONEA) and ToneStatus register bit 14 (TONEB) for the detection status. If ToneStatus register bit 13 (CASCADE) is 1, only inspect ToneStatus register bit 15 (TONEA.).
- 6. Time the ON time and the OFF time of the tone (s) to provide the cadence, which is used to identify the type of call-progress tone detected. For example, 0.5 second on, 0.5 second off is usually a BUSY tone.
- 7. After call-progress monitoring is complete, set Configuration register bits 6-0 (MODE) to 0 (STANDBY)

## Dialing

The data pump may be programmed to dial using either DTMF tones, or make/break pulses. By default, the data pump is configured for tone (DTMF) dialing.

## **Tone Dialing**

Tone dialing may be either continuous or timed. Continuous dialing generates the required tone until the Host specifically shuts it off. Timed dialing allows the Host to specify the on/off timing of the digit dialed.

The following example assumes the Host controls the data pump's RTS through RAM Control and Status register bit 3 (RTSP). To enable tone dialing, perform the following procedure:

- Set RAM Control and Status register bit 3 (RTSP) to 0, BiQuad Tone Sector Control Status register bit 4 (TIMEDIAL) to 1 for timed dialing, or to 0 for continuous dialing. Then, set Configuration register bits 6-0 (MODE) to 3 (DIAL). If timed dialing is required, set the timer locations Seq1Count and Seq2Count.
- 2. Control the twist by setting the DTMFh\_lev and DTMFl\_lev registers to specify the transmit levels of the High tone and the Low tone, respectively.
- 3. Set up the digit to be dialed in ToneStatus bits 3–0 (DIGIT) according to Table 23:

**Table 23. Tone Dialing** 

| Digit | Value |
|-------|-------|
| 0     | 0     |
| 1     | 1     |
| 2     | 2     |
| 3     | 3     |
| 4     | 4     |
| 5     | 5     |
| 6     | 6     |
| 7     | 7     |
| 8     | 8     |
| 9     | 9     |
| *     | 10    |
| #     | 11    |
| A     | 12    |
| В     | 13    |
| С     | 14    |
| D     | 15    |

- 1. For continuous operation, set RAM Control and Status register bit 3 (RTSP) to 1 to start transmitting the DTMF tone, and to 0 to stop.
- 2. For timed operation, set RAM Control and Status register bit 3 (RTSP) to 1 to dial the digit. The data pump sets Modem Status register bit 4 (DPBUSY) to 1 while it dials the digit. Set RAM Control and Status register bit 3 (RTSP) to 0

after the digit has been dialed. The data pump sets Modem Status register bit 4 (DPBUSY) to 0 when the dial sequence is completed.

- 3. To dial additional digits, repeat the procedure starting at step 3.
- 4. When dialing is complete, set Configuration register bits 6-0 (MODE) to 0 (STANDBY).

The Z02922 data pump exhibits limited maximum output power. This feature applies not only to the data mode, but also to DTMF and other tone generation. During DTMF or tone generation, if the sum of the transmit levels programmed into DTMFh\_lev and DTMFl\_lev exceeds 30720 (0x7800) the data pump may not transmit the tones.

When transmitting DTMF with a required twist (the power difference between high and low bands), use this formula to determine the maximum DTMF transmit levels where x is the DTMF low band ( $DTMFI\_lev$ ) transmit level in dBm, and x+b is the DTMF high band ( $DTMFh\_lev$ ) transmit level in dBm (b is the twist in dBm):

$$10^{(x/20)} + 10^{((x+b)/20)} = 30720/32768$$

The values for maximum transmit levels (*DTMFI\_lev* + *DTMFh\_lev* = 30720) at common twist values appear in the following table:

| DTMFI_lev | DTMFh_lev | x     | x+b   | b |  |
|-----------|-----------|-------|-------|---|--|
| 14,477    | 16,243    | -7.10 | -6.10 | 1 |  |
| 13,599    | 17,121    | -7.64 | -5.64 | 2 |  |
| 12,733    | 17,987    | -8.21 | -5.21 | 3 |  |

## **Pulse Dialing**

Pulse dialing is similar to timed dialing, with this exception; the tone generated is a cadence of pulses output on the  $\overline{\text{OH}}$  pin and mirrored in RAM location MStatus.OFFHOOK. To implement pulse dialing, follow the instructions for timed tone dialing, except:

- Select PULSE instead of TONE DIAL mode by setting the ToneStatus register bit 4 (TONEDIAL) to 0. Setting bit 4 to 1 has no effect. Pulse dialing is always timed.
- 2. After setting Configuration register bits 6-0 (MODE) to 3 (DIAL), set Seq1Count, Seq2Count, and Seq3Count to the required make and break times, pausing after each digit is dialed. For North American applications requiring a 100 msec cadence, a 39%/61% make/break ratio, and a 0.75 second pause, set locations Seq1Count to 024AH, Seq2Count to 0176h, and Seq3Count to 01C20h.



#### **Manual Handshake Procedures**

The V.22bis data pump software allows the Host to control every aspect of the handshake procedure. The Host instructs the data pump which signal to send at which time. The data pump sets status bits when it receives signals from the remote modem.

The Host begins a manual handshake by setting Configuration register bit 10 (MCUCTRL) to 1 to prevent the data pump from transmitting its own handshake signals.

The Host monitors the receive signal status bits in location Trnctrl and transmits its own responding signals by setting Training Control register bits 2-0 (TXCTRL) transmits the values described in Table 24.

**Table 24. Signal Transmit Values** 

| Trnctrl Value | Signal Transmitted            |
|---------------|-------------------------------|
| 0             | Silence                       |
| 1             | 1200 bps Unscrambled Binary 1 |
| 2             | S1                            |
| 3             | 1200 bps Scrambled Binary 1   |
| 4             | 2400 bps Scrambled Binary 1   |
| 5             | 1200 bps data mode or FSK     |
| 6             | 2400 bps data mode            |
| 7             | 2225 Hz tone                  |

In Table 25, certain acronyms are used to denote the various V.22bis handshake signals. These are:

**Table 25. Handshake Acronyms** 

| Name | Meaning              |
|------|----------------------|
| USB1 | Unscrambled Binary 1 |
| SB1  | Scrambled Binary 1   |
| S1   | S1 Signal            |

#### **Originating Modem**

- 1. Take the telephone line off-hook and dial.
- 2. Program the discrete tone detectors and the biquad tone detectors for answer tones (2100 Hz) and call-progress tones (200-600 Hz). Look for both the

- answer tone and call-progress tones (such as busy tones, ring back and so on).
- 3. At receiving the 2100 Hz answer tone, set Configuration register bits 6-0 (MODE) to 4409H (V.22, V.22bis originate, manual handshake).
- 4. Wait for Training Control register bit 5 (USB1DET) to become 1 (USB1 detected) continuously for 155 msec.
- 5. Wait for 456 msec.
- 6. Set Training Control register bits 2-0 (TXCTRL) to 2 (transmit S1 signal) for 100 msec.
- 7. Set Training Control register bits 2-0 (TXCTRL) to 3 (transmit SB1), and inspect Trnctrl BIT 6 (S1DET) and Trnctrl bit 7 (SB1DET) repeatedly for either a received S1 signal or SB1. If SB1 is received for 270 msec, proceed to step 11. If S1 is received, wait for the S1 to end. Proceed to wait for an additional 450 msec.
- 8. Set Trnctrl bit 3 (V22BIS) to 1 (force a 16-way receive decision). Wait for 150 msec.
- 9. Set Training Control register bits 2-0 (TXCTRL) to 4 (transmit SB1 at 2400 bps). Wait for 200 msec.
- 10. Set Training Control register bits 2-0 (TXCTRL) to 6 (2400 bps data mode). Data is now transmitted and received at 2400 bps.
- 11. In step 7, if SB1 is detected instead of the S1 signal, wait for 765 msec. Proceed to set Training Control register bits 2-0 (TXCTRL)=5 (1200 bps data mode). Data is now being transmitted and received at 1200 bps.

## **Answering Modem**

- 1. At a ring signal or a command from the Host, take the phone off-hook and transmit silence for 1.8 to 2.5 seconds.
- 2. If required, use the tone generators to transmit a 2100 Hz tone for 2.6 to 4 seconds. This tone is the V.25 answer tone.
- 3. Set Configuration register bits 6-0 (MODE) to 0 (STANDBY) and transmit silence for 75 msec.
- 4. Set Configuration register bits 6-0 (MODE) to 8 (answer mode, manual handshake). After setting Config, the Host should be prepared to receive data from the remote modem. The data pump holds the received data to marks (that is, receives nothing) until the modem is able to receive data from the remote modem.
- 5. Set Training Control register bits 2–0 (TXCTRL) to 1 (transmit USB1).

- Inspect Trnctrl bit 6 (S1DET) and Trnctrl bit 7 (SB1DET) repeatedly for either a
  received S1 signal or SB1. If SB1 is received continuously for 270 msec,
  proceed to step 12. If an S1 signal is received (Trnctrl bit 7 (S1DET) to 1) wait
  for the S1 to end.
- 7. Set Training Control register bits 2–0 (TXCTRL) to 2 (transmit S1 signal) for 100 msec.
- 8. Set Training Control register bits 2–0 (TXCTRL) to 3 (transmit SB1) for 350 msec.
- 9. Set Trnctrl bit 3 (V22BIS) to 1 (force 16-way receive decisions), and wait for 150 msec.
- 10. Set Training Control register bits 2?0 (TXCTRL) to 4 (transmit SB1 at 2400 bps), and wait for 200 msec.
- 11. Set Training Control register bits 2–0 (TXCTRL) to 6 (2400 bps data mode). Data is now being transmitted and received at 2400 bps.
- 12. If in step 6, SB1 is received instead of an S1 signal, set Training Control register bits 2–0 (TXCTRL to 3 (transmit SB1) for 765 msec. Then, set Training Control register bits 2–0 (TXCTRL) to 5 (1200 bps data mode). Data is now transmitted and received at 1200 bps.

## Making a V.22BIS Connection

In the following example, all timing is performed by the Host.

## **Originating Modem**

- 1. Take the telephone line off-hook and dial.
- 2. Program the discrete tone detectors and the biquad tone detectors for answer tones (2100 Hz) and call-progress tones (200–600 Hz). Look for the answer tone and call-progress tones (busy tones and ring back).
- 3. At receiving the 2100 Hz answer tone, set Configuration register bits 6–0 (MODE) to 4008h (V.22bis originate). After setting Configuration register bits 6–0 (MODE), the Host should be prepared to receive data from the remote modem. The data pump holds the received data to marks (receives nothing) until the modem is able to receive data from the remote modem.
- 4. When the data pump establishes a V.22bis connection, and is ready to transmit data to the remote modem, it sets Reg5, Modem Status bit 1 (CDET) to 1. Data may now be transmitted or received between the modems.

#### **Answering Modem**

- 1. At a ring signal or command from the terminal, take the phone off-hook and transmit silence for 1.8-2.5 seconds.
- 2. If required, use the tone generators to transmit a 2100 Hz tone for 2.6–4 seconds. This tone is the V.25 answer tone.
- 3. Set Configuration register bits 6-0 (MODE)=0 (STANDBY) and transmit silence for 75 msec.
- 4. Set Configuration register bits 6-0 (MODE) to 8 (V.22bis answer). After setting Configuration register bits 6–0 (MODE), the Host is prepared to receive data from the remote modem. The data pump holds the received data to marks (receives nothing) until the modem is able to receive data from the remote modem.
- 5. When the data pump establishes a V.22bis connection, and is ready to transmit data to the remote modem, it sets Reg5, bit 1 (CDET) to 1. Data may now be transmitted or received between the modems.
- Notes: 1. The data pump sets Reg5 bit 1 (CDET) to 0 during carrier dropouts, retrains, and when the remote modem hangs up the telephone line. Depending on the data mode, the Host may use Reg5 bit 1 (CDET), Reg5 bit 2 (RTRND), Data Pump Miscellaneous Control register bit 4 (EQE), EQMlev and EQMMaxThresh to determine when the remote modem has initiated a retrain, or has hung up the telephone line.
  - 2. During 2400 bps V.22bis data mode, the Host may use Dpctrl.EQE and EQMMaxThresh or EQMley, to determine when to initiate a retrain (see MStatus bit 11 RETRAIN) to improve the quality of the connection.

## **Using HDLC**

The data pump includes HDLC firmware operating in all data modes. The HDLC firmware performs all the necessary operations to frame Host-supplied data into HDLC format, including automatic opening and closing flag generation, zero insertion and deletion, flag and abort detection, and CRC checksum computation and checking.

#### **HDLC Operation**

During HDLC operation, the data pump frames Host-supplied asynchronous data into a synchronous data stream in the transmitter, and extracts the same asynchronous data from the received synchronous data stream in the receiver. The inclusion of 16-bit cyclic redundancy check (CRC) information in the frames allows the receiving Host to check whether the data has been correctly received.

HDLC data is sent in frames. A frame consists of a number of bytes, each composed of 8 data bits. A frame contains an opening flag, frame data bytes, two CRC checksum bytes, and a closing flag, respectively. Opening flags and closing flags indicate the start and the end of a frame, respectively.

A flag, byte value 07EH, is one of two HDLC control symbols. The other is an abort, which is any sequence of consecutive binary 1s more than six bits long. If the frames do not use the bandwidth of the data mode (for example, when there is no Host data to transmit), the modem fills the remaining bandwidth by sending flags between frames.

Frame data bytes for transmission are supplied by the Host to the data pump's DATAP register. These bytes are modified by the data pump to ensure that no more than five consecutive binary 1 bits are sent. To accomplish this modification, the transmitting modem inserts a single 0 bit after every five consecutive binary 1 bits in the Host supplied data. This zero insertion process allows the receiving modem's data pump to distinguish between frame data, flags, and aborts. The receiving modem's data pump uses a zero deletion process to remove each inserted 0 bit before returning the data to the receiving modem's Host.

When a frame is to be closed, the frame's two CRC checksum bytes are sent immediately following the frame data. The CRC checksum is computed without the inserted os. The frame's closing flag is transmitted following the CRC. This flag may also serve as the opening flag of the next frame, which saves bandwidth.

## **Enabling HDLC Operation**

The data pump's HDLC firmware is disabled at power-up and any reset, and can be enabled only in parallel mode (Reg4 bit 4 TPDM to 1). To enable HDLC, set Bufctrl bit 7 HDLC to 1, and bits 8–15 of Bufctrl to 0 prior to beginning data mode operation. The Host reads register DATAP before starting data mode to clear DATAP.

These examples demonstrate the use of the data pump in parallel mode to transmit and receive HDLC data frames. The examples assume that the data pump has just been put in data mode and HDLC operation is enabled. The data to be sent or received is the sequence of N bytes {Byte1-ByteN}, where Byte1 is sent (or received) first.

#### **Transmitting**

- 1. When Reg5 bit 5 (TXI) is 1, write Byte1 to DATAP. Repeat this step for each byte to be transmitted. If Reg4 bit 7 (TXIE) is 1, the data pump generates an interrupt when it is ready to transmit the next byte, for example, when the byte sets Reg5 bit 5 (TXI) to 1.
- 2. When the last byte, ByteN, has been sent, wait for the data pump to set Req7 bit 2 (TEND) to 1. This function indicates that the data pump has closed the current frame. The data pump now computes and transmits the CRC checksum and closing flag for the frame. The data pump does not set Reg7 bit 2 (TEND) to 1 until at least 8 bit times after it has set Reg4 bit 6 (TXI) to 1. indicating the data pump is ready to transmit another data byte. To transmit another frame, repeat steps 1-2.
- 3. When the data pump begins sending the frame's closing flag, it sets Reg7 bit 2 (TEND) to 0. Transmission of the frame is complete 8 bit times after the data pump sets Reg7 bit 2 (TEND) to 0.

#### Receiving

- 1. Prepare to receive a new frame.
- 2. When Reg5 bit 6 (RXI) is 1, the data pump has received a byte. First read register Reg7, followed by DATAP. Register 7 is read first, because the data pump may change it at any time after DATAP is read. If Reg4 bit 6 (RXIE) is 1, the data pump generates an interrupt when it sets Reg5 bit 6 (RXI) to 1.
- 3. Act on the value of Reg7 read in step 2 as follows:
  - a.) If bit 1 (RXERROR) is 0 and bit 0 (EOF) is 0, then the DATAP value read in step 2 is an HDLC frame byte. Repeat step 2 to receive all remaining frame bytes.
  - b.) If bit 1 (RXERROR) is 0 and bit 0 (EOF) is 1, then an HDLC frame with a correct checksum has been received. If Byte1-ByteN+3 were read, with ByteN+3 being the DATAP value just read, then the two previous bytes (ByteN+1 and ByteN+2), are the frame checksum bytes; the remaining bytes (Byte1-ByteN) are the frame data bytes. Continue from step 1 to receive the next frame. If bit 1 (RXERROR) is 1, discard any received frame bytes and continue from step 1 to receive the next frame.
  - c.) If DATAP was OFF, an HDLC abort sequence was received. If DATAP was 07EH, an HDLC frame with an incorrect checksum was received.

## Data Pump FIRMWARE Version Number and Part Number

The data pump code version can be obtained any time the RAM location Configuration register bits 6–0 (MODE) is set to 0. The data pump writes the part number to data pump RAM location 0 and the code version number to the DATAP register. To obtain the version and part number from the data pump, the following steps must be performed:

- 1. Set Configuration register bits 6-0 (MODE) to 0 (standby), then read location Config to provide the data pump enough time to begin standby operation.
- 2. Read the DATAP register. This register returns the code release version number (an 8 bit value, for example, 030h indicates version 30).
- 3. Read RAM location o. This location returns the part number (for example, 02922h for a Z02922 part).

## Sleep Mode

The data pump incorporates a low-power sleep mode. In this mode, the data pump clock is shut down, effectively stopping the part. To enter SLEEP mode, the controller can set Configuration register bits 6–0 (MODE) to mode 7. To exit sleep mode, the controller can either reset the data pump (asserting the RESET signal) or write any value to the DATAP register. The Host should then wait at least 2 msec before accessing the data pump registers.

#### V.29 Quick Connect Handshake

The data pump provides a V.29 Quick Connect mode. This mode is a half duplex synchronous 9600 bps modulation scheme, allowing the Host to change the direction of the data flow quickly. When used with a suitable Host data transfer protocol, it can provide a fast pseudo full duplex channel.

The data pump characterizes the telephone line connection by performing a long training sequence before the first exchange of data in each direction. Subsequent training sequences are quicker because they make use of characteristics determined during the previous long training sequence.

V.29 Quick Connect is a half duplex mode. Only one modem transmits a carrier at any given time. Whenever training is performed, both modems must be set to perform the same type of train, either long or short.

This example assumes that a telephone connection has been established, the Host is using parallel mode, and the Host controls the data pump's RTS through RAM Control and Status register bit 3 (RTSP). The description of register RAM

Control and Status register bit 3 (RTSP) explains the Host's options for controlling the data pump's RTS signal.

#### To Transmit

- 1. Before transmitting for the first time in each direction (in each modem) after a telephone connection has been established, set Dpctrl bit 13 (TXSTRN) to 0 for a long train. For subsequent short retrains, set Dpctrl bit 13 (TXSTRN) to 1. Then set Configuration register bits 6–0 (MODE) to 020h (9600 bps V.29) or 021h (7200 bps V.29). Then set RAM Control and Status register bit 3 (RTSP) to 1 to cause the data pump to begin transmission.
- 2. Set Configuration register bit 12 (ECHOPRTEN) and Configuration register bit 12 (ECHOPRTLEN) at the same time as Configuration register bits 6–0 (MODE), to transmit an echo protect tone if required.
- 3. Inspect Reg5 bit 1 (CDET). When Reg5 bit 1 (CDET) is 1, the Host may begin transmitting data. If parallel mode transmit interrupts are required, set Reg5 bit 7 (TXIE) to 1.
- 4. When required, set RAM Control and Status register bit 3 (RTSP) to 0 to end transmission. Wait for Modem Status register bit 4 (DPBUSY) to become 0 to indicate the data pump has completed transmission before beginning receiving or hanging up the telephone line.

#### To Receive

- 1. Before receiving for the first time in each direction (in each modem) after a telephone connection has been established, set Dpctrl bit 12 (RXSTRN) to 0. Then set Configuration register bits 6–0 (MODE) to 020h (9600 bps V.29) or 021h (7200 bps V.29). Set RAM Control and Status register bit 3 (RTSP) to 0 to cause the data pump to begin reception.
- Inspect Reg5 bit 1 (CDET). When Reg5 bit 1 (CDET) is 1, the Host may begin receiving data. If parallel mode transmit interrupts are required, set Reg5 bit 6 (TXIE) to 1.
- 3. Receive data for at least 50 msec, then set Dpctrl bit 12 (RXSTRN) to 1 to cause the data pump to receive a shortened subsequent retrain sequences. Do not set Dpctrl bit 12 (RXSTRN) to 0 between trains or another long train must be executed even if Dpctrl bit 12 (RXSTRN) is restored to 1 before the next train.
- 4. When the data pump loses carrier, it sets Reg5 bit 1 (CDET) to 0. Wait for Reg5 bit 1 (CDET) continuously for at least 50 msec before assuming

reception has ended. After reception has ended, the Host may switch the data pump to begin transmitting, or hang up the telephone line.

#### V.29 Handshake

The data pump also provides a standard ITU V.29 mode. This mode is a half duplex synchronous 9600 bps/ 7200 bps modulation scheme, allowing the Host to change the direction of the data flow quickly. When used with a suitable Host data transfer protocol, it can provide a fast pseudo full-duplex channel.

This example assumes that a telephone connection has been established, the Host is using parallel mode, and the Host controls the data pump's RTS through RAM Control and Status register bit 3 (RTSP). The description of register RAM Control and Status register bit 3 (RTSP) explains the Host's options for controlling the data pump's RTS signal.

#### To Transmit

- After a telephone connection has been established, set Dpctrl bit 12 (TXSTRN) to 0. Then set Configuration register bits 6–0 (MODE) to 020h (9600 bps V.29) or 021h (7200 bps V.29). Then set RAM Control and Status register bit 3 (RTSP) to 1 to cause the data pump to begin transmission.
- 2. Set Configuration register bit 12 (ECHOPRTEN) and Configuration register bit 12 (ECHOPRTEN) at the same time as Configuration register bits 6–0 (MODE), to transmit an echo protect tone if required.
- 3. Inspect Reg5 bit 1 (CDET). When Reg5 bit 1 (CDET) is 1, the Host may begin transmitting data. If parallel mode transmit interrupts are required, set Reg5 bit 7 (TXIE) to 1.
- 4. When required, set RAM Control and Status register bit 3 (RTSP) to 0 to end transmission. Wait for Modem Status register bit 4 (DPBUSY) to 0 to indicate the data pump has completed transmission before beginning receiving or hanging up the telephone line.

#### To Receive

After a telephone connection has been established, set Dpctrl bit 12 (RXSTRN) to 0. Proceed to set Configuration register bits 6–0 (MODE) to 020H (9600 bps V.29) or 021H (7200 bps V.29). Set RAM Control and Status register bit 3 (RTSP) to to cause the data pump to begin reception.

- 2. Inspect Reg5 bit 1 (CDET). When Reg5 bit 1 (CDET) is 1, the Host may begin receiving data. If parallel mode transmit interrupts are required, set Reg5 bit 7 (TXIE) to 1.
- 3. When the data pump loses carrier, it sets Reg5 bit 1 (CDET) to 0. Wait for Reg5 bit 1 (CDET) continuously for at least 50 msec before assuming reception has ended. After reception has ended, the Host may switch the data pump to begin transmitting, or hang up the telephone line.

## **Typical Performance Data**

The Bit Error Rate (BER) and Block Error Rate (BLER) curves in Figure 12 and Figure 13 represent typical performance over a variety of signal to noise conditions (SNR).



Figure 12. V.29 Typical Performance Data

Note: Modems usually exhibit lower bit error rates receiving in the low band as opposed to the high band.

When an analog link is made, the Adaptive Equalizer (AEQ) is frozen. The noise level is then increased without making new links. These tests were conducted using a Consultronics TCS500 Telephone Line Simulator, and a Hewlett Packard 4951B protocol analyzer/BERT tester under the conditions described in Table 26.

**Table 26. Performance Testing Conditions** 

| Line Simulation       | Flat                          |
|-----------------------|-------------------------------|
| Transmit Level        | –10 dBm                       |
| Receive Level         | –16.0 dBm                     |
| Data Transmitted      | 511 Pseudo-Random Pattern     |
| Number of Bits Sent   | 1,000,000                     |
| Number of Blocks Sent | 1,000                         |
| Bits per Block        | 1,000                         |
| AEQ                   | Frozen after Link Establishes |
| Noise Calibration     | C-Message                     |
|                       |                               |

# $\mathbb{Z}$



Figure 13. Typical Performance Data

# $\mathbb{Z}$







Figure 14. Example Modem Using Z02922 and a Z189 microcontroller



## **Example DAA**

Figure 15 is an example DAA configuration for North America. Isolation transformer, T1, couples the primary (line) and secondary (modem) sides, while providing high- voltage isolation. This wet transformer (allowing DC current) simplifies the circuit, while reducing the cost of the DAA.

On the Secondary side, the transmit (TxA+ and TxA-) and receive (RxA+ and RxA-), are combined in the 4-wire to 2-wire hybrid circuit. This hybrid can be either passive or active. The more complex active hybrid allows operation to lower signal levels. It cancels out most of the transmit signal from the receive signal.

On the Primary side, the off-hook relay switches the phone line between a local handset (PHONE) or the modem. The ring detect circuit consists of DC blocking capacitor C4, current limiting resistor R2, zener diodes CR3 and CR4, optocoupler U3, and its reverse protection diode D3. Protection elements RV1, F1, C1, and C2 (and transformer T1's isolation) provide higher voltage capability for approval in some foreign markets. C1 and C2, for example, may must be replaced by Metal Oxide Varistors (MOV's) or Gas Discharge Tubes (GDTs). The shunt relay reduces the DAA impedance during pulse dialing. This operation is required for certain country approvals.



Figure 15. Example DAA

#### **EYE PATTERN CIRCUIT**

Figure 1 is a typical eye pattern circuit for the Z02922. The Z02922 Eye Pattern port consists of 3 signals:

- Data (EYEOUT): The most significant and least significant bytes of this 16-bit word are the X and Y coordinates respectively for the eye pattern display. Each byte is most significant bit first.
- Clock (EYECLK): Data is set on the rising edge of the EYECLK, and should be read on the falling edge.
- Strobe (EYESTB): This signal is active Low when the data is valid.

Data is shifted through a pair of 8 bit serial-in parallel-out shift registers (74HC594) in response to the falling edge of EYECLK, then latched into a pair of 8-bit DACs on the rising edge of EYESTB. The output of these DACs can be viewed on an oscilloscope in X–Y mode to see the received signal quality.



Figure 1. Eye Pattern Circuit



## **Package Information**



|        | MILLIMETER |       | INCH  |       |
|--------|------------|-------|-------|-------|
| SYMBOL | MIN        | MAX   | MIN   | MAX   |
| А      | 4.27       | 4.57  | 0.168 | 0.180 |
| A1     | 2.41       | 2.92  | 0.095 | 0.115 |
| D/E    | 17.40      | 17.65 | 0.685 | 0.695 |
| D1/E1  | 16.51      | 16.66 | 0.650 | 0.656 |
| D2     | 15.24      | 16.00 | 0.600 | 0.630 |
| e      | 1.27 BSC   |       | 0.050 | BSC   |

NOTES:

- 1. CONTROLLING DIMENSION : INCH 2. LEADS ARE COPLANAR WITHIN 0.004".
- 3. DIMENSION :  $\underline{\mathsf{MM}}$ INCH

Figure 16. 44-Lead PLCC Package Diagram





Figure 17. 44-Pin LQFP Package Diagram

## **ORDERING INFORMATION**

Z02922

12.288 MHz

44-Pin PLCC

| ROM Code Version 0x42 | Z0292212VSCR3910 |  |
|-----------------------|------------------|--|
| ROM Code Version 0X3A | Z0292212VSCR3796 |  |



Refer to the Z02922 Product Update for the software differences between the two ROM codes versions. The Product Update also lists the workarounds for Ver. 0x3A of the ROM Code.

For fast results, contact your local ZiLOG sales office for assistance in ordering the part required.

### **CODES**

| Speed         | 12=12.288 MHz                                                                                                |
|---------------|--------------------------------------------------------------------------------------------------------------|
| Package       | V=Plastic Leaded Chip Carrier                                                                                |
| Temperature   | S=0°C to +70°C                                                                                               |
| Environmental | C = Plastic Standard                                                                                         |
| ROM Code      | R3910 = ROM code number 3910 (ROM code Version 0x42)<br>R3796 = ROM code number 3796 (ROM code Version 0x3A) |

### **Example**



## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

ZiLOG:

Z0292212VSGR3910