

#### **FEATURES**

- World's most cost-effective 32-bit DSP featuring Dolby<sup>®</sup> Volume and Audistry<sup>®</sup> by Dolby
  - Supports native processing at input Fs up to 48kHz
  - Single download image enables support for 32 KHz, 44.1 kHz, and 48 kHz audio input
- ☐ CS48DV2B supports up to 2.0 channels of audio input and up to 2.1 channels of output
- ☐ Enables concurrent processing features beyond Dolby Volume including Tone Control, Multiband Parametric EQ, Bass Management, Delays.
- ☐ Configurable Serial Audio Inputs/Outputs
  - Configurable for all input/output digital audio types (I<sup>2</sup>S/LJ/RJ)
  - 32-bit data path delivers uncompromised dynamic range
  - 192 kHz capable integrated S/PDIF transmitter
  - DAO can operate in master or slave mode (SCLK & LRCLK)
- ☐ Integrated Clock Manager/PLL
  - Capable of operating from a wide variety of external crystals or external oscillators
- ☐ Slave Host Boot Capability via Serial Interface
  - SPI<sup>™</sup> interface capable of running up to 25 MHz during run time
- ☐ 1.8V Core and 3.3V I/O that is tolerant to 5V input
- Low-power Mode enabled
  - Energy Star<sup>®</sup> Design Compliance Capability via lowpower mode, 268 µW in Standby mode

The new CS48DV2B supports a host of signal processing applications concurrently, including the mass production-ready Dolby Volume solution. See Section 3. for details about firmware concurrency on the CS48DV2B. The target applications for the CS48DV2B DSP are:

- Digital Televisions
- Soundbars / DTVs with Integrated Soundbars
- PMD/iPod<sup>®</sup> Docking Stations
- Automotive Head Units
- Automotive Outboard Amplifiers
- Blu-ray Disc<sup>®</sup> & DVD Receivers / HTiBs
- PC Speakers

All of these applications and many more that use volume control and are subject to playback from sources that do not have consistent volume levels will benefit from the CS48DV2B Dolby Volume solution.





#### **Ordering Information:**

See page 21 for ordering information.





## **Contacting Cirrus Logic Support**

For all product questions and inquiries contact a Cirrus Logic Sales Representative. To find the one nearest to you go to <a href="https://www.cirrus.com">www.cirrus.com</a>.

#### IMPORTANT NOTICE

Cirrus Logic, Inc. and its subsidiaries ("Cirrus") believe that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided "AS IS" without warranty of any kind (express or implied). Customers are advised to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. No responsibility is assumed by Cirrus for the use of this information, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. This document is the property of Cirrus and by furnishing this information, Cirrus grants no license, express or implied under any patents, mask work rights, copyrights, trademarks, trade secrets or other intellectual property rights. Cirrus owns the copyrights associated with the information contained herein and gives consent for copies to be made of the information only for use within your organization with respect to Cirrus integrated circuits or other products of Cirrus. This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, AUTOMOTIVE SAFETY OR SECURITY DEVICES, LIFE SUPPORT PRODUCTS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF CIRRUS PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

Cirrus Logic, Cirrus, the Cirrus Logic logo designs, DSP Composer is a trademarks of Cirrus Logic, Inc. All other brand and product names in this document may be trademarks or service marks of their respective owners.

Dolby, Audistry, and the sound shell logo are registered trademarks of Dolby Laboratories. Supply of an implementation of Dolby Technology does not convey a license nor imply a right under any patent, or any other industrial or Intellectual Property Right of Dolby Laboratories, to use the Implementation in any finished end-user or ready-to-use final product. It is hereby notified that a license for such use is required from Dolby Laboratories.

SPI is a trademark of Motorola, Inc.

I<sup>2</sup>C is a registered trademark of Philips Semiconductor.

iPod is a registered trademark of Apple Computer, Inc.

Blu-ray Disc is a registered trademark of SONY KABUSHIKI KAISHA CORPORATION.

Energy Star is a registered trademark of the Environmental Protection Agency, a federal agency of the United States government.



# **Table of Contents**

| 5  |
|----|
|    |
| _  |
| 6  |
| 7  |
| 7  |
| 7  |
| 7  |
| 8  |
| 8  |
| 8  |
| 8  |
| 8  |
| 8  |
| 9  |
| 9  |
| 9  |
| 9  |
|    |
|    |
|    |
| 10 |
|    |
|    |
|    |
| 11 |
|    |
|    |
|    |
|    |
|    |
|    |
|    |
|    |
|    |
|    |
|    |
|    |
|    |
|    |
|    |



# **List of Figures**

| Figure 1. RESET Timing                                                          | 12 |
|---------------------------------------------------------------------------------|----|
| Figure 2. XTI Timing                                                            | 12 |
| Figure 3. Serial Control Port - SPI Slave Mode Timing                           | 14 |
| Figure 4. Serial Control Port - SPI Master Mode Timing                          | 15 |
| Figure 5. Serial Control Port - I <sup>2</sup> C Slave Mode Timing              |    |
| Figure 6. Serial Control Port - I <sup>2</sup> C Master Mode Timing             |    |
| Figure 7. Digital Audio Input (DAI) Port Timing Diagram                         |    |
| Figure 8. Direct Stream Digital - Serial Audio Input Timing                     |    |
| Figure 9. Digital Audio Output Port Timing, Master Mode                         | 20 |
| Figure 10. Digital Audio Output Timing, Slave Mode (Relationship LRCLK to SCLK) | 20 |
| Figure 11. CS48DV2B 48-Pin LQFP Pinout Diagram                                  | 23 |
| Figure 12. 48-Pin LQFP Package Drawing                                          |    |
|                                                                                 |    |
| List of Tables                                                                  |    |
| Table 1. CS48DV2B DSP Related Documentation                                     |    |
| Table 2. Device and Firmware Selection Guide                                    | 7  |

## 1. Documentation Strategy

The CS48DV2B Data Sheet describes CS48DV2B multichannel audio processors. This document should be used in conjunction with the following documents when evaluating or designing a system around the CS48DV2B processors.

Table 1. CS48DV2B DSP Related Documentation

| Document Name                                                              | Description                                                                                                                |
|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| CS48DV2B Data Sheet                                                        | This document                                                                                                              |
| CS485xx Family Hardware User's Manual                                      | Includes detailed system design information including Typical Connection Diagrams, Boot-Procedures, Pin Descriptions, etc. |
| AN298 - CS485xx Family Firmware User's Manual                              | Includes detailed firmware design information including signal processing flow diagrams and control API information        |
| DSP Composer User's Manual                                                 | Includes detailed configuration and usage information for the GUI development tool.                                        |
| AN298VPMA, Audistry® by Dolby®"                                            | Describes API used to control the Audistry firmware module.                                                                |
| AN298PPMN, Dolby® Volume Firmware User's<br>Manual for the CS48DV2x Family | Describes API used to control the Dolby Volume firmware module.                                                            |

The scope of the *CS48DV2B Data Sheet* is primarily the hardware specifications of the CS48DV2B devices. This includes hardware functionality, characteristic data, pinout, and packaging information.

The intended audience for the CS48DV2B Data Sheet is the system PCB designer, MCU programmer, and the quality control engineer.

### 2. Overview

The CS48DV2B DSP is designed to provide high-performance post-processing and mixing of digital audio. The dual clock domain provided on the PCM inputs allows for the mixing of audio streams with different sampling frequencies. The low-power standby preserves battery life for applications which are always on, but not necessarily processing audio, such as automotive audio systems.

The CS48DV2B supports dual input clock domains and dual audio processing paths. The CS48DV2B is available in a 48-pin QFP package. Please refer to Table 2 on page 7 for the input, output, firmware features of each device.

### 2.1 Licensing

Licenses are required for all of the 3<sup>rd</sup> party audio processing algorithms listed in Section 3. Please contact your local Cirrus Logic Sales representative for more information.



## 3. Code Overlays

The suite of software available for the CS48DV2B DSP consists of an operating system (OS) and a library of overlays. The overlays have been divided into three main groups called Matrix-processors, Virtualizer-processors, and Post-processors. All software components are defined below:

- OS/Kernel Encompasses all non-audio processing tasks, including loading data from external memory, processing host messages, calling audio-processing subroutines, error concealment, etc.
- 2. Matrix-processor- Any Module that performs a matrix decode on PCM data to produce more output channels than input channels (2⇒n channels). Examples are Dolby<sup>®</sup> Pro Logic<sup>®</sup> IIx and DTS Neo:6<sup>™</sup>. Generally speaking, these modules increase the number of valid channels in the audio I/O buffer.
- 3. Virtualizer-processor Any module that encodes PCM data into fewer output channels than input channels (n⇒2 channels) with the effect of providing "phantom" speakers to represent the physical audio channels that were eliminated. Examples are Dolby Headphone<sup>®</sup> and Dolby<sup>®</sup> Virtual Speaker<sup>®</sup>. Generally speaking, these modules reduce the number of valid channels in the audio I/O buffer.
- 4. Post-processors Any module that processes audio I/O buffer PCM data in-place after the matrix- or virtualizer-processors. Examples are the Dolby Volume and Audistry by Dolby firmware, bass management, audio manager, tone control, EQ, delay, and customer-specific effects

The bulk of each overlay is stored in ROM within the CS48DV2B, but a small image is required to configure the overlays and boot the DSP. This small image can either be stored in an external serial FLASH/EEPROM, or downloaded via a host controller through the SPI<sup>TM</sup>/I<sup>2</sup>C® serial port.

The overlay structure reduces the time required to reconfigure the DSP when a processing change is requested. Each overlay can be reloaded independently without disturbing the other overlays. For example, when a new matrix-processor is selected, the OS, virtualizer-, and post-processors do not need to be reloaded — only the new matrix-processor. This fact is also true for the other overlays.

Table 2 lists the firmware available based on device selection. Please refer to AN298, *CS485xx Firmware User's Manual* for the latest listing of application codes and Cirrus Framework™ modules available.



| Devices                      | Availability      | Suggested Applications                                                                                                                                                   | Specific Features                                                                                                                                                                                                                                           |
|------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS48DV2B-CQZ<br>CS48DV2B-DQZ | In Production Now | Digital TV     Portable Audio     Docking Station     Portable DVD     Players     Multimedia PC     Speakers     Soundbars     Automotive     Entertainment     Systems | <ul> <li>2.1 channels of audio input and 2.1 channels of PCM audio output.</li> <li>512 FFT Window, 20-Bands/Channel</li> <li>Dolby Volume Native Processing of the following Fs:  <ul> <li>32 kHz</li> <li>44.1 kHz</li> <li>48 kHz</li> </ul> </li> </ul> |

Table 2. Device and Firmware Selection Guide

### 4. Hardware Functional Description

#### 4.1 DSP Core

The CS48DV2B DSPs are single-core DSP with separate X and Y data and P code memory spaces. The DSP core is a high-performance, 32-bit, user-programmable, fixed-point DSP that is capable of performing two multiply-and-accumulate (MAC) operations per clock cycle. The DSP core has eight 72-bit accumulators, four X- and four Y-data registers, and 12 index registers.

The DSP core is coupled to a flexible DMA engine. The DMA engine can move data between peripherals such as the serial control port (SCP), digital audio input (DAI) and digital audio output (DAO), or any DSP core memory, all without the intervention of the DSP. The DMA engine off loads data move instructions from the DSP core, leaving more MIPS available for signal processing instructions.

CS48DV2B functionality is controlled by application codes that are stored in on-board ROM or downloaded to the CS48DV2B from a host controller or external serial FLASH/EEPROM.

Users can develop their applications using DSP Composer to create the processing chain and then compile the image into a series of commands that are sent to the CS48DV2B through the SCP. The processing application can either load modules (matrix-processors, virtualizers, post-processors) from the DSPs on-board ROM, or custom firmware can be downloaded through the SCP.

The CS48DV2B is suitable for a variety of audio post-processing applications such as automotive head-ends, automotive amplifiers, and boom boxes.

### 4.1.1 DSP Memory

The DSP core has its own on-chip data and program RAM and ROM and does not require external memory for post-processing applications.

The Y-RAM and P-RAM share a single block of memory that can be configured to make Y and P equal in size, or more memory can be allocated for Y-RAM in 2kword blocks.

#### 4.1.2 DMA Controller

The powerful 8-channel DMA controller can move data between 8 on-chip resources. Each resource has its own arbiter: X, Y, and P RAMs/ROMs and the peripheral bus. Modulo and linear addressing



modes are supported, with flexible start address and increment controls. The service intervals for each DMA channel, as well as up to 6 interrupt events, are programmable.

### 4.2 On-chip DSP Peripherals

#### 4.2.1 Digital Audio Input Port (DAI)

The DAI port supports a wide variety of data input formats at sample rates (Fs) as high as 192 kHz. The port is capable of accepting PCM or DSD formats. Up to 32-bit word lengths are supported. DSD is supported and internally converted to PCM before processing. The DAI also supports a time division multiplexed (TDM) one-line data mode that packs multiple channels of PCM audio input on a single data line. The total number of channels that are possible depends on the ratio of SCLK to LRCLK.

The port has two independent slave-only clock domains. Each data input can be independently assigned to a clock domain. The sample rate of the input clock domains can be determined automatically by the DSP, off-loading the task of monitoring the S/PDIF receiver from the host. A time-stamping feature allows the input data to be sample-rate converted via software.

#### 4.2.2 Digital Audio Output Port (DAO)

DAO port supports PCM resolutions of up to 32-bits. The port supports sample rates (Fs) as high as 192 kHz. The port can be configured as an independent clock domain mastered by the DSP, or as a clock slave if an external MCLK or SCLK/LRCLK source is available. One of the serial audio pins can be re-configured as a S/PDIF transmitter that drives a bi-phase encoded S/PDIF signal (data with embedded clock on a single line).

The DAO also supports a time division multiplexed (TDM) one-line data mode, that packs multiple channels of PCM audio on a single data line.

## 4.2.3 Serial Control Port (I<sup>2</sup>C<sup>®</sup> or SPI™)

The on-chip serial control port is capable of operating as master or slave in either SPI<sup>TM</sup> or I<sup>2</sup>C<sup>®</sup> modes. Master/Slave operation is chosen by mode select pins when the CS48DV2B comes out of Reset. The serial clock pin can support frequencies as high as 25 MHz in SPI mode (SPI clock speed must always be  $\leq$  (F<sub>dclk</sub>/2)). The CS48DV2B serial control port also includes a pin for flow control of the communications interface (SCP\_BSY) and a pin to indicate when the DSP has a message for the host (SCP\_IRQ).

#### 4.2.4 GPIO

Many of the CS48DV2B peripheral pins are multiplexed with GPIO. Each GPIO can be configured as an output, an input, or an input with interrupt. Each input-pin interrupt can be configured as rising edge, falling edge, active-low, or active-high.

#### 4.2.5 PLL-based Clock Generator

The low-jitter PLL generates integer or fractional multiples of a reference frequency which are used to clock the DSP core and peripherals. Through a second PLL divider chain, a dependent clock domain can be output on the DAO port for driving audio converters. The CS48DV2B defaults to running from the external reference frequency and is switched to use the PLL output after overlays have been loaded and configured, either through master boot from an external FLASH or through host control. A built-in crystal oscillator circuit with a buffered output is provided. The buffered output frequency ratio is selectable between 1:1 (default) or 2:1.



#### 4.2.6 Hardware Watchdog Timer

The CS48DV2B has an integrated watchdog timer that acts as a "health" monitor for the DSP. The watchdog timer must be reset by the DSP before the counter expires, or the entire chip is reset. This peripheral ensures that the CS48DV2B will reset itself in the event of a temporary system failure. In stand-alone mode (that is, no host MCU), the DSP will reboot from external FLASH. In slave mode (that is, host MCU present) a GPIO will be used to signal the host that the watchdog has expired and the DSP should be rebooted and re-configured.

### 4.3 DSP I/O Description

#### 4.3.1 Multiplexed Pins

Many of the CS48DV2B pins are multi-functional. For details on pin functionality please refer to the CS485xx Hardware User's Manual.

#### 4.3.2 Termination Requirements

Open-drain pins on the CS48DV2B must be pulled high for proper operation. Please refer to the CS485xx Hardware User's Manual to identify which pins are open-drain and what value of pull-up resistor is required for proper operation.

Mode select pins in the CS48DV2B are used to select the boot mode upon the rising edge from reset. A detailed explanation of termination requirements for each communication mode select pin can be found in the CS485xx Hardware User's Manual.

#### 4.3.3 Pads

The CS48DV2B I/Os operate from the 3.3 V supply and are 5 V tolerant.

### 4.4 Application Code Security

The external program code may be encrypted by the programmer to protect any intellectual property it may contain. A secret, customer-specific key is used to encrypt the program code that is to be stored external to the device. Please contact your local Cirrus representative for details.



## 5. Characteristics and Specifications

Note: All data sheet minimum and maximum timing parameters are guaranteed over the rated voltage and temperature. All data sheet typical parameters are measured under the following conditions: T = 25 °C,

 $C_1 = 20 \text{ pF}$ , VDD = VDDA = 1.8 V, VDDIO = 3.3 V, GNDD = GNDIO = GNDA = 0 V.

### 5.1 Absolute Maximum Ratings

(GNDD = GNDIO = GNDA = 0 V; all voltages with respect to 0V)

| Parameter                                  |              | Symbol            | Min  | Max   | Unit |
|--------------------------------------------|--------------|-------------------|------|-------|------|
| DC power supplies:                         | Core supply  | VDD               | -0.3 | 2.0   | V    |
|                                            | PLL supply   | VDDA              | -0.3 | 3.6   | V    |
|                                            | I/O supply   | VDDIO             | -0.3 | 3.6   | V    |
|                                            | VDDA – VDDIO |                   | -    | 0.3   | V    |
| Input pin current, any pin except supplies |              | I <sub>in</sub>   | -    | +/-10 | mA   |
| Input voltage on PLL_REF_RES               |              | $V_{filt}$        | -0.3 | 3.6   | V    |
| Input voltage on I/O pins                  |              | V <sub>inio</sub> | -0.3 | 5.0   | V    |
| Storage temperature                        |              | T <sub>stg</sub>  | -65  | 150   | °C   |

Caution: Operation at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes.

### 5.2 Recommended Operating Conditions

(GNDD = GNDIO = GNDA = 0 V; all voltages with respect to 0V)

| Parameter                     |              | Symbol         | Min  | Тур | Max  | Unit |
|-------------------------------|--------------|----------------|------|-----|------|------|
| DC power supplies:            | Core supply  | VDD            | 1.71 | 1.8 | 1.89 | V    |
|                               | PLL supply   | VDDA           | 3.13 | 3.3 | 3.46 | V    |
|                               | I/O supply   | VDDIO          | 3.13 | 3.3 | 3.46 | V    |
|                               | VDDA – VDDIO |                |      | 0   |      | V    |
| Ambient operating temperature |              | T <sub>A</sub> |      | -   |      | °C   |
|                               | CS48DV2B-CQZ |                | 0    |     | +70  |      |
|                               | CS48DV2B-DQZ |                | -40  |     | +85  |      |
|                               |              |                |      |     |      |      |

Note: It is recommended that the 3.3 V IO supply come up ahead of or simultaneously with the 1.8 V core supply.

### 5.3 Digital DC Characteristics

(Measurements performed under static conditions.)

| Parameter                                                                        | Symbol             | Min         | Тур | Max         | Unit |
|----------------------------------------------------------------------------------|--------------------|-------------|-----|-------------|------|
| High-level input voltage                                                         | V <sub>IH</sub>    | 2.0         | -   | -           | V    |
| Low-level input voltage, except XTI                                              | V <sub>IL</sub>    | -           | -   | 0.8         | V    |
| Low-level input voltage, XTI                                                     | V <sub>ILXTI</sub> | -           | -   | 0.6         | V    |
| Input Hysteresis                                                                 | V <sub>hys</sub>   |             | 0.4 |             | V    |
| High-level output voltage (I <sub>O</sub> = -2mA), except XTI                    | V <sub>OH</sub>    | VDDIO * 0.9 | -   | -           | V    |
| Low-level output voltage (I <sub>O</sub> = 2mA), except XTI                      | V <sub>OL</sub>    | -           | -   | VDDIO * 0.1 | V    |
| Input leakage XTI                                                                | I <sub>LXTI</sub>  | -           | -   | 5           | μΑ   |
| Input leakage current (all digital pins with internal pull-up resistors enabled) | I <sub>LEAK</sub>  | -           | -   | 70          | μΑ   |



## 5.4 Power Supply Characteristics

(Measurements performed under operating conditions)

| Parameter                                                     | Min | Тур | Max | Unit |
|---------------------------------------------------------------|-----|-----|-----|------|
| Operational Power Supply Current:                             |     |     |     |      |
| VDD: Core and I/O operating <sup>1</sup>                      | -   | 203 | -   | mA   |
| VDDA: PLL operating                                           | -   | 8   | -   | mA   |
| VDDIO: With most ports operating                              | -   | 27  | -   | mA   |
| Total Operational Power Dissipation:                          |     | 480 |     | mW   |
| Standby Power Supply Current:                                 |     |     |     |      |
| VDD: Core and I/O not clocked                                 | -   | 100 | -   | μΑ   |
| VDDA: PLL halted                                              | -   | 1   | -   | μA   |
| VDDIO: All connected I/O pins 3-stated by other ICs in system | -   | 50  | -   | μΑ   |
| Total Standby Power Dissipation:                              | -   | 348 | -   | μW   |

<sup>1.</sup> Dependent on application firmware and DSP clock speed.

### 5.5 Thermal Data (48-Pin LQFP)

| Parameter                                                                                                   | Symbol | Min    | Тур          | Max | Unit      |
|-------------------------------------------------------------------------------------------------------------|--------|--------|--------------|-----|-----------|
| Junction Temperature                                                                                        | Tj     | -      | -            | 125 | °C        |
| Thermal Resistance (Junction to Ambient)  Two-layer Board <sup>1</sup> Four-layer Board <sup>2</sup>        |        | -<br>- | 63.5<br>54   |     | °C / Watt |
| Thermal Resistance (Junction to Top of Package)  Two-layer Board <sup>3</sup> Four-layer Board <sup>4</sup> |        |        | 0.70<br>0.64 | -   | °C / Watt |

<sup>1.</sup> Two-layer board is specified as a 76 mm X 114 mm, 1.6 mm thick FR-4 material with 1-oz. copper covering 20 % of the top & bottom layers.

$$T_i$$
 = Ambient Temperature + [ (Power Dissipation in Watts) \*  $\theta_{ia}$ ]

$$T_c = T_i$$
 - [ (Power Dissipation in Watts) \*  $\psi_{it}$ ]

<sup>2.</sup> Four-layer board is specified as a 76 mm X 114 mm, 1.6 mm thick FR-4 material with 1-oz. copper covering 20 % of the top & bottom layers and 0.5-oz. copper covering 90 % of the internal power plane & ground plane layers.

<sup>3.</sup> To calculate the die temperature for a given power dissipation

<sup>4.</sup> To calculate the case temperature for a given power dissipation



## 5.6 Switching Characteristics— RESET

| Parameter                                     | Symbol              | Min | Max | Unit |
|-----------------------------------------------|---------------------|-----|-----|------|
| RESET minimum pulse width low                 | T <sub>rstl</sub>   | 1   | -   | ms   |
| All bidirectional pins high-Z after RESET low | T <sub>rst2z</sub>  | -   | 100 | ns   |
| Configuration pins setup before RESET high    | T <sub>rstsu</sub>  | 50  | -   | ns   |
| Configuration pins hold after RESET high      | T <sub>rsthld</sub> | 20  | -   | ns   |



Figure 1. RESET Timing

## 5.7 Switching Characteristics — XTI

| Parameter                                                          | Symbol             | Min     | Max | Unit |
|--------------------------------------------------------------------|--------------------|---------|-----|------|
| External Crystal operating frequency <sup>1</sup>                  | F <sub>xtal</sub>  | 11.2896 | 27  | MHz  |
| XTI period                                                         | T <sub>clki</sub>  | 33.3    | 100 | ns   |
| XTI high time                                                      | T <sub>clkih</sub> | 13.3    | -   | ns   |
| XTI low time                                                       | T <sub>clkil</sub> | 13.3    | -   | ns   |
| External Crystal Load Capacitance (parallel resonant) <sup>2</sup> | C <sub>L</sub>     | 10      | 18  | pF   |
| External Crystal Equivalent Series Resistance                      | ESR                |         | 50  | Ω    |

- 1. Part characterized with the following crystal frequency values: 11.2896, 12.288, 18.432, 24.576, & 27 MH.z
- 2. C<sub>L</sub> refers to the total load capacitance as specified by the crystal manufacturer. Crystals that require a C<sub>L</sub> outside this range should be avoided. The crystal oscillator circuit design should follow the crystal manufacturer's recommendation for load capacitor selection.



Figure 2. XTI Timing



## 5.8 Switching Characteristics — Internal Clock

| Parameter                            |               | Symbol            | Min               | Max                 | Unit |
|--------------------------------------|---------------|-------------------|-------------------|---------------------|------|
| Internal DCLK frequency <sup>1</sup> | 00400\/00.007 | F <sub>dclk</sub> | -                 | 450                 | MHz  |
|                                      | CS48DV2B-CQZ  |                   | F <sub>xtal</sub> | 150                 |      |
|                                      | CS48DV2B-DQZ  |                   | F <sub>xtal</sub> | 150                 |      |
| Internal DCLK period <sup>1</sup>    |               | DCLKP             | -                 |                     | ns   |
|                                      | CS48DV2B-CQZ  |                   | 6.7               | 1/F <sub>xtal</sub> |      |
|                                      | CS48DV2B-DQZ  |                   | 6.7               | 1/F <sub>xtal</sub> |      |

<sup>1.</sup> After initial power-on reset,  $F_{dclk} = F_{xtal}$ . After initial kickstart commands, the PLL is locked to max  $F_{dclk}$  and remains locked until the next power-on reset.



## 5.9 Switching Characteristics — Serial Control Port - SPI Slave Mode.

| Parameter                               | Symbol                | Min | Typical    | Max | Units |
|-----------------------------------------|-----------------------|-----|------------|-----|-------|
| SCP_CLK frequency <sup>1</sup>          | f <sub>spisck</sub>   | -   |            | 25  | MHz   |
| SCP_CS falling to SCP_CLK rising        | t <sub>spicss</sub>   | 24  |            | -   | ns    |
| SCP_CLK low time                        | t <sub>spickl</sub>   | 20  |            | -   | ns    |
| SCP_CLK high time                       | t <sub>spickh</sub>   | 20  |            | -   | ns    |
| Setup time SCP_MOSI input               | t <sub>spidsu</sub>   | 5   |            | -   | ns    |
| Hold time SCP_MOSI input                | t <sub>spidh</sub>    | 5   |            | -   | ns    |
| SCP_CLK low to SCP_MISO output valid    | t <sub>spidov</sub>   | -   |            | 11  | ns    |
| SCP_CLK falling to SCP_IRQ rising       | t <sub>spiirqh</sub>  | -   |            | 20  | ns    |
| SCP_CS rising to SCP_IRQ falling        | t <sub>spiirql</sub>  | 0   |            |     | ns    |
| SCP_CLK low to SCP_CS rising            | t <sub>spicsh</sub>   | 24  |            | -   | ns    |
| SCP_CS rising to SCP_MISO output high-Z | t <sub>spicsdz</sub>  | -   | 20         |     | ns    |
| SCP_CLK rising to SCP_BSY falling       | t <sub>spicbsyl</sub> | -   | 3*DCLKP+20 |     | ns    |

The specification f<sub>spisck</sub> indicates the maximum speed of the hardware. The system designer should be aware that the actual
maximum speed of the communication port may be limited by the firmware application. Flow control using the SCP\_BSY pin
should be implemented to prevent overflow of the input data buffer. At boot the maximum speed is F<sub>xtal</sub>/3.



Figure 3. Serial Control Port - SPI Slave Mode Timing



## 5.10 Switching Characteristics — Serial Control Port - SPI Master Mode

| Parameter                                     | Symbol              | Min | Typical                          | Max                               | Units |
|-----------------------------------------------|---------------------|-----|----------------------------------|-----------------------------------|-------|
| SCP_CLK frequency <sup>1</sup>                | f <sub>spisck</sub> | -   |                                  | F <sub>xtal</sub> /2 <sup>2</sup> | MHz   |
| SCP_CS falling to SCP_CLK rising <sup>3</sup> | t <sub>spicss</sub> | -   | 11*DCLKP +<br>(SCP_CLK PERIOD)/2 | -                                 | ns    |
| SCP_CLK low time                              | t <sub>spickl</sub> | 20  |                                  | -                                 | ns    |
| SCP_CLK high time                             | t <sub>spickh</sub> | 20  |                                  | -                                 | ns    |
| Setup time SCP_MISO input                     | t <sub>spidsu</sub> | 9   |                                  | -                                 | ns    |
| Hold time SCP_MISO input                      | t <sub>spidh</sub>  | 5   |                                  | -                                 | ns    |
| SCP_CLK low to SCP_MOSI output valid          | t <sub>spidov</sub> | -   |                                  | 8                                 | ns    |
| SCP_CLK low to SCP_CS falling                 | t <sub>spicsl</sub> | 7   |                                  | -                                 | ns    |
| SCP_CLK low to SCP_CS rising                  | t <sub>spicsh</sub> | -   | 11*DCLKP +<br>(SCP_CLK PERIOD)/2 | -                                 | ns    |
| Bus free time between active SCP_CS           | t <sub>spicsx</sub> |     | 3*DCLKP                          | -                                 | ns    |
| SCP_CLK falling to SCP_MOSI output high-Z     | t <sub>spidz</sub>  | -   |                                  | 20                                | ns    |

- 1. The specification f<sub>spisck</sub> indicates the maximum speed of the hardware. The system designer should be aware that the actual maximum speed of the communication port may be limited by the firmware application.
- 2. See Section 5.7.
- 3. SCP\_CLK PERIOD refers to the period of SCP\_CLK as being used in a given application. It does not refer to a tested parameter



Figure 4. Serial Control Port - SPI Master Mode Timing



## 5.11 Switching Characteristics — Serial Control Port - I<sup>2</sup>C Slave Mode

| Parameter                                                               | Symbol                | Min  | Typical      | Max          | Units |
|-------------------------------------------------------------------------|-----------------------|------|--------------|--------------|-------|
| SCP_CLK frequency <sup>1</sup>                                          | f <sub>iicck</sub>    | -    |              | 400          | kHz   |
| SCP_CLK low time                                                        | t <sub>iicckl</sub>   | 1.25 |              | -            | μs    |
| SCP_CLK high time                                                       | t <sub>iicckh</sub>   | 1.25 |              | -            | μs    |
| SCP_CLK rising to SCP_SDA rising or falling for START or STOP condition | t <sub>iicckcmd</sub> | 1.25 |              |              | μs    |
| START condition to SCP_CLK falling                                      | t <sub>iicstscl</sub> | 1.25 |              | -            | μs    |
| SCP_CLK falling to STOP condition                                       | t <sub>iicstp</sub>   | 2.5  |              | -            | μs    |
| Bus free time between STOP and START conditions                         | t <sub>iicbft</sub>   | 3    |              | -            | μs    |
| Setup time SCP_SDA input valid to SCP_CLK rising                        | t <sub>iicsu</sub>    | 100  |              |              | ns    |
| Hold time SCP_SDA input after SCP_CLK falling                           | t <sub>iich</sub>     | 20   |              | -            | ns    |
| SCP_CLK low to SCP_SDA out valid                                        | t <sub>iicdov</sub>   | -    |              | 18           | ns    |
| SCP_CLK falling to SCP_IRQ rising                                       | t <sub>iicirqh</sub>  | -    |              | 3*DCLKP + 40 | ns    |
| NAK condition to SCP_IRQ low                                            | t <sub>iicirql</sub>  |      | 3*DCLKP + 20 |              | ns    |
| SCP_CLK rising to SCB_BSY low                                           | t <sub>iicbsyl</sub>  | -    | 3*DCLKP + 20 |              | ns    |

<sup>1.</sup> The specification f<sub>iicck</sub> indicates the maximum speed of the hardware. The system designer should be aware that the actual maximum speed of the communication port may be limited by the firmware application. Flow control using the SCP\_BSY pin should be implemented to prevent overflow of the input data buffer.



Figure 5. Serial Control Port - I<sup>2</sup>C Slave Mode Timing



# 5.12 Switching Characteristics — Serial Control Port - I<sup>2</sup>C Master Mode

| Parameter                                                               | Symbol                | Min  | Max | Units |
|-------------------------------------------------------------------------|-----------------------|------|-----|-------|
| SCP_CLK frequency <sup>1</sup>                                          | f <sub>iicck</sub>    | -    | 400 | kHz   |
| SCP_CLK low time                                                        | t <sub>iicckl</sub>   | 1.25 | -   | μs    |
| SCP_CLK high time                                                       | t <sub>iicckh</sub>   | 1.25 | -   | μs    |
| SCP_SCK rising to SCP_SDA rising or falling for START or STOP condition | t <sub>iicckcmd</sub> | 1.25 |     | μs    |
| START condition to SCP_CLK falling                                      | t <sub>iicstscl</sub> | 1.25 | -   | μs    |
| SCP_CLK falling to STOP condition                                       | t <sub>iicstp</sub>   | 2.5  | -   | μs    |
| Bus free time between STOP and START conditions                         | t <sub>iicbft</sub>   | 3    | -   | μs    |
| Setup time SCP_SDA input valid to SCP_CLK rising                        | t <sub>iicsu</sub>    | 100  |     | ns    |
| Hold time SCP_SDA input after SCP_CLK falling                           | t <sub>iich</sub>     | 20   | -   | ns    |
| SCP_CLK low to SCP_SDA out valid                                        | t <sub>iicdov</sub>   | -    | 18  | ns    |

<sup>1.</sup> The specification f<sub>iicck</sub> indicates the maximum speed of the hardware. The system designer should be aware that the actual maximum speed of the communication port may be limited by the firmware application.



Figure 6. Serial Control Port - I<sup>2</sup>C Master Mode Timing



## 5.13 Switching Characteristics — Digital Audio Slave Input Port

| Parameter            | Symbol               | Min | Max | Unit |
|----------------------|----------------------|-----|-----|------|
| DAI_SCLK period      | T <sub>daiclkp</sub> | 40  | -   | ns   |
| DAI_SCLK duty cycle  | -                    | 45  | 55  | %    |
| Setup time DAI_DATAn | t <sub>daidsu</sub>  | 10  | -   | ns   |
| Hold time DAI_DATAn  | t <sub>daidh</sub>   | 5   | -   | ns   |



Figure 7. Digital Audio Input (DAI) Port Timing Diagram

## 5.14 Switching Characteristics — DSD Slave Input Port

| Parameter                                      |                  | Min   | Тур | Max | Unit |
|------------------------------------------------|------------------|-------|-----|-----|------|
| DSD_SCLK Pulse Width Low                       |                  | 78    | -   | -   | ns   |
| DSD_SCLK Pulse Width High                      |                  | 78    | -   | -   | ns   |
| DSD_SCLK Frequency (64x Oversampled)           | -                | 1.024 | -   | 3.2 | MHz  |
| DSD_A / _B valid to DSD_SCLK rising setup time |                  | 20    | -   | -   | ns   |
| DSD_SCLK rising to DSD_A or DSD_B hold time    | t <sub>sdh</sub> | 20    | -   | -   | ns   |



Figure 8. Direct Stream Digital - Serial Audio Input Timing



## 5.15 Switching Characteristics — Digital Audio Output Port

| Parameter                                                                | Symbol                | Min | Max | Unit |
|--------------------------------------------------------------------------|-----------------------|-----|-----|------|
| DAO_MCLK period                                                          | T <sub>daomclk</sub>  | 40  | -   | ns   |
| DAO_MCLK duty cycle                                                      | -                     | 45  | 55  | %    |
| DAO_SCLK period for Master or Slave mode <sup>1</sup>                    | T <sub>daosclk</sub>  | 40  | -   | ns   |
| DAO_SCLK duty cycle for Master or Slave mode <sup>1</sup>                | -                     | 40  | 60  | %    |
| Master Mode (Output A1 Mode) <sup>1,2</sup>                              |                       |     |     |      |
| DAO_SCLK delay from DAO_MCLK rising edge, DAO_MCLK as an input           | t <sub>daomsck</sub>  | -   | 19  | ns   |
| DAO_LRCLK delay from DAO_SCLK transition, respectively <sup>3</sup>      | t <sub>daomstlr</sub> | -   | 8   | ns   |
| DAO_SCLK delay from DAO_LRCLK transition, respectively <sup>3</sup>      | t <sub>daomlrts</sub> | -   | 8   | ns   |
| DAO1_DATA[30], DAO2_DATA[10] delay from DAO_SCLK transition <sup>3</sup> | t <sub>daomdv</sub>   | -   | 10  | ns   |
| Slave Mode (Output A0 Mode) <sup>4</sup>                                 |                       |     |     |      |
| DAO1_DATA[30], DAO2_DATA[10] delay from DAO_SCLK transition <sup>3</sup> | t <sub>daosdv</sub>   | -   | 15  | ns   |
| DAO_LRCLK delay from DAO_SCLK transition, respectively <sup>3</sup>      | t <sub>daosstlr</sub> | -   | 30  | ns   |
| DAO_SCLK delay from DAO_LRCLK transition, respectively <sup>3</sup>      | t <sub>daosIrts</sub> | -   | 15  | ns   |

- 1. Master mode timing specifications are characterized, not production tested.
- 2. Master mode is defined as the CS48DVxx driving both DAO\_SCLK, DAO\_LRCLK. When MCLK is an input, it is divided to produce DAO\_SCLK, DAO\_LRCLK.
- 3. This timing parameter is defined from the non-active edge of DAO\_SCLK. The active edge of DAO\_SCLK is the point at which the data is valid.
- 4. Slave mode is defined as DAO\_SCLK, DAO\_LRCLK driven by an external source.



Note: In these diagrams, Falling edge is the inactive edge of DAO\_SCLK



Figure 9. Digital Audio Output Port Timing, Master Mode



Note: In these diagrams, Falling edge is the inactive edge of DAO\_SCLK

Figure 10. Digital Audio Output Timing, Slave Mode (Relationship LRCLK to SCLK)



## 6. Ordering Information

The CS48DV2B part number is described as follows:

CS48DVNI-XYZR

#### where

- N Product Number Variant
- I ROM ID Number
- x Product Grade
- Y Package Type
- z Lead (Pb) Free
- R Tape and Reel Packaging

**Table 3. Ordering Information** 

| Part No.     | Grade      | Temp. Range   | Package     |
|--------------|------------|---------------|-------------|
| CS48DV2B-CQZ | Commercial | 0 to +70 °C   | 48-pin LQFP |
| CS48DV2B-DQZ | Automotive | -40 to +85 °C | 48-pin LQFP |

NOTE: Please contact the factory for availability of the -D (automotive grade) package.



# 7. Environmental, Manufacturing, & Handling Information

Table 4. Environmental, Manufacturing, & Handling Information

| Model Number                  | Peak Reflow Temp | MSL Rating* | Max Floor Life |
|-------------------------------|------------------|-------------|----------------|
| CS48DV2B-CQZ<br>CS48DV2B-CQZR | 260 °C           | 3           | 7 Days         |
| CS48DV2B-DQZ<br>CS48DV2B-DQZR | 200 C            | 3           | i Days         |

<sup>\*</sup> MSL (Moisture Sensitivity Level) as specified by IPC/JEDEC J-STD-020.



## 8. Device Pinout Diagrams

## 8.1 CS48DV2B, 48-pin LQFP Pinout Diagram



Figure 11. CS48DV2B 48-Pin LQFP Pinout Diagram



## 8.2 48-pin LQFP Package Drawing

48 LD LQFP (7 x 7 x 1.4 mm body)



|       | Number of Leads |      |      |  |  |
|-------|-----------------|------|------|--|--|
|       | 48              |      |      |  |  |
|       | MIN             | NOM  | MAX  |  |  |
| Α     |                 |      | 1.60 |  |  |
| A1    | 0.05            |      | 0.15 |  |  |
| A2    | 1.35            | 1.40 | 1.45 |  |  |
| b     | 0.17            | 0.22 | 0.27 |  |  |
| D     | 9.00 BSC        |      |      |  |  |
| D1    | 7.00 BSC        |      |      |  |  |
| е     | 0.50 BSC        |      |      |  |  |
| E     | 9.00 BSC        |      |      |  |  |
| E1    | 7.00 BSC        |      |      |  |  |
| theta | 0               |      | 7    |  |  |
| L     | 0.45            | 0.60 | 0.75 |  |  |
| L1    | 1.00 REF        |      |      |  |  |

#### NOTES:

- 1) Reference document: JEDEC MS-026
- 2) All dimensions are in millimeters and controlling dimension is in millimeters.
- 3) D1 and E1 do not include mold flash which is 0.25 mm max. per side.A1
- 4) Dimension b does not include a total allowable dambar protrusion of 0.08 mm max.

Figure 12. 48-Pin LQFP Package Drawing



# 9. Revision History

| Revision | Date              | Changes                                                         |
|----------|-------------------|-----------------------------------------------------------------|
| F1       | December 3, 2008  | Initial Release of CS48DV2B Data Sheet                          |
| F2       | February 16, 2009 | Updated Section 5.5, adding Junction Temperature specification. |

