

# CD4724B Types

## CMOS 8-Bit Addressable Latch

### High-Voltage Types (20-Volt Rating)

■ CD4724B 8-bit addressable latch is a serial-input, parallel-output storage register that can perform a variety of functions.

Data are inputted to a particular bit in the latch when that bit is addressed (by means of inputs A0, A1, A2) and when WRITE DISABLE is at a low level. When WRITE DISABLE is high, data entry is inhibited; however, all 8 outputs can be continuously read independent of WRITE DISABLE and address inputs.

A master RESET input is available, which resets all bits to a logic "0" level when RESET and WRITE DISABLE are at a high level. When RESET is at a high level, and WRITE DISABLE is at a low level, the latch acts as a 1-of-8 demultiplexer; the bit that is addressed has an active output which follows the data input, while all unaddressed bits are held to a logic "0" level.

The CD4724B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

**RECOMMENDED FOR  
NEW DESIGNS**  
Features:  
**CD4099B**

- Serial data input
- Active parallel output
- Storage register capability
- Master clear
- Can function as demultiplexer
- Standardized, symmetrical output characteristics
- 100% tested for quiescent current at 20 V
- Maximum input current of 1  $\mu$ A at 18 V (full package-temperature range), 100 nA at 18 V and 25°C.
- Noise margin (full package-temperature range) = 1 V at  $V_{DD} = 5$  V, 2 V at  $V_{DD} = 10$  V, 2.5 V at  $V_{DD} = 15$  V
- 5-V, 10-V, and 15-V parametric ratings
- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices"

### MAXIMUM RATINGS, Absolute-Maximum Values:

DC SUPPLY-VOLTAGE RANGE, ( $V_{DD}$ )  
Voltage referenced to  $V_{SS}$  Terminal) ..... -0.5V to +20V

INPUT VOLTAGE RANGE, ALL INPUTS ..... -0.5V to  $V_{DD}$  +0.5V

DC INPUT CURRENT, ANY ONE INPUT .....  $\pm 10$ mA

POWER DISSIPATION PER PACKAGE ( $P_D$ ):

For  $T_A = -55^\circ\text{C}$  to  $+100^\circ\text{C}$  ..... 500mW

For  $T_A = +100^\circ\text{C}$  to  $+125^\circ\text{C}$  ..... Derate Linearity at 12mW/ $^\circ\text{C}$  to 200mW

### DEVICE DISSIPATION PER OUTPUT TRANSISTOR

FOR  $T_A =$  FULL PACKAGE-TEMPERATURE RANGE (All Package Types) ..... 100mW

OPERATING-TEMPERATURE RANGE ( $T_A$ ) ..... -55°C to +125°C

STORAGE TEMPERATURE RANGE ( $T_{stg}$ ) ..... -65°C to +150°C

LEAD TEMPERATURE (DURING SOLDERING):

At distance  $1/16 \pm 1/32$  inch ( $1.59 \pm 0.79$ mm) from case for 10s max ..... +265°C

At distance  $1/16 \pm 1/32$  inch ( $1.59 \pm 0.79$ mm) from case for 10s max ..... +265°C



FUNCTIONAL DIAGRAM

### Applications:

- Multi-line decoders
- A/D converters



Fig. 1 – Logic diagram of CD4724B and detail of 1 of 8 latches.



TERMINAL ASSIGNMENT



Fig. 2 – Typical output low (sink) current characteristics.

## CD4724B Types

**RECOMMENDED OPERATING CONDITIONS** at  $T_A = 25^\circ C$  (Unless otherwise specified)  
 For maximum reliability, nominal operating conditions should be selected so that operation  
 is always within the following ranges.

| CHARACTERISTIC                                                        | SEE FIG. 15* | V <sub>DD</sub> (V) | LIMITS |      | UNITS |
|-----------------------------------------------------------------------|--------------|---------------------|--------|------|-------|
|                                                                       |              |                     | MIN.   | MAX. |       |
| Supply Voltage Range:<br>(At $T_A = 25^\circ C$<br>Temperature Range) |              |                     | 3      | 18   | V     |
| Pulse Width, $t_W$<br>Data                                            | 4            | 5                   | 200    | —    | ns    |
|                                                                       |              | 10                  | 100    | —    |       |
|                                                                       |              | 15                  | 80     | —    |       |
| Address                                                               | 8            | 5                   | 400    | —    | ns    |
|                                                                       |              | 10                  | 200    | —    |       |
|                                                                       |              | 15                  | 125    | —    |       |
| Reset                                                                 | 5            | 5                   | 150    | —    | ns    |
|                                                                       |              | 10                  | 75     | —    |       |
|                                                                       |              | 15                  | 50     | —    |       |
| Setup Time, $t_S$<br>Data to WRITE DISABLE                            | 6            | 5                   | 100    | —    | ns    |
|                                                                       |              | 10                  | 50     | —    |       |
|                                                                       |              | 15                  | 35     | —    |       |
| Hold Time, $t_H$<br>Data to WRITE DISABLE                             | 7            | 5                   | 150    | —    | ns    |
|                                                                       |              | 10                  | 75     | —    |       |
|                                                                       |              | 15                  | 50     | —    |       |

\* Circled numbers refer to times indicated on master timing diagram.

Note: In addition to the above characteristics, a WRITE DISABLE ON time (the time that WRITE DISABLE is at a high level) must be observed during an address change for the total time that the external address lines A0, A1, and A2 are settling to a stable level, to prevent a wrong cell from being addressed.



Fig. 5—A/D converter

| MODE SELECTION |   |                                                    |                      |
|----------------|---|----------------------------------------------------|----------------------|
| WD             | R | ADDRESSED LATCH                                    | UNADDRESSED LATCH    |
| 0              | 0 | Follows Data                                       | Holds Previous State |
| 0              | 1 | Follows Data (Active High 8-Channel Demultiplexer) | Reset to "0"         |
| 1              | 0 | Holds Previous State                               |                      |
| 1              | 1 | Reset to "0"                                       | Reset to "0"         |

WD = WRITE DISABLE

R = RESET



Fig. 3—Definition of WRITE DISABLE ON time.

3

COMMERCIAL CMOS  
HIGH VOLTAGE ICs



Fig. 4—Minimum output low (sink) current characteristics.



Fig. 6—Typical output high (source) current characteristics.

## CD4724B Types

### STATIC ELECTRICAL CHARACTERISTICS

| CHARACTERISTIC                              | CONDITIONS   |                 |                 | LIMITS AT INDICATED TEMPERATURES (°C) |           |         |         |       |               |           | UNITS   |
|---------------------------------------------|--------------|-----------------|-----------------|---------------------------------------|-----------|---------|---------|-------|---------------|-----------|---------|
|                                             |              |                 |                 | +25                                   |           |         |         | Min.  | Typ.          | Max.      |         |
|                                             | $V_O$<br>(V) | $V_{IN}$<br>(V) | $V_{DD}$<br>(V) | -55                                   | -40       | +85     | +125    |       |               |           |         |
| Quiescent Device Current, $I_{DD}$ Max.     | -            | 0,5             | 5               | 5                                     | 5         | 150     | 150     | -     | 0.04          | 5         | $\mu A$ |
|                                             | -            | 0,10            | 10              | 10                                    | 10        | 300     | 300     | -     | 0.04          | 10        |         |
|                                             | -            | 0,15            | 15              | 20                                    | 20        | 600     | 600     | -     | 0.04          | 20        |         |
|                                             | -            | 0,20            | 20              | 100                                   | 100       | 3000    | 3000    | -     | 0.08          | 100       |         |
| Output Low (Sink) Current $I_{OL}$ Min.     | 0.4          | 0,5             | 5               | 0.64                                  | 0.61      | 0.42    | 0.36    | 0.51  | 1             | -         | $mA$    |
|                                             | 0.5          | 0,10            | 10              | 1.6                                   | 1.5       | 1.1     | 0.9     | 1.3   | 2.6           | -         |         |
|                                             | 1.5          | 0,15            | 15              | 4.2                                   | 4         | 2.8     | 2.4     | 3.4   | 6.8           | -         |         |
| Output High (Source) Current, $I_{OH}$ Min. | 4.6          | 0,5             | 5               | -0.64                                 | -0.61     | -0.42   | -0.36   | -0.51 | -1            | -         | $mA$    |
|                                             | 2.5          | 0,5             | 5               | -2                                    | -1.8      | -1.3    | -1.15   | -1.6  | -3.2          | -         |         |
|                                             | 9.5          | 0,10            | 10              | -1.6                                  | -1.5      | -1.1    | -0.9    | -1.3  | -2.6          | -         |         |
|                                             | 13.5         | 0,15            | 15              | -4.2                                  | -4        | -2.8    | -2.4    | -3.4  | -6.8          | -         |         |
| Output Voltage: Low-Level, $V_{OL}$ Max.    | -            | 0,5             | 5               | 0.05                                  |           |         |         | -     | 0             | 0.05      | $V$     |
|                                             | -            | 0,10            | 10              | 0.05                                  |           |         |         | -     | 0             | 0.05      |         |
|                                             | -            | 0,15            | 15              | 0.05                                  |           |         |         | -     | 0             | 0.05      |         |
| Output Voltage: High-Level, $V_{OH}$ Min.   | -            | 0,5             | 5               | 4.95                                  |           |         |         | 4.95  | 5             | -         | $V$     |
|                                             | -            | 0,10            | 10              | 9.95                                  |           |         |         | 9.95  | 10            | -         |         |
|                                             | -            | 0,15            | 15              | 14.95                                 |           |         |         | 14.95 | 15            | -         |         |
| Input Low Voltage, $V_{IL}$ Max.            | 0.5, 4.5     | -               | 5               | 1.5                                   |           |         |         | -     | -             | 1.5       | $V$     |
|                                             | 1.9          | -               | 10              | 3                                     |           |         |         | -     | -             | 3         |         |
|                                             | 1.5, 13.5    | -               | 15              | 4                                     |           |         |         | -     | -             | 4         |         |
| Input High Voltage, $V_{IH}$ Min.           | 0.5, 4.5     | -               | 5               | 3.5                                   |           |         |         | 3.5   | -             | -         | $V$     |
|                                             | 1.9          | -               | 10              | 7                                     |           |         |         | 7     | -             | -         |         |
|                                             | 1.5, 13.5    | -               | 15              | 11                                    |           |         |         | 11    | -             | -         |         |
| Input Current $I_{IN}$ Max.                 | -            | 0,18            | 18              | $\pm 0.1$                             | $\pm 0.1$ | $\pm 1$ | $\pm 1$ | -     | $\pm 10^{-5}$ | $\pm 0.1$ | $\mu A$ |



CD4724BH  
DIMENSIONS AND PAD LAYOUT

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils ( $10^{-3}$  inch).



Fig. 7 - Minimum output high (source) current characteristics.



Fig. 8 - Typical propagation delay time (data to  $Q_n$ ) vs. load capacitance.



Fig. 9 - Typical transition time vs. load capacitance.



Fig. 10 - Typical dynamic power dissipation vs. address cycle time.

## CD4724B Types

**DYNAMIC ELECTRICAL CHARACTERISTICS** at  $T_A = 25^\circ C$ ,  $C_L = 50 pF$ ,  
 Input  $t_r, t_f = 20 \text{ ns}$ ,  $R_L = 200 \text{ k}\Omega$

| CHARACTERISTIC                                                 | CONDITIONS      |                 | LIMITS<br>ALL PACKAGE TYPES |      | UNITS |
|----------------------------------------------------------------|-----------------|-----------------|-----------------------------|------|-------|
|                                                                | SEE<br>Fig. 15* | $V_{DD}$<br>(V) | TYP.                        | MAX. |       |
| Propagation Delay: $t_{PLH}$ ,<br>$t_{PHL}$<br>Data to Output, | ①               | 5               | 200                         | 400  | ns    |
|                                                                |                 | 10              | 75                          | 150  |       |
|                                                                |                 | 15              | 50                          | 100  |       |
| WRITE DISABLE to Output, $t_{PLH}$ ,<br>$t_{PHL}$              | ②               | 5               | 200                         | 400  | ns    |
|                                                                |                 | 10              | 80                          | 160  |       |
|                                                                |                 | 15              | 60                          | 120  |       |
| Reset to Output,<br>$t_{PHL}$                                  | ③               | 5               | 175                         | 350  | ns    |
|                                                                |                 | 10              | 80                          | 160  |       |
|                                                                |                 | 15              | 65                          | 130  |       |
| Address to Output,<br>$t_{PLH}$ ,<br>$t_{PHL}$                 | ⑨               | 5               | 225                         | 450  | ns    |
|                                                                |                 | 10              | 100                         | 200  |       |
|                                                                |                 | 15              | 75                          | 150  |       |
| Transition Time, $t_{THL}$<br>(Any Output) $t_{TLH}$           |                 | 5               | 100                         | 200  | ns    |
|                                                                |                 | 10              | 50                          | 100  |       |
|                                                                |                 | 15              | 40                          | 80   |       |
| Minimum Pulse Width, $t_W$<br>Data                             | ④               | 5               | 100                         | 200  | ns    |
|                                                                |                 | 10              | 50                          | 100  |       |
|                                                                |                 | 15              | 40                          | 80   |       |
| Address                                                        | ⑧               | 5               | 200                         | 400  | ns    |
|                                                                |                 | 10              | 100                         | 200  |       |
|                                                                |                 | 15              | 65                          | 125  |       |
| Reset                                                          | ⑤               | 5               | 75                          | 150  | ns    |
|                                                                |                 | 10              | 40                          | 75   |       |
|                                                                |                 | 15              | 25                          | 50   |       |
| Minimum Setup Time, $t_S$<br>Data to WRITE DISABLE             | ⑥               | 5               | 50                          | 100  | ns    |
|                                                                |                 | 10              | 25                          | 50   |       |
|                                                                |                 | 15              | 20                          | 35   |       |
| Minimum Hold Time, $t_H$<br>Data to WRITE DISABLE              | ⑦               | 5               | 75                          | 150  | ns    |
|                                                                |                 | 10              | 40                          | 75   |       |
|                                                                |                 | 15              | 25                          | 50   |       |
| Input Capacitance, $C_{IN}$                                    | Any Input       | 5               | 7.5                         | pF   |       |

\*Circled numbers refer to times indicated on master timing diagram.



Fig. 15 - Master timing diagram.



Fig. 11 - Quiescent device current test circuit.



Fig. 12 - Input voltage test circuit.



Fig. 13 - Input current test circuit.



Fig. 14 - 1 of 16 decoder/demultiplexer.



Fig. 16 - Multiple selection decoding - 4 x 4 crosspoint switch.

**PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup>           |
|------------------|-----------------------|--------------|-----------------|------|-------------|-------------------------|------------------|----------------------------------------|
| CD4724BE         | ACTIVE                | PDIP         | N               | 16   | 25          | Pb-Free (RoHS)          | CU NIPDAU        | Level-NC-NC-NC                         |
| CD4724BF3A       | ACTIVE                | CDIP         | J               | 16   | 1           | None                    | Call TI          | Level-NC-NC-NC                         |
| CD4724BNSR       | ACTIVE                | SO           | NS              | 16   | 2000        | Pb-Free (RoHS)          | CU NIPDAU        | Level-2-260C-1 YEAR/Level-1-235C-UNLIM |
| CD4724BPW        | ACTIVE                | TSSOP        | PW              | 16   | 90          | Pb-Free (RoHS)          | CU NIPDAU        | Level-1-250C-UNLIM                     |
| CD4724BPWR       | ACTIVE                | TSSOP        | PW              | 16   | 2000        | Pb-Free (RoHS)          | CU NIPDAU        | Level-1-250C-UNLIM                     |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - May not be currently available - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**None:** Not yet available Lead (Pb-Free).

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight.

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

J (R-GDIP-T\*\*)

14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



| PINS **<br>DIM | 14                     | 16                     | 18                     | 20                     |
|----------------|------------------------|------------------------|------------------------|------------------------|
| A              | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC |
| B MAX          | 0.785<br>(19,94)       | .840<br>(21,34)        | 0.960<br>(24,38)       | 1.060<br>(26,92)       |
| B MIN          | —                      | —                      | —                      | —                      |
| C MAX          | 0.300<br>(7,62)        | 0.300<br>(7,62)        | 0.310<br>(7,87)        | 0.300<br>(7,62)        |
| C MIN          | 0.245<br>(6,22)        | 0.245<br>(6,22)        | 0.220<br>(5,59)        | 0.245<br>(6,22)        |



4040083/F 03/03

NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.  
C. This package is hermetically sealed with a ceramic lid using glass frit.  
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.  
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE



## MECHANICAL DATA

NS (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE PACKAGE

**14-PINS SHOWN**



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

## PW (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE PACKAGE

14 PINS SHOWN



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- Falls within JEDEC MO-153

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| <b>Products</b>  |                        | <b>Applications</b> |                                                                          |
|------------------|------------------------|---------------------|--------------------------------------------------------------------------|
| Amplifiers       | amplifier.ti.com       | Audio               | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                   |
| Data Converters  | dataconverter.ti.com   | Automotive          | <a href="http://www.ti.com/automotive">www.ti.com/automotive</a>         |
| DSP              | dsp.ti.com             | Broadband           | <a href="http://www.ti.com/broadband">www.ti.com/broadband</a>           |
| Interface        | interface.ti.com       | Digital Control     | <a href="http://www.ti.com/digitalcontrol">www.ti.com/digitalcontrol</a> |
| Logic            | logic.ti.com           | Military            | <a href="http://www.ti.com/military">www.ti.com/military</a>             |
| Power Mgmt       | power.ti.com           | Optical Networking  | <a href="http://www.ti.com/opticalnetwork">www.ti.com/opticalnetwork</a> |
| Microcontrollers | microcontroller.ti.com | Security            | <a href="http://www.ti.com/security">www.ti.com/security</a>             |
|                  |                        | Telephony           | <a href="http://www.ti.com/telephony">www.ti.com/telephony</a>           |
|                  |                        | Video & Imaging     | <a href="http://www.ti.com/video">www.ti.com/video</a>                   |
|                  |                        | Wireless            | <a href="http://www.ti.com/wireless">www.ti.com/wireless</a>             |

Mailing Address: Texas Instruments  
Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated