

# M62333P/FP, M62338P/FP

# 8-bit 3ch I<sup>2</sup>C BUS D/A Converter with Buffer Amplifiers

REJ03D0865-0400 Rev.4.00 Mar 25, 2008

### **Description**

The M62333/M62338 is an integrated circuit semiconductor of CMOS structure with 3 channels of built in D/A converters with output buffer operational amplifiers.

The input is 2-wires serial method is used for the transfer format of digital data to allow connection with a microcomputer with minimum wiring.

The output buffer operational amplifier employs AB class output circuit with sync and source drive capacity of 1.0 mA or more, and it operates in the whole voltage range from  $V_{\rm CC}$  to ground.

The M62333 and the M62338 differ only in their slave address.

### **Features**

- Digital data transfer format: I<sup>2</sup>C BUS serial data method
- ullet Output buffer operational amplifier: It operates in the whole voltage range from  $V_{CC}$  to ground.
- High output current drive capacity: ±1.0 mA over

### **Application**

Conversion from digital data to analog control data for home-use and industrial equipment.

Signal gain control or automatic adjustment of Display-monitor or CTV.

# **Block Diagram**



# **Pin Arrangement**



# **Pin Description**

| Pin No. | Pin Name        | Function                                       |
|---------|-----------------|------------------------------------------------|
| 6       | SDA             | Serial data input terminal                     |
| 7       | SCL             | Serial clock input terminal                    |
| 1       | A <sub>O1</sub> | 8-bit resolution D/A converter output terminal |
| 2       | A <sub>O2</sub> |                                                |
| 3       | A <sub>O3</sub> |                                                |
| 8       | V <sub>CC</sub> | Power supply terminal                          |
| 5       | GND             | GND terminal                                   |

# **Absolute Maximum Ratings**

| Item                  | Symbol          | Ratings                  | Unit |
|-----------------------|-----------------|--------------------------|------|
| Supply voltage        | V <sub>CC</sub> | -0.3 to 7.0              | V    |
| Input voltage         | Vin             | $-0.3$ to $V_{CC}$ + 0.3 | V    |
| Output voltage        | Vo              | $-0.3$ to $V_{CC}$ + 0.3 | V    |
| Power dissipation     | Pd              | 417 (P) / 272 (FP)       | mW   |
| Operating temperature | Topr            | -20 to 85                | °C   |
| Storage temperature   | Tstg            | -40 to 125               | °C   |

# **Electrical Characteristics**

( $V_{CC}$  = +5 V  $\pm$  10%, GND = 0 V, Ta = -20 to 85°C unless otherwise noted)

|                                   |                   |                     | Limits |                       |      |                                             |
|-----------------------------------|-------------------|---------------------|--------|-----------------------|------|---------------------------------------------|
| Item                              | Symbol            | Min                 | Тур    | Max                   | Unit | Test Conditions                             |
| Supply voltage                    | V <sub>CC</sub>   | 2.7                 | 5.0    | 5.5                   | V    |                                             |
| Supply current                    | I <sub>CC</sub>   | 0                   | 0.9    | 2.7                   | mA   | CLK = 500 kHz operation, $I_{AO} = 0 \mu A$ |
|                                   |                   |                     |        |                       | _    | Data: 6Ah (at maximum current)              |
|                                   |                   | 0                   | 0.6    | 1.8                   | mA   | SDA = SCL = GND, $I_{AO} = 0 \mu A$         |
| Output low voltage (SDA)          | $V_{OL}$          |                     | _      | 0.4                   | V    | Isink = 3 mA                                |
| Input leak current                | I <sub>ILK</sub>  | -10                 | _      | 10                    | μΑ   | $V_{IN} = 0$ to $V_{CC}$                    |
| Input low voltage                 | $V_{IL}$          |                     | _      | 0.2 V <sub>CC</sub>   | V    |                                             |
| Input high voltage                | V <sub>IH</sub>   | 0.8 V <sub>CC</sub> | _      | —                     | V    |                                             |
| Buffer amplifier output           | $V_{AO}$          | 0.1                 | _      | V <sub>CC</sub> - 0.1 | V    | $I_{AO} = \pm 100 \mu A$                    |
| voltage range                     |                   | 0.2                 | _      | V <sub>CC</sub> - 0.2 | V    | $I_{AO} = \pm 500 \mu A$                    |
| Buffer amplifier output           | I <sub>AO</sub>   | -1.0                | _      | 1.0                   | mA   | Upper side saturation voltage = 0.3 V       |
| drive range                       |                   |                     |        |                       |      | Lower side saturation voltage = 0.2 V       |
| Differential nonlinearity         | S <sub>DL</sub>   | -1.0                | _      | 1.0                   | LSB  | V <sub>CC</sub> = 5.12 V (20 mV/LSB)        |
| Nonlinearity                      | S <sub>L</sub>    | -1.5                | _      | 1.5                   | LSB  | without load $(I_{AO} = 0)$                 |
| Zero code error                   | S <sub>ZERO</sub> | -2.0                | _      | 2.0                   | LSB  |                                             |
| Full scale error                  | S <sub>FULL</sub> | -2.0                |        | 2.0                   | LSB  |                                             |
| Output capacitate load            | Co                |                     | _      | 0.1                   | μF   |                                             |
| Buffer amplifier output impedance | Ro                | _                   | 5.0    | _                     | Ω    |                                             |

# I<sup>2</sup>C BUS Line Characteristics

| Item                                                          | Symbol              | Min | Max  | Unit |
|---------------------------------------------------------------|---------------------|-----|------|------|
| SCL clock frequency                                           | t <sub>SCL</sub>    | 0   | 100  | kHz  |
| Time the bus must be free before a new transmission can start | t <sub>BUF</sub>    | 4.7 | _    | μS   |
| Hold time START condition                                     | t <sub>HD:STA</sub> | 4.0 | _    | μS   |
| (After this period, the first clock pulse is generated)       |                     |     |      |      |
| Low period of the clock                                       | t <sub>LOW</sub>    | 4.7 | _    | μS   |
| High period of the clock                                      | t <sub>HIGH</sub>   | 4.0 | _    | μS   |
| Set-up time for START condition                               | t <sub>SU:STA</sub> | 4.7 | _    | μS   |
| (Only relevant for a repeated START condition)                |                     |     |      |      |
| Hold time DATA                                                | t <sub>HD:DAT</sub> | 0   | _    | μS   |
| Set-up time DATA                                              | t <sub>SU:DAT</sub> | 250 | _    | ns   |
| Rise time of both SDA and SCL lines                           | t <sub>R</sub>      | _   | 1000 | ns   |
| Fall time of both SDA and SCL lines                           | t <sub>F</sub>      | _   | 300  | ns   |
| Set-up time for STOP condition                                | t <sub>SU:STO</sub> | 4.0 | _    | μS   |

Note: Transmitter must internally provide at least a hold time to bridge the undefined region (300 ns Max) of the falling edge of SCL.

# **Timing Chart**



# I<sup>2</sup>C BUS Format

Note: STA: start condition, A: affirmation bit, W: write (SDA = Low), STP: stop condition

### • Slave address



### • Sub address



### Channel select data

| S1 | S0 | Channel Selection |
|----|----|-------------------|
| 0  | 0  | ch1 selection     |
| 0  | 1  | ch2 selection     |
| 1  | 0  | ch3 selection     |
| 1  | 1  | Don't care        |

1

➤ Last

### • DAC data





| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DAC output                  |
|----|----|----|----|----|----|----|----|-----------------------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | V <sub>CC</sub> / 256 × 1   |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | V <sub>CC</sub> / 256 × 2   |
| 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | V <sub>CC</sub> / 256 × 3   |
| 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | V <sub>CC</sub> / 256 × 4   |
| :  |    | :  |    | :  | :  | :  | :  | :                           |
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | V <sub>CC</sub> / 256 × 255 |
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | V <sub>CC</sub>             |

# **Timing Chart (Model)**



Start condition With SCL at High, SDA line goes from High to Low
 Stop condition With SCL at High, SDA line goes from Low to High (Under normal circumstances, SDA is changed when SCL is Low)

• Acknowledge bit The receiving IC has to pull down SDA line whenever receive slave data. (The transmitting IC releases the SDA line just then transmit 8-bit data.)

# **Digital Data Formats**

| STA Slave address |             | W | А      | Sub   | address 1 | Α | DA          | C data 1 | А |          |   |   |     |
|-------------------|-------------|---|--------|-------|-----------|---|-------------|----------|---|----------|---|---|-----|
| Sul               | o address 2 | А | DAC da | ata 2 | A         |   | Sub address | s n      | А | DAC data | n | А | STP |

## **Precaution for Use**

- Supply voltage terminal ( $V_{CC}$ ) is also used for D/A converter upper reference voltage setting. If ripple or spike is input this terminal, accuracy of D/A conversion is down. So, when use this device, please connect capacitor among  $V_{CC}$  to GND for stable D/A conversion.
- This IC's output amplifier has an advantage to capacitive load. So it's no problem at device action when connect capacitor (0.1 μF Max) among output to GND for every noise eliminate.
- Purchase of Renesas's I<sup>2</sup>C components conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components an I<sup>2</sup>C system, provided that the system conforms to I<sup>2</sup>C Standard Specification as defined by Philips.

# **Application Example**



## **Package Dimensions**







### Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Renesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Notes:

  1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warrantes or representations with respect to the accuracy or completeness of the information in this document nor grants any license to any intellectual property girbs to any other rights of representations with respect to the information in this document in this document of the purpose of the respect of the information in this document in the product data, diagrams, charts, programs, algorithms, and application circuit examples.

  3. You should not use the products of the technology described in this document for the purpose of military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations, and procedures required to change without any plan protein. Before purchasing or using any Renesas products listed in this document, in the development is satisfied. The procedure is such as the development of the dev



### **RENESAS SALES OFFICES**

http://www.renesas.com

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

### Renesas Technology America, Inc.

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K.
Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd.
Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898

Renesas Technology Hong Kong Ltd.
7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473

**Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399

Renesas Technology Singapore Pte. Ltd.
1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510