# Dual 4-bit static shift register BU4015B / BU4015BF

The BU4015B and BU4015BF are 4-stage static shift registers, each consisting of two circuits.

The D flip-flops for each stage share a common reset input, enabling external asynchronous reset at any point.

Also, the flip-flops at each stage are triggered by the rising edge of the clock input.

"H" level reset input resets the contents of all stages to "L", regardless of the clock and data input, and sets data outputs Q0 to Q3 to "L".

### Features

- 1) Low power dissipation.
- 2) Wide range of operating power supply voltages.
- 3) High input impedance.

- 4) High fan-out.
- 5) Direct drive of 2 L-TTL inputs and 1 LS-TTL input.

## Block diagram



## Logic circuit diagram



#### Truth table

| CLOCK      | D | RESET | $Q_0$     | Q <sub>1</sub> | $Q_2$          | Q <sub>3</sub> |  |
|------------|---|-------|-----------|----------------|----------------|----------------|--|
|            | L | L     | L         | $Q_0$          | Q <sub>1</sub> | $Q_2$          |  |
|            | Н | L     | Н         | $Q_0$          | Q <sub>1</sub> | $Q_2$          |  |
| ¬ <u>L</u> | Х | L     | No Change |                |                |                |  |
| X          | Х | Н     | L         | L              | L              | L              |  |

X : Irrelevant

# ●Absolute maximum ratings (Vss = 0V, Ta = 25°C)

| Parameter             | Symbol          | Limits                        | Unit |
|-----------------------|-----------------|-------------------------------|------|
| Power supply voltage  | V <sub>DD</sub> | - 0.3 ~ <b>+</b> 18           | V    |
| Power dissipation     | Pd              | 1000 (DIP), 500 (SOP)         | mW   |
| Operating temperature | Topr            | - 40 ~ <b>+</b> 85            | °C   |
| Storage temperature   | Tstg            | - 55 ~ <b>+</b> 150           | °C   |
| Input voltage         | Vin             | - 0.3 ~ V <sub>DD</sub> + 0.3 | V    |

# •Electrical characteristics

DC characteristics (unless otherwise noted, Ta = 25°C, Vss = 0V)

| Parameter                  | Symbol | Min.   | Тур. | Max.  | Unit | Conditions          |                       |  |
|----------------------------|--------|--------|------|-------|------|---------------------|-----------------------|--|
| Parameter                  |        |        |      |       |      | V <sub>DD</sub> (V) | Conditions            |  |
|                            |        | 3.5    | _    | _     |      | 5                   |                       |  |
| Input high level voltage   | VIH    | 7.0    | _    | _     | V    | 10                  | _                     |  |
|                            |        | 11.0   | _    | _     |      | 15                  |                       |  |
|                            |        | _      | _    | 1.5   |      | 5                   |                       |  |
| Input low level voltage    | VIL    | _      | _    | 3.0   | V    | 10                  | <u> </u>              |  |
|                            |        | _      | _    | 4.0   |      | 15                  |                       |  |
| Input high level current   | lін    | _      | _    | 0.3   | μΑ   | 15                  | V <sub>IH</sub> = 15V |  |
| Input low level current    | lıL    | _      | _    | - 0.3 | μΑ   | 15                  | VIL = 0V              |  |
|                            | Vон    | 4.95   | _    | _     | V    | 5                   | lo = 0mA              |  |
| Output high level voltage  |        | 9.95   | _    | _     |      | 10                  |                       |  |
|                            |        | 14.95  | _    | _     |      | 15                  |                       |  |
|                            | VoL    | _      | _    | 0.05  | V    | 5                   | lo = 0mA              |  |
| Output low level voltage   |        | _      | _    | 0.05  |      | 10                  |                       |  |
|                            |        | _      | _    | 0.05  |      | 15                  |                       |  |
|                            | Іон    | - 0.16 | _    | _     | mA   | 5                   | Voн = 4.6V            |  |
| Output high level current  |        | - 0.4  | _    | _     |      | 10                  | Vон = 9.5V            |  |
|                            |        | - 1.2  | _    | _     |      | 15                  | Vон = 13.5V           |  |
|                            | loL    | 0.44   | _    | _     | mA   | 5                   | Vol = 0.4V            |  |
| Output low level current   |        | 1.1    | _    | _     |      | 10                  | Vol = 0.5V            |  |
|                            |        | 3.0    | _    | _     |      | 15                  | Vol = 1.5V            |  |
|                            | loo    | _      | _    | 20    | μА   | 5                   |                       |  |
| Static current dissipation |        | _      | _    | 40    |      | 10                  | VI = VDD or GND       |  |
|                            |        | _      | _    | 80    |      | 15                  |                       |  |

Switching characteristics (unless otherwise noted, Ta = 25°C, Vss = 0V, CL = 50pF)

| Parameter                             | Symbol               | Min. | Тур. | Max. | Unit |                     | Conditions |
|---------------------------------------|----------------------|------|------|------|------|---------------------|------------|
|                                       | ,                    |      | ,    |      |      | V <sub>DD</sub> (V) |            |
| Output rise time                      | tт⊔н                 |      | 180  |      | ns   | 5                   |            |
|                                       |                      | _    | 90   | _    |      | 10                  | _          |
|                                       |                      | _    | 65   |      |      | 15                  |            |
| Output fall time                      | tтн∟                 | _    | 100  |      | ns   | 5                   | _          |
|                                       |                      | _    | 50   |      |      | 10                  |            |
|                                       |                      | _    | 40   | _    |      | 15                  |            |
|                                       | tplh<br>tphl         | _    | 310  | _    |      | 5                   |            |
| Propagation delay time,               |                      | _    | 125  | _    | ns   | 10                  | _          |
| CLOCK, $D \rightarrow Q$              |                      | _    | 90   |      |      | 15                  |            |
|                                       | tplh<br>tphL         | _    | 460  |      | ns   | 5                   | _          |
| Propagation delay time,               |                      | _    | 180  |      |      | 10                  |            |
| RESET to Q                            |                      | _    | 120  | _    |      | 15                  |            |
|                                       | <b>t</b> su          | _    | 100  | _    | ns   | 5                   | _          |
| Setup time                            |                      | _    | 50   | _    |      | 10                  |            |
|                                       |                      | _    | 40   | _    |      | 15                  |            |
|                                       | twh (CLK)            | _    | 185  | _    | ns   | 5                   | _          |
| Minimum clock pulse width             |                      | _    | 85   | _    |      | 10                  |            |
| puise width                           |                      | _    | 55   | _    |      | 15                  |            |
|                                       | twh (R)              | _    | 200  | _    | ns   | 5                   | _          |
| Minimum reset pulse width             |                      | _    | 80   | _    |      | 10                  |            |
| puise width                           |                      | _    | 60   | _    |      | 15                  |            |
|                                       | f (CLK) Max.         | _    | 20   | _    | MHz  | 5                   | _          |
| Maximum clock frequency               |                      | _    | 6.0  | _    |      | 10                  |            |
|                                       |                      | _    | 7.5  | _    |      | 15                  |            |
|                                       | tr (CLK)<br>tr (CLK) | _    | 100  | _    | μs   | 5                   |            |
| Maximum clock rise time and fall time |                      | _    | 40   | _    |      | 10                  | _          |
| ume and rail ume                      |                      | _    | 15   | _    |      | 15                  |            |
| Input capacitance                     | Cin                  | _    | 5    | _    | pF   | _                   | _          |

### Measurement circuits



Fig.1 Switching characteristics measurement circuit



Fig.2 Switching time measurement waveform

# •Electrical characterisistic curve



Fig.3 Power dissipation vs. ambient temperature

# External dimensions (Units: mm)



## **Notes**

- No technical content pages of this document may be reproduced in any form or transmitted by any
  means without prior permission of ROHM CO.,LTD.
- The contents described herein are subject to change without notice. The specifications for the
  product described in this document are for reference only. Upon actual use, therefore, please request
  that specifications to be separately delivered.
- Application circuit diagrams and circuit constants contained herein are shown as examples of standard
  use and operation. Please pay careful attention to the peripheral conditions when designing circuits
  and deciding upon circuit constants in the set.
- Any data, including, but not limited to application circuit diagrams information, described herein are intended only as illustrations of such devices and not as the specifications for such devices. ROHM CO.,LTD. disclaims any warranty that any use of such devices shall be free from infringement of any third party's intellectual property rights or other proprietary rights, and further, assumes no liability of whatsoever nature in the event of any such infringement, or arising from or connected with or related to the use of such devices.
- Upon the sale of any such devices, other than for buyer's right to use such devices itself, resell or
  otherwise dispose of the same, no express or implied right or license to practice or commercially
  exploit any intellectual property rights or other proprietary rights owned or controlled by
- ROHM CO., LTD. is granted to any such buyer.
- Products listed in this document use silicon as a basic material.
   Products listed in this document are no antiradiation design.

The products listed in this document are designed to be used with ordinary electronic equipment or devices (such as audio visual equipment, office-automation equipment, communications devices, electrical appliances and electronic toys).

Should you intend to use these products with equipment or devices which require an extremely high level of reliability and the malfunction of with would directly endanger human life (such as medical instruments, transportation equipment, aerospace machinery, nuclear-reactor controllers, fuel controllers and other safety devices), please be sure to consult with our sales representative in advance.

About Export Control Order in Japan

Products described herein are the objects of controlled goods in Annex 1 (Item 16) of Export Trade Control Order in Japan.

In case of export from Japan, please confirm if it applies to "objective" criteria or an "informed" (by MITI clause) on the basis of "catch all controls for Non-Proliferation of Weapons of Mass Destruction.

