



**Z08030/8530**

***Serial Communications  
Controller***

**Customer Procurement Specification**

PS011301-0601



This publication is subject to replacement by a later edition. To determine whether a later edition exists, or to request copies of publications, contact:

**ZiLOG Worldwide Headquarters**

910 E. Hamilton Avenue  
Campbell, CA 95008  
Telephone: 408.558.8500  
Fax: 408.558.8300

[www.ZiLOG.com](http://www.ZiLOG.com)

Windows is a registered trademark of Microsoft Corporation.

**Document Disclaimer**

©2001 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZiLOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. Devices sold by ZiLOG, Inc. are covered by warranty and limitation of liability provisions appearing in the ZiLOG, Inc. Terms and Conditions of Sale. ZiLOG, Inc. makes no warranty of merchantability or fitness for any purpose Except with the express written approval of ZiLOG, use of information, devices, or technology as critical components of life support systems is not authorized. No licenses are conveyed, implicitly or otherwise, by this document under any intellectual property rights.

| DC Characteristics | Symbol   | Parameter               | Min               | Max              | Unit | Condition                    |
|--------------------|----------|-------------------------|-------------------|------------------|------|------------------------------|
|                    | $V_{IH}$ | Input High Voltage      | 2.0 <sup>c</sup>  | $V_{CC} + 0.3^c$ | V    |                              |
|                    | $V_{IL}$ | Input Low Voltage       | -0.3 <sup>c</sup> | 0.8 <sup>c</sup> | V    |                              |
|                    | $V_{OH}$ | Output High Voltage     | 2.4 <sup>c</sup>  | V                |      | $I_{OL} = -250 \mu A$        |
|                    | $V_{OL}$ | Output Low Voltage      | 0.4 <sup>c</sup>  | V                |      | $I_{OL} = +2.0 mA$           |
|                    | $I_{L}$  | Input Leakage           | $\pm 10.0^a$      | AA               |      | $0.4 \leq V_{IH} \leq +2.4V$ |
|                    | $I_{OL}$ | Output Leakage          | $\pm 10.0^a$      | AA               |      | $0.4 \leq V_{OL} \leq +2.4V$ |
|                    | $I_{CC}$ | $V_{CC}$ Supply Current | 250               | mA               |      |                              |

$V_{CC} = 5V \pm 5\%$  unless otherwise specified, over specified temperature range.

a Tested

b Guaranteed by Design

c Guaranteed by Characterization

**Standard Test Conditions** The DC characteristics and capacitance section below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

Standard conditions are as follows:

■  $+4.75 V \leq V_{CC} \leq +5.25 V$

■ GND = 0 V

■  $T_A$  as specified in Ordering Information

All ac parameters assume a load capacitance of 50 pF max.



Open-Drain Test Load

Standard Test Load

Z8000 is a registered trademark of Zilog, Inc. © 1989 by Zilog, Inc. All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted, in any form or by any means, electronic, mechanical, photocopying, recording, or otherwise, without the prior written permission of Zilog. The information contained herein is subject to change without notice. Zilog assumes no responsibility for the use of any circuitry other than circuitry embodied in a Zilog product. No other circuit patent licenses are implied. All specifications (parameters) are subject to change without notice. The applicable Zilog test documentation will specify which parameters are tested. Zilog, Inc., 210 Hacienda Ave., Campbell, CA 95008-8600 Telephone (408) 370-8000 TWX 910-328-7621

00-2837-02

|                                     |                                               |                |
|-------------------------------------|-----------------------------------------------|----------------|
| Absolute Maximum Ratings            | Voltages on all pins with respect to GND..... | -0.3V to +7.0V |
| Operating Ambient Temperature ..... | See Ordering Information                      |                |
| Storage Temperature.....            | -65°C to +150°C                               |                |

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



Chip Carrier Pin Assignments, Z8000

|                 |    |                  |    |
|-----------------|----|------------------|----|
| AB <sub>1</sub> | 1  | AB <sub>8</sub>  | 2  |
| AB <sub>2</sub> | 2  | AB <sub>9</sub>  | 3  |
| AB <sub>3</sub> | 3  | AB <sub>10</sub> | 4  |
| AB <sub>4</sub> | 4  | AB <sub>11</sub> | 5  |
| AB <sub>5</sub> | 5  | AB <sub>12</sub> | 6  |
| AB <sub>6</sub> | 6  | AB <sub>13</sub> | 7  |
| AB <sub>7</sub> | 7  | AB <sub>14</sub> | 8  |
| INTACK          | 8  | AB <sub>15</sub> | 9  |
| +5V             | 9  | AB <sub>16</sub> | 10 |
| WIREGA          | 10 | Z8000            | 11 |
| SYNCA           | 11 | WIREGA           | 12 |
| ATCA            | 12 | SYNCA            | 13 |
| RDA             | 13 | RTCA             | 14 |
| FRCA            | 14 | RDA              | 15 |
| TDA             | 15 | FRCA             | 16 |
| STREGA          | 16 | TDA              | 17 |
| ATCA            | 17 | STREGA           | 18 |
| CTSA            | 18 | ATSA             | 19 |
| RTCA            | 19 | CTSA             | 20 |
| PCLK            | 20 | RTCA             | 21 |

DIP Pin Assignments, Z8000

|                 |    |                  |    |
|-----------------|----|------------------|----|
| AB <sub>1</sub> | 1  | AB <sub>8</sub>  | 2  |
| AB <sub>2</sub> | 2  | AB <sub>9</sub>  | 3  |
| AB <sub>3</sub> | 3  | AB <sub>10</sub> | 4  |
| AB <sub>4</sub> | 4  | AB <sub>11</sub> | 5  |
| AB <sub>5</sub> | 5  | AB <sub>12</sub> | 6  |
| AB <sub>6</sub> | 6  | AB <sub>13</sub> | 7  |
| AB <sub>7</sub> | 7  | AB <sub>14</sub> | 8  |
| INTACK          | 8  | AB <sub>15</sub> | 9  |
| +5V             | 9  | AB <sub>16</sub> | 10 |
| WIREGA          | 10 | Z8500            | 11 |
| SYNCA           | 11 | WIREGA           | 12 |
| ATCA            | 12 | SYNCA            | 13 |
| RDA             | 13 | RTCA             | 14 |
| FRCA            | 14 | RDA              | 15 |
| TDA             | 15 | FRCA             | 16 |
| STREGA          | 16 | TDA              | 17 |
| ATCA            | 17 | STREGA           | 18 |
| CTSA            | 18 | ATSA             | 19 |
| RTCA            | 19 | CTSA             | 20 |
| PCLK            | 20 | RTCA             | 21 |

DIP Pin Assignments, Z8500

**Zilog**

200030/8530 Customer  
Procurement Spec (CPS)

### General Description

The SCC Serial Communications Controller is a dual-channel, multi-protocol data communications peripheral designed for use with conventional non-multiplexed buses and the Zilog Z-BUS.® The SCC functions as a serial-to-parallel/parallel-to-serial converter/controller. The SCC can be software-configured to satisfy a wide variety of serial communications applications. The device contains a variety of new, sophisticated internal functions including on-chip baud rate generators, Digital PhaseLocked Loops, and crystal oscillators that dramatically reduce the need for external logic.

The SCC handles asynchronous formats, Synchronous byte-oriented protocols such as IBM Bisync, and Synchronous bit-oriented protocols such as HDLC and IBM SDLC. This versatile device supports virtually any serial data transfer application (cassette, diskette, tape drives, etc.).

The device can generate and check CRC codes in any Synchronous mode and can be programmed to check data integrity in various modes. The SCC also has facilities for modem controls in both channels. In applications where these controls are not needed, the modem controls can be used for general-purpose I/O.

The daisy-chain interrupt hierarchy is also supported—as is standard for Zilog peripheral components.

**Maximum data rate:**  
1/4 PCLOCK using external phase lock loop.  
**Minimum data rate:**  
80 baud for any PCLOCK period.

## Z8030 AC CHARACTERISTICS

| Number | Symbol                 | Parameter                          | 4 MHz                          |                                | 6 MHz                          |                  | 8 MHz |     | Notes† |
|--------|------------------------|------------------------------------|--------------------------------|--------------------------------|--------------------------------|------------------|-------|-----|--------|
|        |                        |                                    | Min                            | Max                            | Min                            | Max              | Min   | Max |        |
| 1      | T <sub>wAS</sub>       | AS Low Width                       | 70 <sup>a</sup>                | 50 <sup>a</sup>                | 35 <sup>a</sup>                |                  |       |     |        |
| 2      | T <sub>dDS(AS)</sub>   | DS 1 to AS 1 Delay                 | 50 <sup>c</sup>                | 25 <sup>c</sup>                | 15 <sup>c</sup>                |                  |       |     |        |
| 3      | T <sub>cCSO(AS)</sub>  | CS <sub>0</sub> to AS 1 Setup Time | 0 <sup>a</sup>                 | 0 <sup>a</sup>                 | 0 <sup>a</sup>                 |                  | 1     |     |        |
| 4      | T <sub>HCSC(AS)</sub>  | CS <sub>0</sub> to AS 1 Hold Time  | 60 <sup>a</sup>                | 40 <sup>a</sup>                | 30 <sup>a</sup>                |                  | 1     |     |        |
| 5      | T <sub>cCS1(DS)</sub>  | CS <sub>1</sub> to DS 1 Setup Time | 100 <sup>a</sup>               | 80 <sup>a</sup>                | 65 <sup>a</sup>                |                  | 1     |     |        |
| 6      | T <sub>HCSC1(DS)</sub> | CS <sub>1</sub> to DS 1 Hold Time  | 55 <sup>c</sup>                | 40 <sup>c</sup>                | 30 <sup>c</sup>                |                  | 1     |     |        |
| 7      | T <sub>wIA(AS)</sub>   | INTACK to AS 1 Setup Time          | 10 <sup>c</sup>                | 10 <sup>c</sup>                | 10 <sup>c</sup>                |                  |       |     |        |
| 8      | T <sub>HA(AS)</sub>    | INTACK to AS 1 Hold Time           | 250 <sup>a</sup>               | 200 <sup>a</sup>               | 150 <sup>a</sup>               |                  |       |     |        |
| 9      | T <sub>rWR(DS)</sub>   | R/W (Read) to DS 1 Setup Time      | 100 <sup>a</sup>               | 80 <sup>a</sup>                | 65 <sup>a</sup>                |                  |       |     |        |
| 10     | T <sub>HRW(DS)</sub>   | R/W to DS 1 Hold Time              | 65 <sup>a</sup>                | 40 <sup>a</sup>                | 35 <sup>a</sup>                |                  |       |     |        |
| 11     | T <sub>rRW(DS)</sub>   | R/W (Write) to DS 1 Setup Time     | 0 <sup>c</sup>                 | 0 <sup>c</sup>                 | 0 <sup>c</sup>                 |                  |       |     |        |
| 12     | T <sub>dAS(DS)</sub>   | AS 1 to DS 1 Delay                 | 60 <sup>c</sup>                | 40 <sup>c</sup>                | 30 <sup>c</sup>                |                  |       |     |        |
| 13     | T <sub>wDSI</sub>      | DS Low Width                       | 240 <sup>a</sup>               | 200 <sup>a</sup>               | 150 <sup>a</sup>               |                  |       |     |        |
| 14     | T <sub>C</sub>         | Valid Access Recovery Time         | 4T <sub>cPC</sub> <sup>a</sup> | 4T <sub>cPC</sub> <sup>a</sup> | 4T <sub>cPC</sub> <sup>a</sup> |                  | 2     |     |        |
| 15     | T <sub>ea(AS)</sub>    | Address to AS 1 Setup Time         | 30 <sup>a</sup>                | 10 <sup>a</sup>                | 10 <sup>a</sup>                |                  | 1     |     |        |
| 16     | T <sub>ha(AS)</sub>    | Address to AS 1 Hold Time          | 50 <sup>a</sup>                | 30 <sup>a</sup>                | 25 <sup>a</sup>                |                  | 1     |     |        |
| 17     | T <sub>dDW(DS)</sub>   | Write Data to DS 1 Setup Time      | 30 <sup>a</sup>                | 20 <sup>a</sup>                | 15 <sup>a</sup>                |                  |       |     |        |
| 18     | T <sub>hdDW(DS)</sub>  | Write Data to DS 1 Hold Time       | 30 <sup>a</sup>                | 20 <sup>a</sup>                | 20 <sup>a</sup>                |                  |       |     |        |
| 19     | T <sub>dDS(DA)</sub>   | DS 1 to Data Active Delay          | 0 <sup>c</sup>                 | 0 <sup>c</sup>                 | 0 <sup>c</sup>                 |                  |       |     |        |
| 20     | T <sub>dDR(DR)</sub>   | DS 1 to Read Data Not Valid Delay  | 0 <sup>a</sup>                 | 0 <sup>a</sup>                 | 0 <sup>a</sup>                 |                  |       |     |        |
| 21     | T <sub>dDS(DR)</sub>   | DS 1 to Read Data Valid Delay      |                                | 250 <sup>a</sup>               | 180 <sup>a</sup>               | 140 <sup>a</sup> |       |     |        |
| 22     | T <sub>dAS(DR)</sub>   | AS 1 to Read Data Valid Delay      |                                | 520 <sup>a</sup>               | 300 <sup>a</sup>               | 250 <sup>a</sup> |       |     |        |

### NOTES:

1. Parameter does not apply to interrupt Acknowledge transactions.
2. Parameter applies only between transactions involving the SCC.

3. Timings are preliminary and subject to change.

4. Units in nanoseconds (ns).

a Tested

b Guaranteed by Design

c Guaranteed by Characterization

## Z8030 AC CHARACTERISTICS (Continued)

| Number | Symbol                 | Parameter                            | 4 MHz |     | 6 MHz                          |                   | 8 MHz                          |                   | Notes†                         |
|--------|------------------------|--------------------------------------|-------|-----|--------------------------------|-------------------|--------------------------------|-------------------|--------------------------------|
|        |                        |                                      | Min   | Max | Min                            | Max               | Min                            | Max               |                                |
| 23     | T <sub>dDR(DR)</sub>   | DS 1 to Read Data First Delay        |       |     | 70 <sup>c</sup>                |                   | 40 <sup>c</sup>                |                   | 3                              |
| 24     | T <sub>dADR</sub>      | Address Required Valid to Read Data  |       |     |                                |                   | 570 <sup>a</sup>               | 310 <sup>a</sup>  | 260 <sup>a</sup>               |
| 25     | T <sub>dDR(W)</sub>    | DS 1 to Write Valid Delay            |       |     | 240 <sup>c</sup>               |                   | 200 <sup>c</sup>               |                   | 170 <sup>c</sup>               |
| 26     | T <sub>dDRP REQ</sub>  | DS 1 to TREQD Not Valid Delay        |       |     | 240 <sup>c</sup>               |                   | 200 <sup>c</sup>               |                   | 170 <sup>c</sup>               |
| 27     | T <sub>dDRP REQ</sub>  | DS 1 to DTREQD Not Valid Delay       |       |     | 5T <sub>cPC</sub> <sup>a</sup> |                   | 5T <sub>cPC</sub> <sup>a</sup> |                   | 5T <sub>cPC</sub> <sup>a</sup> |
|        |                        |                                      |       |     | +300 <sup>a</sup>              |                   | +250 <sup>a</sup>              |                   | +200 <sup>a</sup>              |
| 28     | T <sub>dAS(PNT)</sub>  | AS 1 to INT Valid Delay              |       |     |                                |                   | 500 <sup>a</sup>               | 500 <sup>a</sup>  | 500 <sup>a</sup>               |
| 29     | T <sub>dAS(DBA)</sub>  | AS 1 to DS 1 (Acknowledge) Delay     |       |     | 250 <sup>a</sup>               |                   | 250 <sup>a</sup>               |                   | 250 <sup>a</sup>               |
| 30     | T <sub>wDSA</sub>      | DS (Acknowledge) Low Width           |       |     | 250 <sup>a</sup>               |                   | 200 <sup>a</sup>               |                   | 160 <sup>a</sup>               |
| 31     | T <sub>dDSA(DR)</sub>  | DS 1 (Acknowledge) to Read Data      |       |     |                                |                   | 250 <sup>a</sup>               | 180 <sup>a</sup>  | 140 <sup>a</sup>               |
| 32     | T <sub>IEI(DBA)</sub>  | IEI to DS 1 (Acknowledge) Setup Time |       |     | 120 <sup>a</sup>               |                   | 100 <sup>a</sup>               |                   | 80 <sup>a</sup>                |
| 33     | T <sub>IEI(DBA)</sub>  | IEI to DS 1 (Acknowledge) Hold Time  |       |     | 0 <sup>c</sup>                 |                   | 0 <sup>c</sup>                 |                   | 0 <sup>c</sup>                 |
| 34     | T <sub>dIEI(EIO)</sub> | IEI to EIO Delay                     |       |     |                                |                   | 120 <sup>a</sup>               | 100 <sup>a</sup>  | 80 <sup>a</sup>                |
| 35     | T <sub>dAS(PC)</sub>   | AS 1 to EIO Delay                    |       |     | 250 <sup>a</sup>               |                   | 250 <sup>a</sup>               |                   | 200 <sup>a</sup>               |
| 36     | T <sub>dDBA(INT)</sub> | DS 1 (Acknowledge) to INT Inactive   |       |     |                                |                   | 500 <sup>a</sup>               | 500 <sup>a</sup>  | 460 <sup>a</sup>               |
| 37     | T <sub>dDS(ASQ)</sub>  | DS 1 to AS 1 Delay for No Reset      |       |     | 30 <sup>a</sup>                |                   | 15 <sup>a</sup>                |                   | 10 <sup>a</sup>                |
| 38     | T <sub>dASQ(DS)</sub>  | DS 1 to DS 1 Delay for No Reset      |       |     | 30 <sup>a</sup>                |                   | 30 <sup>a</sup>                |                   | 30 <sup>a</sup>                |
| 39     | T <sub>wRES</sub>      | AS and DS Coincident Low for Reset   |       |     | 250 <sup>a</sup>               |                   | 200 <sup>a</sup>               |                   | 150 <sup>a</sup>               |
| 40     | T <sub>wPCl</sub>      | PClk Low Width                       |       |     | 10 <sup>a</sup>                | 2000 <sup>a</sup> | 70 <sup>a</sup>                | 1000 <sup>a</sup> | 50 <sup>a</sup>                |
| 41     | T <sub>wPCh</sub>      | PClk High Width                      |       |     | 10 <sup>a</sup>                | 2000 <sup>a</sup> | 70 <sup>a</sup>                | 1000 <sup>a</sup> | 50 <sup>a</sup>                |
| 42     | T <sub>PC</sub>        | PClk Cycle Time                      |       |     | 250 <sup>a</sup>               | 4000 <sup>a</sup> | 160 <sup>a</sup>               | 3000 <sup>a</sup> | 130 <sup>a</sup>               |
| 43     | T <sub>PCF</sub>       | PClk Free Time                       |       |     |                                |                   | 20 <sup>a</sup>                | 10 <sup>a</sup>   | 10 <sup>a</sup>                |
| 44     | T <sub>PCF</sub>       | PClk Fall Time                       |       |     |                                |                   | 20 <sup>a</sup>                | 10 <sup>a</sup>   | 10 <sup>a</sup>                |

NOTES:  
3. Reset delay is defined as the time required for a  $\pm 0.0V$  change in the output with a maximum dc load and a minimum ac load.

4. Open-drain output, measured with open-drain test load.

5. Parameter is system dependent. For any Z-SCC in the stack chain, T<sub>dAS(DBA)</sub> must be greater than the sum of T<sub>dIEI(EIO)</sub> for the highest priority device in the stack chain, T<sub>dIEI(DBA)</sub> for the Z-SCC, and T<sub>dEIEI(PC)</sub> for each device separating them in the stack chain.

6. Parameter applies only to a Z-SCC putting INT Low at the beginning of the interrupt Acknowledge transaction.

7. Internal circuitry allows for the reset provided by the Z8 to be recognized as a reset by the Z-SCC.

8. Timings are preliminary and subject to change. All timing references assume 2.0V for a logic "1" and 0.0V for a logic "0".

9. Units in nanoseconds (ns).

## Z8030/Z8530 SYSTEM TIMING AC CHARACTERISTICS

| Number | Symbol            | Parameter                                | 4 MHz |     | 6 MHz |     | 8 MHz |     | Notes*†‡ |
|--------|-------------------|------------------------------------------|-------|-----|-------|-----|-------|-----|----------|
|        |                   |                                          | Min   | Max | Min   | Max | Min   | Max |          |
| 1.     | TdRXC(REQ)        | RxC $\downarrow$ to W/REQ Valid Delay    | 8     | 12  | 8     | 12  | 8     | 12  | 2        |
| 2.     | TdRXC(W)          | RxC $\downarrow$ to Wait Inactive Delay  | 8     | 14  | 8     | 14  | 8     | 14  | 1,2      |
| 3.     | TdRXC(SY)         | RxC $\downarrow$ to SYNC Valid Delay     | 4     | 7   | 4     | 7   | 4     | 7   | 2        |
| 4a.    | TdRXC(INT), Z8530 | RxC $\downarrow$ to INT Valid Delay      | 10    | 16  | 10    | 16  | 10    | 16  | 1,2      |
| 4b.    | TdRXC(INT), Z8030 |                                          | 8     | 12  | 8     | 12  | 8     | 12  | 1,2      |
|        |                   |                                          | +2    | +3  | +2    | +3  | +2    | +3  | 4        |
| 5.     | TdTXC(REQ)        | TxC $\downarrow$ to W/REQ Valid Delay    | 5     | 8   | 5     | 8   | 5     | 8   | 3        |
| 6.     | TdTXC(W)          | TxC $\downarrow$ to Wait Inactive Delay  | 5     | 11  | 5     | 11  | 5     | 11  | 1,3      |
| 7.     | TdTXC(DRQ)        | TxC $\downarrow$ DTR/REQ Valid Delay     | 4     | 7   | 4     | 7   | 4     | 7   | 3        |
| 8a.    | TdTXC(INT), Z8530 | TxC $\downarrow$ to INT Valid Delay      | 6     | 10  | 6     | 10  | 6     | 10  | 1,3      |
| 8b.    | TdTXC(INT), Z8030 |                                          | 4     | 6   | 4     | 6   | 4     | 6   | 1,3      |
|        |                   |                                          | +2    | +3  | +2    | +3  | +2    | +3  | 4        |
| 9a.    | TdSY(INT), Z8530  | SYNC Transition to INT Valid Delay       | 2     | 6   | 2     | 6   | 2     | 6   | 1        |
| 9b.    | TdSY(INT), Z8030  |                                          | 2     | 3   | 2     | 3   | 2     | 3   | 1,4      |
| 10a.   | TdEXT(INT), Z8530 | DCD or CTS Transition to INT Valid Delay | 2     | 6   | 2     | 6   | 2     | 6   | 1        |
| 10b.   | TdEXT(INT), Z8030 |                                          | 2     | 3   | 2     | 3   | 2     | 3   | 1,4      |

### NOTES:

1. Open-drain output, measured with open-drain test load.
2. RxC is RTxC or TRxC, whichever is supplying the receive clock.
3. TxC is TRxC or RTxC, whichever is supplying the transmit clock.
4. Units equal to AS.

\*Timings are preliminary and subject to change.

†Units equal to TcPC.



Interrupt Acknowledge Cycle Timing

### Z8530 Timing



Read Cycle Timing



Write Cycle Timing



Interrupt Acknowledge Cycle Timing

**General  
Timing**



**System  
Timing**



**Reset  
Timing  
Z8030**



PS011301- 0601

## Z8530 AC CHARACTERISTICS

| Number | Symbol    | Parameter                         | 4 MHz            |                   | 6 MHz            |                   | 8 MHz            |                   | Notes*†         |
|--------|-----------|-----------------------------------|------------------|-------------------|------------------|-------------------|------------------|-------------------|-----------------|
|        |           |                                   | Min              | Max               | Min              | Max               | Min              | Max               |                 |
| 1      | TwPCI     | PCLK Low Width                    | 105 <sup>a</sup> | 2000 <sup>a</sup> | 70 <sup>a</sup>  | 1000 <sup>a</sup> | 50 <sup>a</sup>  | 1000 <sup>a</sup> |                 |
| 2      | TwPCh     | PCLK High Width                   | 105 <sup>a</sup> | 2000 <sup>a</sup> | 70 <sup>a</sup>  | 1000 <sup>a</sup> | 50 <sup>c</sup>  | 1000 <sup>a</sup> |                 |
| 3      | TIPC      | PCLK Fall Time                    |                  |                   | 20 <sup>a</sup>  |                   | 10 <sup>a</sup>  |                   | 10 <sup>a</sup> |
| 4      | TRPC      | PCLK Rise Time                    |                  |                   | 20 <sup>a</sup>  |                   | 10 <sup>a</sup>  |                   | 10 <sup>a</sup> |
| 5      | TcPC      | PCLK Cycle Time                   | 250 <sup>a</sup> | 4000 <sup>a</sup> | 165 <sup>a</sup> | 2000 <sup>a</sup> | 125 <sup>a</sup> | 2000 <sup>a</sup> |                 |
| 6      | TsA(WR)   | Address to WR ↓ Setup Time        | 80 <sup>a</sup>  |                   | 80 <sup>a</sup>  |                   | 70 <sup>a</sup>  |                   |                 |
| 7      | ThA(WR)   | Address to WR ↑ Hold Time         | 0 <sup>c</sup>   |                   | 0 <sup>c</sup>   |                   | 0 <sup>c</sup>   |                   |                 |
| 8      | TsA(RD)   | Address to RD ↓ Setup Time        | 80 <sup>a</sup>  |                   | 80 <sup>a</sup>  |                   | 70 <sup>a</sup>  |                   |                 |
| 9      | ThA(RD)   | Address to RD ↑ Hold Time         | 0 <sup>c</sup>   |                   | 0 <sup>c</sup>   |                   | 0 <sup>c</sup>   |                   |                 |
| 10     | TsIA(PC)  | INTACK to PCLK ↑ Setup Time       | 10 <sup>a</sup>  |                   | 10 <sup>a</sup>  |                   | 10 <sup>a</sup>  |                   |                 |
| 11     | TsIAi(WR) | INTACK to WR ↓ Setup Time         | 200 <sup>a</sup> |                   | 160 <sup>a</sup> |                   | 145 <sup>a</sup> |                   | 1               |
| 12     | ThIA(WR)  | INTACK to WR ↑ Hold Time          | 0 <sup>c</sup>   |                   | 0 <sup>c</sup>   |                   | 0 <sup>c</sup>   |                   |                 |
| 13     | TsIAi(RD) | INTACK to RD ↓ Setup Time         | 200 <sup>a</sup> |                   | 160 <sup>a</sup> |                   | 145 <sup>a</sup> |                   | 1               |
| 14     | ThIA(RD)  | INTACK to RD ↑ Hold Time          | 0 <sup>a</sup>   |                   | 0 <sup>a</sup>   |                   | 0 <sup>a</sup>   |                   |                 |
| 15     | ThIA(PC)  | INTACK to PCLK ↑ Hold Time        | 100 <sup>a</sup> |                   | 100 <sup>a</sup> |                   | 85 <sup>a</sup>  |                   |                 |
| 16     | TsCEi(WR) | CE Low to WR ↓ Setup Time         | 0 <sup>a</sup>   |                   | 0 <sup>a</sup>   |                   | 0 <sup>a</sup>   |                   |                 |
| 17     | ThCE(WR)  | CE to WR ↑ Hold Time              | 0 <sup>a</sup>   |                   | 0 <sup>a</sup>   |                   | 0 <sup>a</sup>   |                   |                 |
| 18     | TsCEh(WR) | CE High to WR ↓ Setup Time        | 100 <sup>a</sup> |                   | 70 <sup>a</sup>  |                   | 60 <sup>a</sup>  |                   |                 |
| 19     | TsCEi(RD) | CE Low to RD ↓ Setup Time         | 0 <sup>a</sup>   |                   | 0 <sup>a</sup>   |                   | 0 <sup>a</sup>   |                   | 1               |
| 20     | ThCE(RD)  | CE to RD ↑ Hold Time              | 0 <sup>a</sup>   |                   | 0 <sup>a</sup>   |                   | 0 <sup>a</sup>   |                   | 1               |
| 21     | TsCEh(RD) | CE High to RD ↓ Setup Time        | 100 <sup>a</sup> |                   | 70 <sup>a</sup>  |                   | 60 <sup>a</sup>  |                   | 1               |
| 22     | TwRDI     | RD Low Width                      | 390 <sup>a</sup> |                   | 200 <sup>a</sup> |                   | 150 <sup>a</sup> |                   | 1               |
| 23     | TdRD(DRA) | RD ↓ to Read Data Active Delay    | 0 <sup>c</sup>   |                   | 0 <sup>c</sup>   |                   | 0 <sup>c</sup>   |                   |                 |
| 24     | TdRDr(DR) | RD ↓ to Read Data Not Valid Delay | 0 <sup>a</sup>   |                   | 0 <sup>a</sup>   |                   | 0 <sup>a</sup>   |                   |                 |
| 25     | TdRDI(DR) | RD ↓ to Read Data Valid Delay     | 250 <sup>a</sup> |                   | 180 <sup>a</sup> |                   | 140 <sup>a</sup> |                   |                 |
| 26     | TdRD(DRz) | RD ↓ to Read Data Float Delay     | 70 <sup>a</sup>  |                   | 45 <sup>a</sup>  |                   | 40 <sup>a</sup>  |                   | 2               |

NOTES:

1. Parameter does not apply to Interrupt Acknowledge transactions.
2. Float delay is defined as the time required for a  $\pm 0.5V$  change at the output with a maximum dc load and minimum ac load.
- \*Timings are preliminary and subject to change.
- †Units in nanoseconds (ns).

## Z8530 AC CHARACTERISTICS (Continued)

| Number | Symbol     | Parameter                           | 4 MHz              |                   | 6 MHz              |                   | 8 MHz              |                   | Notes*†          |
|--------|------------|-------------------------------------|--------------------|-------------------|--------------------|-------------------|--------------------|-------------------|------------------|
|        |            |                                     | Min                | Max               | Min                | Max               | Min                | Max               |                  |
| 27     | TdA(DR)    | Address Required Valid to Read Data |                    |                   |                    |                   |                    |                   |                  |
|        |            | Valid Data;                         |                    |                   |                    |                   |                    |                   |                  |
| 28     | TwWRi      | WR Low Width                        | 240 <sup>a</sup>   |                   | 200 <sup>a</sup>   |                   | 150 <sup>a</sup>   |                   | 220 <sup>a</sup> |
| 29     | TdDW(WR)   | Write Data to WR ↓ Setup Time       | 10 <sup>a</sup>    |                   | 10 <sup>a</sup>    |                   | 10 <sup>a</sup>    |                   |                  |
| 30     | TdDW(WR)   | Write Data to WR ↑ Hold Time        | 0 <sup>c</sup>     |                   | 0 <sup>c</sup>     |                   | 0 <sup>c</sup>     |                   |                  |
| 31     | TdWR(W)    | WR ↓ to Wait Valid Delay            | 240 <sup>a</sup>   |                   | 200 <sup>a</sup>   |                   | 170 <sup>a</sup>   |                   | 4                |
| 32     | TdRD(W)    | RD ↓ Wait Valid Delay               | 240 <sup>a</sup>   |                   | 200 <sup>a</sup>   |                   | 170 <sup>a</sup>   |                   |                  |
| 33     | TdWR(REQ)  | WR ↓ to WR/RD Not Valid Delay       | 240 <sup>a</sup>   |                   | 200 <sup>a</sup>   |                   | 170 <sup>a</sup>   |                   |                  |
| 34     | TdRD(REQ)  | RD ↓ to WR/RD Not Valid Delay       | 240 <sup>a</sup>   |                   | 200 <sup>a</sup>   |                   | 170 <sup>a</sup>   |                   |                  |
| 35     | TdWRn(REQ) | WR ↓ to DTR/REQ Not Valid Delay     | 5TcPC <sup>a</sup> | +300 <sup>a</sup> | 5TcPC <sup>a</sup> | +250 <sup>a</sup> | 5TcPC <sup>a</sup> | +225 <sup>a</sup> |                  |
| 36     | TdRDr(REQ) | RD ↓ to DTR/REQ Not Valid Delay     | 5TcPC <sup>a</sup> | +300 <sup>a</sup> | 5TcPC <sup>a</sup> | +250 <sup>a</sup> | 5TcPC <sup>a</sup> | +200 <sup>a</sup> |                  |
| 37     | TdPC(INT)  | PCLK ↓ to INT Valid Delay           | 500 <sup>a</sup>   |                   | 500 <sup>a</sup>   |                   | 500 <sup>a</sup>   |                   | 4                |
| 38     | TdIA(RD)   | INTACK to RD ↓ (Acknowledge) Delay  | 250 <sup>a</sup>   |                   | 200 <sup>a</sup>   |                   | 150 <sup>a</sup>   |                   | 5                |
| 39     | TwRDA      | RD (Acknowledge) Width              | 250 <sup>a</sup>   |                   | 200 <sup>a</sup>   |                   | 150 <sup>a</sup>   |                   |                  |
| 40     | TdRDA(DR)  | RD ↓ (Acknowledge) to Read Data     |                    |                   |                    |                   |                    |                   |                  |
|        |            | Valid Data;                         |                    |                   |                    |                   |                    |                   |                  |
| 41     | TdIE(RDA)  | IE↓ to RD ↓ (Acknowledge) Setup     |                    |                   |                    |                   |                    |                   |                  |
|        |            | Time                                |                    |                   |                    |                   |                    |                   |                  |
| 42     | TdIE(RDA)  | IE↓ to RD ↑ (Acknowledge) Hold Time | 0 <sup>a</sup>     |                   | 0 <sup>a</sup>     |                   | 0 <sup>a</sup>     |                   |                  |
| 43     | TdIE(REQ)  | IE↓ to IEO Delay Time               | 120 <sup>a</sup>   |                   | 100 <sup>a</sup>   |                   | 95 <sup>a</sup>    |                   |                  |
| 44     | TdPC(REQ)  | PCLK ↑ to IE↓ Delay                 | 250 <sup>a</sup>   |                   | 250 <sup>a</sup>   |                   | 200 <sup>a</sup>   |                   |                  |
| 45     | TdRDA(INT) | RD ↓ to INT inactive Delay          | 500 <sup>c</sup>   |                   | 500 <sup>c</sup>   |                   | 450 <sup>a</sup>   |                   |                  |
| 46     | TdRD(WRD)  | RD ↓ to WR ↓ Delay for No Reset     | 30 <sup>c</sup>    |                   | 15 <sup>c</sup>    |                   | 15 <sup>c</sup>    |                   |                  |
| 47     | TdWRO(RD)  | WR ↑ to RD ↓ Delay for No Reset     | 30 <sup>c</sup>    |                   | 30 <sup>c</sup>    |                   | 20 <sup>c</sup>    |                   |                  |
| 48     | TwRES      | WR and RD coincident Low for Reset  | 250 <sup>a</sup>   |                   | 200 <sup>a</sup>   |                   | 150 <sup>a</sup>   |                   |                  |
| 49     | Trc        | Valid Access Recovery Time          | 4TcPC <sup>a</sup> |                   | 4TcPC <sup>a</sup> |                   | 4TcPC <sup>a</sup> |                   | 3                |

NOTES:

3. Parameter applies only between transactions involving the SCC.
4. Open-drain output, measured with open-drain test load.
5. Parameter is system dependent. For any SCC in the daisy chain, TdA(RD) must be greater than the sum of TdPC(REQ) for the highest priority device in the daisy chain, TwRDA for the SCC, and TdIE(REQ) for each device separating them in the daisy chain.

\*Timings are preliminary and subject to change.

†Units in nanoseconds (ns).

a Tested

b Guaranteed by Design

c Guaranteed by Characterization

## Z8030/Z8530 GENERAL TIMING AC CHARACTERISTICS

Z8030 Timing

| Number | Symbol                   | Parameter                                          | 4 MHz               |                    | 6 MHz               |                    | 8 MHz               |                    | Notes*†          |
|--------|--------------------------|----------------------------------------------------|---------------------|--------------------|---------------------|--------------------|---------------------|--------------------|------------------|
|        |                          |                                                    | Min                 | Max                | Min                 | Max                | Min                 | Max                |                  |
| 1      | TdPC(REQ)                | PCLK ↓ to W/REQ Valid Delay                        |                     |                    | 250 <sup>a</sup>    |                    | 250 <sup>a</sup>    |                    | 250 <sup>a</sup> |
| 2      | TdPC(W)                  | PCLK ↓ to Wait Inactive Delay                      |                     |                    | 350 <sup>a</sup>    |                    | 350 <sup>a</sup>    |                    | 350 <sup>a</sup> |
| 3      | TsRXC(PC)                | RxC ↓ to PCLK ↑ Setup Time<br>(PCLK + 4 case only) | 80                  | TwPCL <sup>c</sup> | 70                  | TwPCL <sup>c</sup> | 60                  | TwPCL <sup>c</sup> | 1,4              |
| 4      | TsRXD(RXC <sub>r</sub> ) | RxD to RxC ↓ Setup Time (X1 Mode)                  | 0 <sup>a</sup>      |                    | 0 <sup>a</sup>      |                    | 0 <sup>a</sup>      |                    | 1                |
| 5      | ThRXD(RXC <sub>r</sub> ) | RxD to RxC ↓ Hold Time (X1 Mode)                   | 150 <sup>a</sup>    |                    | 150 <sup>a</sup>    |                    | 150 <sup>a</sup>    |                    | 1                |
| 6      | TsRXD(RXC <sub>i</sub> ) | RxD to RxC ↓ Setup Time (X1 Mode)                  | 0 <sup>a</sup>      |                    | 0 <sup>a</sup>      |                    | 0 <sup>a</sup>      |                    | 1,5              |
| 7      | ThRXD(RXC <sub>i</sub> ) | RxD to RxC ↓ Hold Time (X1 Mode)                   | 150 <sup>c</sup>    |                    | 150 <sup>c</sup>    |                    | 150 <sup>a</sup>    |                    | 1,5              |
| 8      | TsSY(RXC)                | SYNC to RxC ↓ Setup Time                           | -200 <sup>a</sup>   |                    | -200 <sup>a</sup>   |                    | -200 <sup>a</sup>   |                    | 1                |
| 9      | ThSY(RXC)                | SYNC to RxC ↓ Hold Time                            | 3TcPCC <sup>c</sup> |                    | 3TcPCC <sup>c</sup> |                    | 3TcPCC <sup>c</sup> |                    |                  |
|        |                          |                                                    | +400                |                    | +320                |                    | +250                |                    | 1                |
| 10     | TsTXC(PC)                | TxC ↓ to PCLK ↑ Setup Time                         | 0 <sup>a</sup>      |                    | 0 <sup>a</sup>      |                    | 0 <sup>a</sup>      |                    | 2,4              |
| 11     | TdTXCl(TXD)              | TxC ↓ to TxD Delay (X1 Mode)                       |                     |                    | 300 <sup>a</sup>    |                    | 230 <sup>a</sup>    |                    | 200 <sup>a</sup> |
| 12     | TdTxCr(TXD)              | TxC ↑ to TxD Delay (X1 Mode)                       |                     |                    | 300 <sup>a</sup>    |                    | 230 <sup>a</sup>    |                    | 200 <sup>a</sup> |
| 13     | TdTXD(TRX)               | TxD to TRxC Delay (Send Clock Echo)                |                     |                    | 200 <sup>a</sup>    |                    | 200 <sup>a</sup>    |                    | 200 <sup>a</sup> |
| 14     | TwRTXh                   | RTxC High Width                                    | 180 <sup>a</sup>    |                    | 180 <sup>a</sup>    |                    | 150 <sup>a</sup>    |                    | 6                |
| 15     | TwRTXI                   | RTxC Low Width                                     | 180 <sup>a</sup>    |                    | 180 <sup>a</sup>    |                    | 150 <sup>a</sup>    |                    | 6                |
| 16     | TcRTX                    | RTxC Cycle Time (RxD, TxD)                         | 1000 <sup>a</sup>   |                    | 640 <sup>a</sup>    |                    | 500 <sup>a</sup>    |                    | 6,7              |
| 17     | TcRTXX                   | Crystal Oscillator Period                          | 250 <sup>c</sup>    | 1000 <sup>c</sup>  | 165 <sup>c</sup>    | 1000 <sup>c</sup>  | 125 <sup>c</sup>    | 1000 <sup>c</sup>  | 3                |
| 18     | TwTRXh                   | TRxC High Width                                    | 180 <sup>a</sup>    |                    | 180 <sup>a</sup>    |                    | 150 <sup>a</sup>    |                    | 6                |
| 19     | TwTRXI                   | TRxC Low Width                                     | 180 <sup>a</sup>    |                    | 180 <sup>a</sup>    |                    | 150 <sup>a</sup>    |                    | 6                |
| 20     | TcTRX                    | TRxC Cycle Time                                    | 1000 <sup>a</sup>   |                    | 640 <sup>a</sup>    |                    | 500 <sup>a</sup>    |                    | 6,7              |
| 21     | TwEXT                    | DCD or CTS Pulse Width                             | 200 <sup>a</sup>    |                    | 200 <sup>a</sup>    |                    | 200 <sup>a</sup>    |                    |                  |
| 22     | TwSY                     | SYNC Pulse Width                                   | 200 <sup>a</sup>    |                    | 200 <sup>a</sup>    |                    | 200 <sup>a</sup>    |                    |                  |

NOTES:

1. RxC is RTxC or TRxC, whichever is supplying the receive clock.
  2. TxC is TRxC or RTxC, whichever is supplying the transmit clock.
  3. Both RTxC and SYNC have 30 pF capacitors to ground connected to them.
  4. Parameter applies only if the data rate is one-fourth the PCLK rate. In all other cases, no phase relationship between RxC and PCLK or TxC and PCLK is required.
  5. Parameter applies only to FM encoding/decoding.
  6. Parameter applies only for transmitter and receiver; DPLL and baud rate generator timing requirements are identical to case PCLK requirements.
  7. The maximum receive or transmit data is 1/4 PCLK.
- \*Timings are preliminary and subject to change.  
†Units in nanoseconds (ns).



Read Cycle Timing



Write Cycle Timing

a Tested

b Guaranteed by Design

c Guaranteed by Characterization

**Interrupt  
Acknowledge  
Timing  
Z8030**



**Reset  
Timing  
Z8530**



**Cycle  
Timing  
Z8530**

