SBOS395C - OCTOBER 2007-REVISED OCTOBER 2009





# Wideband, > 40dB Adjust Range, Linear in dB VARIABLE GAIN AMPLIFIER

Check for Samples: VCA820

### **FEATURES**

- 150MHz SMALL-SIGNAL BANDWIDTH
- 137MHz, 5V<sub>PP</sub> BANDWIDTH (G = +10V/V)
- 0.1dB GAIN FLATNESS to 28MHz
- 1700V/µs SLEW RATE
- > 40dB GAIN ADJUST RANGE
- HIGH GAIN ACCURACY: 20dB ±0.4dB
- HIGH OUTPUT CURRENT: 160mA

### **APPLICATIONS**

- AGC RECEIVERS with RSSI
- DIFFERENTIAL LINE RECEIVERS
- PULSE AMPLITUDE COMPENSATION
- VARIABLE ATTENUATORS
- DROP-IN UPGRADE TO LMH6502



Figure 1. Differential Equalizer



Figure 2. Common-Mode Rejection Ratio

### DESCRIPTION

The VCA820 is a dc-coupled, wideband, linear in dB, continuously variable, voltage-controlled gain amplifier. It provides a differential input to single-ended conversion with a high-impedance gain control input used to vary the gain down 40dB from the nominal maximum gain set by the gain resistor  $(R_{\rm G})$  and feedback resistor  $(R_{\rm F})$ .

The VCA820 internal architecture consists of two input buffers and an output current feedback amplifier stage integrated with a multiplier core to provide a complete variable gain amplifier (VGA) system that does not require external buffering. The maximum gain is set externally with two resistors, providing flexibility in designs. The maximum gain is intended to be set between +2V/V and +100V/V. Operating from ±5V supplies, the gain control voltage for the VCA820 adjusts the gain linearly in dB as the control voltage varies from 0V to +2V. For example, set for a maximum gain of +10V/V, the VCA820 provides 20dB, at +2V input, to -20dB at 0V input of gain control range. The VCA820 offers excellent gain linearity. For a 20dB maximum gain, and a gain-control input voltage varying between 1V and 2V, the gain does not deviate by more than ±0.4dB (maximum at +25°C).

### **VCA820 RELATED PRODUCTS**

| SINGLES | DUALS   | GAIN<br>ADJUST<br>RANGE<br>(dB) | INPUT<br>NOISE<br>(nV/√Hz) | SIGNAL<br>BANDWIDTH<br>(MHz) |  |
|---------|---------|---------------------------------|----------------------------|------------------------------|--|
| VCA810  | _       | 80                              | 2.4                        | 35                           |  |
| _       | VCA2612 | 45                              | 1.25                       | 80                           |  |
| _       | VCA2613 | 45                              | 1                          | 80                           |  |
| _       | VCA2615 | 52                              | 0.8                        | 50                           |  |
| _       | VCA2617 | 48                              | 4.1                        | 50                           |  |
| VCA820  | _       | 40                              | 8.2                        | 150                          |  |
| VCA821  | _       | 40                              | 7.0                        | 420                          |  |
| VCA822  | _       | 40                              | 8.2                        | 150                          |  |
| VCA824  | _       | 40                              | 7.0                        | 420                          |  |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

X2Y is a trademark of X2Y Corporation.

All other trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### ORDERING INFORMATION(1)

| PRODUCT | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY |
|---------|--------------|-----------------------|-----------------------------------|--------------------|--------------------|------------------------------|
| VCA820  | SO-14        | D                     | -40°C to +85°C                    | VCA820ID           | VCA820ID           | Rail, 50                     |
| VCA620  | 30-14        | Ь                     | -40 C to +65 C                    | VCA620ID           | VCA820IDR          | Tape and Reel, 2500          |
| VCA820  | MSOP-10      | DCS                   | -40°C to +85°C                    | BOO                | VCA820IDGST        | Tape and Reel, 250           |
| VCA620  | MISOP-10     | DGS                   | -40°C 10 +65°C                    | BOQ                | VCA820IDGSR        | Tape and Reel, 2500          |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

### ABSOLUTE MAXIMUM RATINGS(1)

Over operating free-air temperature range, unless otherwise noted.

|                     |                                                          | VCA820          | UNIT |  |
|---------------------|----------------------------------------------------------|-----------------|------|--|
| Power supply        | 1                                                        | ±6.3            | V    |  |
| Internal power      | ernal power dissipation See Thermal Characteristics      |                 |      |  |
| Input voltage range |                                                          | ±V <sub>S</sub> | V    |  |
| Storage temp        | perature range                                           | -65 to +125     | °C   |  |
| Junction temp       | perature (T <sub>J</sub> )                               | +150            | °C   |  |
| Junction temp       | perature (T <sub>J</sub> ), maximum continuous operation | +140            | °C   |  |
|                     | Human body model (HBM)                                   | 2000            | V    |  |
| •                   | Charge device model (CDM)                                | 500             | V    |  |
|                     | Machine model                                            | 200             | V    |  |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

### **PIN CONFIGURATIONS**







# **ELECTRICAL CHARACTERISTICS:** V<sub>S</sub> = ±5V

At  $A_{VMAX}$  = 20dB,  $R_F$  = 1k $\Omega$ ,  $R_G$  = 200 $\Omega$ , and  $R_L$  = 100 $\Omega$ , unless otherwise noted.

|                                         |                                                   |          | VCA       | \820                |                       |                    |             |                   |
|-----------------------------------------|---------------------------------------------------|----------|-----------|---------------------|-----------------------|--------------------|-------------|-------------------|
|                                         |                                                   | TYP      |           | IIN/MAX OVE         |                       |                    |             |                   |
| PARAMETER                               | CONDITIONS                                        | +25°C    | +25°C (2) | 0°C to<br>+70°C (3) | -40°C to<br>+85°C (3) | UNITS              | MIN/<br>MAX | TEST<br>LEVEL (1) |
| AC PERFORMANCE                          |                                                   |          |           |                     |                       |                    |             |                   |
| Small-signal bandwidth (SO-14 package)  | $A_{VMAX} = 6dB$ , $V_O = 1V_{PP}$ , $V_G = +2V$  | 168      |           |                     |                       | MHz                | typ         | С                 |
|                                         | $A_{VMAX} = 20dB$ , $V_O = 1V_{PP}$ , $V_G = +2V$ | 150      |           |                     |                       | MHz                | typ         | С                 |
|                                         | $A_{VMAX} = 40dB$ , $V_O = 1V_{PP}$ , $V_G = +2V$ | 118      |           |                     |                       | MHz                | typ         | С                 |
| Large-signal bandwidth                  | $A_{VMAX} = 20dB, V_O = 5V_{PP}, V_G = +2V$       | 137      |           |                     |                       | MHz                | typ         | С                 |
| Gain control bandwidth                  | $V_G = 1V_{DC} + 10mV_{PP}$                       | 200      | 170       | 170                 | 165                   | MHz                | min         | В                 |
| Bandwidth for 0.1dB flatness            | $A_{VMAX} = 20dB$ , $V_O = 1V_{PP}$ , $V_G = +2V$ | 28       |           |                     |                       | MHz                | typ         | С                 |
| Slew rate                               | $A_{VMAX} = 20dB$ , $V_O = 5V$ step, $V_G = +2V$  | 1700     | 1500      | 1500                | 1450                  | V/µs               | min         | В                 |
| Rise-and-fall time                      | $A_{VMAX} = 20dB$ , $V_O = 5V$ step, $V_G = +2V$  | 2.5      | 3.1       | 3.2                 | 3.2                   | ns                 | max         | В                 |
| Settling time to 0.01%                  | $A_{VMAX} = 20dB$ , $V_O = 5V$ step, $V_G = +2V$  | 11       |           |                     |                       | ns                 | typ         | С                 |
| Harmonic distortion                     |                                                   |          |           |                     |                       |                    |             |                   |
| 2nd-harmonic                            | $V_O = 2V_{PP}$ , $f = 20MHz$                     | -62      | -60       | -60                 | -60                   | dBc                | min         | В                 |
| 3rd-harmonic                            | $V_O = 2V_{PP}$ , $f = 20MHz$                     | -68      | -66       | -66                 | -66                   | dBc                | min         | В                 |
| Input voltage noise                     | f > 100kHz                                        | 8.2      |           |                     |                       | nV/√ <del>Hz</del> | typ         | С                 |
| Input current noise                     | f > 100kHz                                        | 2.6      |           |                     |                       | pA/√ <del>Hz</del> | typ         | С                 |
| GAIN CONTROL                            |                                                   |          |           |                     |                       |                    |             |                   |
| Absolute gain error                     | $A_{VMAX} = 20dB, V_G = 2V$                       | ±0.1     | ±0.4      | ±0.5                | ±0.6                  | dB                 | max         | Α                 |
| V <sub>CTRL0</sub>                      |                                                   | 0.85     |           |                     |                       | V                  | typ         | С                 |
| V <sub>SLOPE</sub>                      |                                                   | 0.09     |           |                     |                       | V                  | typ         | С                 |
| Absolute gain error                     | $A_{VMAX} = 20dB, V_G = 1V, (G = 18.06dB)$        | ±0.3     | ±0.4      | ±0.5                | ±0.6                  | dB                 | max         | Α                 |
| Gain at V <sub>G</sub> = 0.2V           | Relative to maximum gain                          | -26      | -24       | -24                 | -23                   | dB                 | max         | Α                 |
| Gain control bias current               |                                                   | 10       | 16        | 16.6                | 16.7                  | μΑ                 | max         | Α                 |
| Average gain control bias current drift |                                                   |          |           | ±12                 | ±12                   | nA/°C              | max         | В                 |
| Gain control input impedance            |                                                   | 70    1  |           |                     |                       | kΩ    pF           | typ         | С                 |
| DC PERFORMANCE                          |                                                   |          |           |                     |                       |                    |             |                   |
| Input offset voltage                    | $A_{VMAX} = 20dB, V_{CM} = 0V, V_{G} = 1V$        | ±4       | ±17       | ±17.8               | ±19                   | mV                 | max         | Α                 |
| Average input offset voltage drift      | $A_{VMAX} = 20dB, V_{CM} = 0V, V_{G} = 1V$        |          |           | 30                  | 30                    | μV/°C              | max         | В                 |
| Input bias current                      | $A_{VMAX} = 20dB, V_{CM} = 0V, V_{G} = 1V$        | 19       | 25        | 29                  | 31                    | μA                 | max         | Α                 |
| Average input bias current drift        | $A_{VMAX} = 20dB, V_{CM} = 0V, V_{G} = 1V$        |          |           | 90                  | 90                    | nA/°C              | max         | В                 |
| Input offset current                    | $A_{VMAX} = 20dB, V_{CM} = 0V, V_{G} = 1V$        | ±0.5     | ±2.5      | ±3.2                | ±3.5                  | μA                 | max         | Α                 |
| Average input offset current drift      | $A_{VMAX} = 20dB$ , $V_{CM} = 0V$ , $V_{G} = 1V$  |          |           | ±16                 | ±16                   | nA/°C              | max         | В                 |
| Maximum current through gain resistance | · · · · · · · · · · · · · · · · · · ·             | ±2.6     | ±2.55     | ±2.55               | ±2.5                  | mA                 | max         | В                 |
| INPUT                                   |                                                   |          |           |                     |                       |                    |             |                   |
| Most positive common-mode input voltage | $R_L = 100\Omega$                                 | +1.6     | +1.6      | +1.6                | +1.6                  | V                  | min         | Α                 |
| Most negative common-mode input voltage | $R_1 = 100\Omega$                                 | -2.1     | -2.1      | -2.1                | -2.1                  | V                  | max         | А                 |
| Common-mode rejection ratio             | -                                                 |          | 65        | 60                  | 60                    | dB                 | min         | A                 |
| Input impedance                         | ·                                                 |          |           |                     |                       |                    |             |                   |
| Differential                            |                                                   | 0.5    1 |           |                     |                       | MΩ    pF           | typ         | С                 |
| Common-mode                             |                                                   | 0.5    2 |           |                     |                       | MΩ    pF           | typ         | С                 |

<sup>(1)</sup> Test levels: **(A)** 100% tested at +25°C. Over temperature limits set by characterization and simulation. **(B)** Limits set by characterization and simulation. **(C)** Typical value only for information.

Copyright © 2007–2009, Texas Instruments Incorporated

<sup>(2)</sup> Junction temperature = ambient for +25°C tested specifications.

<sup>(3)</sup> Junction temperature = ambient at low temperature limit; junction temperature = ambient +23°C at high temperature limit for over temperature specifications.



# ELECTRICAL CHARACTERISTICS: $V_S = \pm 5V$ (continued)

At  $A_{VMAX}$  = 20dB,  $R_F$  = 1k $\Omega,~R_G$  = 200 $\Omega,$  and  $R_L$  = 100 $\Omega,$  unless otherwise noted.

|                                           |                                                | VCA820     |                              |                     |                       |       |             |                   |
|-------------------------------------------|------------------------------------------------|------------|------------------------------|---------------------|-----------------------|-------|-------------|-------------------|
|                                           |                                                | TYP        | MIN/MAX OVER TYP TEMPERATURE |                     |                       |       |             |                   |
| PARAMETER                                 | CONDITIONS                                     | +25°C      | +25°C (2)                    | 0°C to<br>+70°C (3) | -40°C to<br>+85°C (3) | UNITS | MIN/<br>MAX | TEST<br>LEVEL (1) |
| OUTPUT                                    |                                                |            |                              |                     |                       |       |             |                   |
| Output voltage swing                      | $R_L = 1k\Omega$                               | ±4.0       | ±3.8                         | ±3.75               | ±3.7                  | V     | min         | Α                 |
|                                           | $R_L = 100\Omega$                              | ±3.9       | ±3.7                         | ±3.6                | ±3.5                  | V     | min         | Α                 |
| Output current                            | $V_O = 0V$ , $R_L = 5\Omega$                   | ±160       | ±140                         | ±130                | ±130                  | mA    | min         | Α                 |
| Output impedance                          | $A_{VMAX} = 20dB$ , $f > 100kHz$ , $V_G = +2V$ | 0.01       |                              |                     |                       | Ω     | typ         | С                 |
| POWER SUPPLY                              |                                                |            |                              |                     |                       |       |             |                   |
| Specified operating voltage               |                                                | ±5         |                              |                     |                       | V     | typ         | С                 |
| Minimum operating voltage                 |                                                | ±3.5       |                              |                     |                       | V     | typ         | С                 |
| Maximum operating voltage                 |                                                |            | ±6                           | ±6                  | ±6                    | V     | max         | Α                 |
| Maximum quiescent current                 | $V_G = 1V$                                     | 34         | 35                           | 35.5                | 36                    | mA    | max         | Α                 |
| Minimum quiescent current                 | $V_G = 1V$                                     | 34         | 32.5                         | 32                  | 31.5                  | mA    | max         | Α                 |
| Power-supply rejection ratio (-PSRR)      |                                                | -68        | -61                          | -59                 | -58                   | dB    | min         | Α                 |
| THERMAL CHARACTERISTICS                   |                                                |            |                              |                     |                       |       |             |                   |
| Specified operating range, D package      |                                                | -40 to +85 |                              |                     |                       | °C    | typ         | С                 |
| Thermal resistance $\theta$ <sub>JA</sub> | Junction-to-ambient                            |            |                              |                     |                       |       |             |                   |
| DGS MSOP-10                               |                                                | 130        |                              |                     |                       | °C/W  | typ         | С                 |
| D SO-14                                   |                                                | 80         |                              |                     |                       | °C/W  | typ         | С                 |



### TYPICAL CHARACTERISTICS: V<sub>S</sub> = ±5V, DC Parameters

At  $T_A$  = +25°C,  $R_L$  = 100 $\Omega$ ,  $V_G$  = +1 $V_A$ , and  $V_{IN}$  = single-ended input on + $V_{IN}$  with - $V_{IN}$  at ground, unless otherwise noted.

### MAXIMUM DIFFERENTIAL INPUT VOLTAGE vs GAIN RESISTOR



Figure 3.

### **MAXIMUM GAIN ADJUST RANGE** vs FEEDBACK RESISTOR



Figure 4.

### **MAXIMUM GAIN ADJUST RANGE VS PEAK-TO-PEAK OUTPUT VOLTAGE**



Figure 5.

### **GAIN ERROR BAND vs GAIN CONTROL VOLTAGE**



Figure 6.

### **NOMINAL GAIN vs CALCULATED GAIN**



Figure 7.

### RECOMMENDED R<sub>F</sub> and R<sub>G</sub> vs A<sub>VMAX</sub>



Figure 8.



## TYPICAL CHARACTERISTICS: $V_s = \pm 5V$ , DC and Power-Supply Parameters

At  $T_A = +25$ °C,  $R_L = 100\Omega$ ,  $V_G = +1V$ , and  $V_{IN} =$ single-ended input on  $+V_{IN}$  with  $-V_{IN}$  at ground, unless otherwise noted.







Figure 10.





Figure 11.

# TYPICAL DC DRIFT



Figure 12.

1G



# TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ , $A_{VMAX} = 6dB$

At  $T_A = +25$ °C,  $R_L = 100\Omega$ ,  $R_F = 1.33k\Omega$ ,  $R_G = 1.33k\Omega$ ,  $V_G = +2V$ ,  $V_{IN} =$  single-ended input on  $+V_{IN}$  with  $-V_{IN}$  at ground, and SO-14 package, unless otherwise noted.

-18

1M





Figure 14.

Frequency (Hz)

100M

10M





Figure 15.



Figure 16.

### VIDEO DIFFERENTIAL GAIN/DIFFERENTIAL PHASE



### GAIN FLATNESS, DEVIATION FROM LINEAR PHASE



Figure 18.

Copyright © 2007–2009, Texas Instruments Incorporated Submit Documents



### TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ , $A_{VMAX} = 6dB$ (continued)

At  $T_A$  = +25°C,  $R_L$  = 100 $\Omega$ ,  $R_F$  = 1.33k $\Omega$ ,  $R_G$  = 1.33k $\Omega$ ,  $V_G$  = +2V,  $V_{IN}$  = single-ended input on + $V_{IN}$  with - $V_{IN}$  at ground, and SO-14 package, unless otherwise noted.



HARMONIC DISTORTION vs LOAD RESISTANCE



Figure 20.

HARMONIC DISTORTION vs OUTPUT VOLTAGE



20MHz HARMONIC DISTORTION vs GAIN CONTROL VOLTAGE



Figure 22.

### 2-TONE, 3RD-ORDER INTERMODULATION INTERCEPT



Figure 23.

### 2-TONE, 3RD-ORDER INTERMODULATION INTERCEPT **vs GAIN CONTROL VOLTAGE**



Figure 24.



### TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ , $A_{VMAX} = 6dB$ (continued)

At  $T_A$  = +25°C,  $R_L$  = 100 $\Omega$ ,  $R_F$  = 1.33k $\Omega$ ,  $R_G$  = 1.33k $\Omega$ ,  $V_G$  = +2V,  $V_{IN}$  = single-ended input on + $V_{IN}$  with - $V_{IN}$  at ground, and SO-14 package, unless otherwise noted.



Figure 25.



Figure 26.





Figure 27.



Figure 28.

### **GROUP DELAY vs GAIN CONTROL VOLTAGE**



Figure 29.

### **GROUP DELAY vs FREQUENCY**



Figure 30.



# TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ , $A_{VMAX} = 6dB$ (continued)

At  $T_A$  = +25°C,  $R_L$  = 100 $\Omega$ ,  $R_F$  = 1.33k $\Omega$ ,  $R_G$  = 1.33k $\Omega$ ,  $V_G$  = +2V,  $V_{IN}$  = single-ended input on + $V_{IN}$  with - $V_{IN}$  at ground, and SO-14 package, unless otherwise noted.



### Figure 31.



Figure 32.

### **OUTPUT VOLTAGE NOISE DENSITY**



Figure 33.

### INPUT CURRENT NOISE DENSITY



Figure 34.



# TYPICAL CHARACTERISTICS: V<sub>S</sub> = ±5V, A<sub>VMAX</sub> = 20dB

At  $T_A = +25^{\circ}C$ ,  $R_L = 100\Omega$ ,  $R_F = 1k\Omega$ ,  $R_G = 200\Omega$ ,  $V_G = +2V$ , and  $V_{IN} = single$ -ended input on  $+V_{IN}$  with  $-V_{IN}$  at ground, unless otherwise noted.



Figure 35.



Figure 36.



Figure 37.



Figure 38.



Figure 39.



Figure 40.

Copyright © 2007–2009, Texas Instruments Incorporated



### TYPICAL CHARACTERISTICS: $V_s = \pm 5V$ , $A_{VMAX} = 20$ dB (continued)

At  $T_A = +25^{\circ}C$ ,  $R_L = 100\Omega$ ,  $R_F = 1k\Omega$ ,  $R_G = 200\Omega$ ,  $V_G = +2V$ , and  $V_{IN} = single$ -ended input on  $+V_{IN}$  with  $-V_{IN}$  at ground, unless otherwise noted.



Figure 41.



Figure 42.

# HARMONIC DISTORTION vs OUTPUT VOLTAGE -55



Figure 43.



Figure 44.

### 2-TONE, 3RD-ORDER INTERMODULATION INTERCEPT (G<sub>MAX</sub> = +10V/V)



Figure 45.

### 2-TONE, 3RD-ORDER INTERMODULATION INTERCEPT vs GAIN CONTROL VOLTAGE (f<sub>IN</sub> = 20MHz)



Figure 46.



### TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ , $A_{VMAX} = 20$ dB (continued)

At  $T_A = +25^{\circ}C$ ,  $R_L = 100\Omega$ ,  $R_F = 1k\Omega$ ,  $R_G = 200\Omega$ ,  $V_G = +2V$ , and  $V_{IN} = single$ -ended input on  $+V_{IN}$  with  $-V_{IN}$  at ground, unless otherwise noted.



Figure 47.



Figure 48.

### **GAIN CONTROL PULSE RESPONSE**



Figure 49.



Figure 50.

IRG LIMITED OVERDRIVE RECOVERY

Input Voltage

Left Scale

 $A_{VMAX} = 20dB$ 

 $V_{G} = -0.3V$ 

6





Figure 52.

2.0

1.5



# TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ , $A_{VMAX} = 20$ dB (continued)

At  $T_A$  = +25°C,  $R_L$  = 100 $\Omega$ ,  $R_F$  = 1k $\Omega$ ,  $R_G$  = 200 $\Omega$ ,  $V_G$  = +2V, and  $V_{IN}$  = single-ended input on +V<sub>IN</sub> with -V<sub>IN</sub> at ground, unless otherwise noted.





Figure 53.

Figure 54.

Gain Control Voltage (V)



Submit Documentation Feedback

Copyright © 2007–2009, Texas Instruments Incorporated



# TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ , $A_{VMAX} = 40dB$

At  $T_A = +25^{\circ}\text{C}$ ,  $R_L = 100\Omega$ ,  $R_F = 845\Omega$ ,  $R_G = 16.9\Omega$ ,  $V_G = +2V$ ,  $V_{IN} = \text{single-ended input on } +V_{IN} \text{ with } -V_{IN} \text{ at ground, and } SO-14 \text{ package, unless otherwise noted.}$ 



Figure 56.



Figure 57.





Figure 58.



Figure 59.



Figure 60.



Figure 61.

Copyright © 2007–2009, Texas Instruments Incorporated



### TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ , $A_{VMAX} = 40$ dB (continued)

At  $T_A$  = +25°C,  $R_L$  = 100 $\Omega$ ,  $R_F$  = 845 $\Omega$ ,  $R_G$  = 16.9 $\Omega$ ,  $V_G$  = +2V,  $V_{IN}$  = single-ended input on +V<sub>IN</sub> with -V<sub>IN</sub> at ground, and SO-14 package, unless otherwise noted.



### HARMONIC DISTORTION vs LOAD RESISTANCE



Figure 63.

HARMONIC DISTORTION vs OUTPUT VOLTAGE



20MHz HARMONIC DISTORTION vs GAIN CONTROL VOLTAGE



Figure 65.

### 2-TONE. 3RD-ORDER INTERMODULATION INTERCEPT



Figure 66.

2-TONE, 3RD-ORDER INTERMODULATION INTERCEPT vs GAIN CONTROL VOLTAGE ( $f_{\rm IN}$  = 20MHz)



Figure 67.



### TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ , $A_{VMAX} = 40$ dB (continued)

At  $T_A$  = +25°C,  $R_L$  = 100 $\Omega$ ,  $R_F$  = 845 $\Omega$ ,  $R_G$  = 16.9 $\Omega$ ,  $V_G$  = +2V,  $V_{IN}$  = single-ended input on + $V_{IN}$  with - $V_{IN}$  at ground, and SO-14 package, unless otherwise noted.



Figure 68.



Figure 69.





Figure 70.



Figure 71.

**OUTPUT LIMITED OVERDRIVE RECOVERY** 

### INPUT LIMITED OVERDRIVE RECOVERY



Figure 72.

### 0.20 8 $A_{VMAX} = 40dB$ Output Voltage 6 0.15 Right Scale - $V_G = +2V$ 0.10 Input Voltage (mV) 2 0.05 0 -0.05 Input Voltage - Left Scale -0.10

Time (40ns/div) Figure 73.

Output Voltage

Output Voltage (V)

-0.15

-0.20



# TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ , $A_{VMAX} = 40$ dB (continued)

At  $T_A$  = +25°C,  $R_L$  = 100 $\Omega$ ,  $R_F$  = 845 $\Omega$ ,  $R_G$  = 16.9 $\Omega$ ,  $V_G$  = +2V,  $V_{IN}$  = single-ended input on +V<sub>IN</sub> with -V<sub>IN</sub> at ground, and SO-14 package, unless otherwise noted.

### **GROUP DELAY vs GAIN CONTROL VOLTAGE**



Figure 74.



Figure 75.



### APPLICATION INFORMATION

# WIDEBAND VARIABLE GAIN AMPLIFIER OPERATION

The VCA820 provides an exceptional combination of high output power capability with a wideband, greater than 40dB gain adjust range, linear in dB variable gain amplifier. The VCA820 input stage places the transconductance element between two input buffers, using the output currents as the forward signal. As the differential input voltage rises, a signal current is generated through the gain element. This current is then mirrored and gained by a factor of two before reaching the multiplier. The other input of the multiplier is the voltage gain control pin, Depending on the voltage present on V<sub>G</sub>, up to two times the gain current is provided transimpedance output stage. The transimpedance output stage is a current-feedback amplifier providing high output current capability and high slew rate, 1700V/µs. This exceptional full-power performance comes at the price of a relatively high quiescent current (34mA), but a low input voltage noise for this type of architecture (8.2nV/ $\sqrt{\text{Hz}}$ ).

Figure 76 shows the dc-coupled, gain of 20dB, dual power-supply circuit used as the basis of the ±5V Electrical Characteristics and Typical Characteristics.

For test purposes, the input impedance is set to  $50\Omega$ with a resistor to ground and the output impedance is set to  $50\Omega$  with a series output resistor. Voltage swings reported in the Electrical Characteristics table are taken directly at the input and output pins, while output power (dBm) is at the matched  $50\Omega$  load. For the circuit in Figure 76, the total effective load is  $1k\Omega$ . Note that for the SO-14 package, there is a voltage reference pin, V<sub>REF</sub> (pin 9). For the SO-14 package, this pin must be connected to ground through a  $20\Omega$  resistor in order to avoid possible oscillations of the output stage. In the MSOP-10 package, this pin is internally connected and does not require such precaution. An X2Y™ capacitor has been used for power-supply bypassing. The combination of low inductance, high resonance frequency, and integration of three capacitors in one package (two capacitors to ground and one across the supplies) of this capacitor enables to achieve the low second-harmonic distortion reported in the Electrical Characteristics table. More information on how the VCA820 operates can be found in the Operating Suggestions section.



Figure 76. DC-Coupled, A<sub>VMAX</sub> = 20dB, Bipolar Supply Specification and Test Circuit



### DIFFERENCE AMPLIFIER

both inputs the VCA820 **Because** are high-impedance, a difference amplifier can be implemented without any major problem. This implementation is shown in Figure 77. This circuit provides excellent common-mode rejection ratio (CMRR) as long as the input is within the CMRR range of -2.1V to +1.6V. Note that this circuit does not make use of the gain control pin, V<sub>G</sub>. Also, it is recommended to choose R<sub>S</sub> such that the pole formed by R<sub>S</sub> and the parasitic input capacitance does not limit the bandwidth of the circuit. The common-mode rejection ratio for this implemented in a gain of 20dB for  $V_G = +2V$  is shown in Figure 78. Note that because the gain control voltage is fixed and is normally set to +2V, the feedback element can be reduced in order to increase the bandwidth. When reducing the feedback element make sure that the VCA820 is not limited by common-mode input voltage, the current flowing through R<sub>G</sub>, or any other limitation described in this data sheet.



Figure 77. Difference Amplifier



Figure 78. Common-Mode Rejection Ratio

### DIFFERENTIAL EQUALIZER

If the application requires frequency shaping (the transition from one gain to another), the VCA820 can be used advantageously because its architecture allows the application to isolate the input from the gain setting elements. Figure 79 shows an implementation of such a configuration. The transfer function is shown in Equation 1.

$$G = 2 \times \frac{R_F}{R_G} \times \frac{1 + sR_GC_1}{1 + sR_1C_1}$$
 (1)



Figure 79. Differential Equalizer

This transfer function has one pole,  $P_1$  (located at  $R_GC_1$ ), and one zero,  $Z_1$  (located at  $R_1C_1$ ). When equalizing an RC load,  $R_L$  and  $C_L$ , compensate the pole added by the load located at  $R_LC_L$  with the zero  $Z_1$ . Knowing  $R_L$ ,  $C_L$ , and  $R_G$  allows the user to select  $C_1$  as a first step and then calculate  $R_1$ . Using  $R_L = 75\Omega$ ,  $C_L = 100 pF$  and wanting the VCA820 to operate at a gain of +2V/V, which gives  $R_F = R_G = 1.33 k\Omega$ , allows the user to select  $C_1 = 5 pF$  to ensure a positive value for the resistor  $R_1$ . With all these values known,  $R_1$  can be calculated to be  $170\Omega$ . The frequency response for both the initial, unequalized frequency response and the resulting equalized frequency response are illustrated in Figure 80.





Figure 80. Differential Equalization of an RC Load

# 2.0 Cable Attenuations 1.5 Gaple Attenuations VCA820 with Equalization 10 Frequency (MHz)

Figure 81. Cable Attenuation versus Equalizer
Gain

### **DIFFERENTIAL CABLE EQUALIZER**

A differential cable equalizer can easily be implemented using the VCA820. An example of a cable equalization for 100 feet of Belden Cable 1694F is illustrated in Figure 82, with the result for this implementation shown in Figure 81. This implementation has a maximum error of 0.2dB from dc to 40MHz.

Note that this implementation shows the cable attenuation side-by-side with the equalization in the same plot. For a given frequency, the equalization function realized with the VCA820 matches the cable attenuation. The circuit in Figure 82 is a driver circuit. To implement a receiver circuit, the signal is received differentially between the  $\pm V_{IN}$  and  $\pm V_{IN}$  inputs.



Figure 82. Differential Cable Equalizer



### **AGC LOOP**

In the typical AGC loop shown in Figure 83, the OPA695 follows the VCA820 to provide 40dB of overall gain. The output of the OPA695 is rectified and integrated by an OPA820 to control the gain of the VCA820. When the output level exceeds the reference voltage ( $V_{REF}$ ), the integrator ramps down reducing the gain of the AGC loop. Conversely, if the output is too small, the integrator ramps up increasing the net gain and the output voltage.

### **DESIGN-IN TOOLS**

### **DEMONSTRATION BOARDS**

Two printed circuit boards (PCBs) are available to assist in the initial evaluation of circuit performance using the VCA820 in its two package options. Both of these are offered free of charge as unpopulated PCBs, delivered with a user's guide. The summary information for these fixtures is shown in Table 1.

**Table 1. EVM Ordering Information** 

| PRODUCT    | PACKAGE | BOARD PART<br>NUMBER | LITERATURE<br>REQUEST<br>NUMBER |
|------------|---------|----------------------|---------------------------------|
| VCA820ID   | SO-14   | DEM-VCA-SO-1B        | SBOU050                         |
| VCA820IDGS | MSOP-10 | DEM-VCA-MSOP-1A      | SBOU051                         |

The demonstration fixtures can be requested at the Texas Instruments web site (www.ti.com) through the VCA820 product folder.

# MACROMODELS AND APPLICATIONS SUPPORT

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. This principle is particularly true for video and RF amplifier circuits where parasitic capacitance and inductance can play a major role in circuit performance. A SPICE model for the VCA820 is available through the TI web page. The applications group is also available for design assistance. The models available from TI predict typical small-signal ac performance, transient steps, dc performance, and noise under a wide variety of operating conditions. The models include the noise terms found in the electrical specifications of the relevant product data sheet.



Figure 83. AGC Loop



### **OPERATING SUGGESTIONS**

Operating the VCA820 optimally for a specific application requires trade-offs between bandwidth, input dynamic range and the maximum input voltage, the maximum gain of operation and gain, output dynamic range and the maximum input voltage, the package used, loading, and layout and bypass recommendations. The Typical Characteristics have been defined to cover as much ground as possible to describe the VCA820 operation. There are four sections in the Typical Characteristics:

- V<sub>S</sub> = ±5V DC Parameters and V<sub>S</sub> = ±5V DC and Power-Supply Parameters, which include dc operation and the intrinsic limitation of a VCA820 design
- V<sub>S</sub> = ±5V, A<sub>VMAX</sub> = 6dB Gain of 6dB Operation
- V<sub>S</sub> = ±5V, A<sub>VMAX</sub> = 20dB Gain of 20dB Operation
- V<sub>S</sub> = ±5V, A<sub>VMAX</sub> = 40dB Gain of 40dB Operation

Where the Typical Characteristics describe the actual performance that can be achieved by using the amplifier properly, the following sections describe in detail the trade-offs needed to achieve this level of performance.

### PACKAGE CONSIDERATIONS

The VCA820 is available in both SO-14 and MSOP-10 packages. Each package has, for the different gains used in the typical characteristics, different values of  $R_{\text{F}}$  and  $R_{\text{G}}$  in order to achieve the same performance detailed in the Electrical Characteristics table.

Figure 84 shows a test gain circuit for the VCA820. Table 2 lists the recommended configuration for the SO-14 and MSOP-10 package.



Figure 84. Test Circuit

Table 2. SO-14 and MSOP-10 R<sub>F</sub> and R<sub>G</sub> Configurations

|                | G = 2  | G = 10 | G = 100 |  |  |
|----------------|--------|--------|---------|--|--|
| R <sub>F</sub> | 1.33kΩ | 1kΩ    | 845Ω    |  |  |
| R <sub>G</sub> | 1.33kΩ | 200Ω   | 16.9Ω   |  |  |

There are no differences between the packages in the recommended values for the gain and feedback resistors. However, the bandwidth for the VCA820IDGS (MSOP-10 package) is lower than the bandwidth for the VCA820ID (SO-14 package). This difference is true for all gains, but especially true for gains greater than 5V/V, as can be seen in Figure 85 and Figure 86. Note that the scale must be changed to a linear scale to view the details.



Figure 85. SO-14 Recommended  $R_F$  and  $R_G$  versus  $A_{VMAX}$ 



Figure 86. MSOP-10 Recommended  $R_F$  and  $R_G$  versus  $A_{VMAX}$ 



### **MAXIMUM GAIN OF OPERATION**

This section describes the use of the VCA820 in a fixed-gain application in which the  $V_G$  control pin is set at  $V_G = +2V$ . The tradeoffs described here are with bandwidth, gain, and output voltage range.

In the case of an application that does not make use of the  $V_{GAIN},$  but requires some other characteristic of the VCA820, the  $R_{G}$  resistor must be set such that the maximum current flowing through the resistance  $I_{RG}$  is less than  $\pm 2.6 \text{mA}$  typical, or  $5.2 \text{mA}_{PP}$  as defined in the Electrical Characteristics table, and must follow Equation 2.

$$I_{RG} = \frac{V_{OUT}}{A_{VMAX} \times R_{G}}$$
 (2)

As illustrated in Equation 2, once the output dynamic range and maximum gain are defined, the gain resistor is set. This gain setting in turn affects the bandwidth, because in order to achieve the gain (and with a set gain element), the feedback element of the output stage amplifier is set as well. Keeping in mind that the output amplifier of the VCA820 is a current-feedback amplifier, the larger the feedback element, the lower the bandwidth as the feedback resistor is the compensation element.

Limiting the discussion to the input voltage only and ignoring the output voltage and gain, Figure 3 illustrates the tradeoff between the input voltage and the current flowing through the gain resistor.

### **OUTPUT CURRENT AND VOLTAGE**

The VCA820 provides output voltage and current capabilities that are unsurpassed in a low-cost monolithic VCA. Under no-load conditions at  $+25^{\circ}$ C, the output voltage typically swings closer than 1V to either supply rails; the  $+25^{\circ}$ C swing limit is within 1.2V of either rails. Into a  $15\Omega$  load (the minimum tested load), it is tested to deliver more than  $\pm 160$ mA.

The specifications described above, though familiar in the industry, consider voltage and current limits separately. In many applications, it is the voltage x current, or V-I product, that is more relevant to circuit operation. Refer to the Output Voltage and Current Limitations plot (Figure 50) in the Typical Characteristics. The X- and Y-axes of this graph show the zero-voltage output current limit and the zero-current output voltage limit, respectively. The four quadrants give a more detailed view of the VCA820 output drive capabilities, noting that the graph is bounded by a Safe Operating Area of 1W maximum internal power dissipation. Superimposing resistor load lines onto the plot shows that the VCA820 can drive  $\pm 2.5$ V into  $25\Omega$  or  $\pm 3.5$ V into  $50\Omega$ without exceeding the output capabilities or the 1W dissipation limit. A  $100\Omega$  load line (the standard test circuit load) shows the full ±3.9V output swing capability, as shown in the Typical Characteristics.

www.ti.com

The minimum specified output voltage and current over-temperature are set by worst-case simulations at the cold temperature extreme. Only at cold startup do the output current and voltage decrease to the numbers shown in the Electrical Characteristics tables. As the output transistors deliver power, the respective junction temperatures increase, increasing the available output voltage swing, and increasing the available output current. In steady-state operation, the available output voltage and current is always greater than that temperature shown in the over-temperature specifications because the output stage junction temperatures are higher than the specified operating ambient.

### INPUT VOLTAGE DYNAMIC RANGE

The VCA820 has a input dynamic range limited to +1.6V and -2.1V. Increasing the input voltage dynamic range can be done by using an attenuator network on the input. If the VCA820 is trying to regulate the amplitude at the output, such as in an AGC application, the input voltage dynamic range is directly proportional to Equation 3.

$$V_{IN(PP)} = R_G \times I_{RG(PP)}$$
(3)

As such, for unity-gain or under-attenuated conditions, the input voltage must be limited to the CMIR of  $\pm 1.6 \text{V}$  (3.2V<sub>PP</sub>) and the current (I<sub>RQ</sub>) must flow through the gain resistor,  $\pm 2.6 \text{mA}$  (5.2mA<sub>PP</sub>). This configuration sets a minimum value for R<sub>E</sub> such that the gain resistor has to be greater than Equation 4.

$$R_{GMIN} = \frac{3.2V_{PP}}{5.2mA_{PP}} = 615.4\Omega$$
 (4)

Values lower than 615.4 $\Omega$  are gain elements that result in reduced input range, as the dynamic input range is limited by the current flowing through the gain resistor R<sub>G</sub> (I<sub>RG</sub>). If the I<sub>RG</sub> current is limiting the performance of the circuit, the input stage of the VCA820 goes into overdrive, resulting in limited output voltage range. Such I<sub>RG</sub>-limited overdrive conditions are shown in Figure 52 for the gain of 20dB and Figure 72 for the 40dB gain.

### **OUTPUT VOLTAGE DYNAMIC RANGE**

With its large output current capability and its wide output voltage swing of  $\pm 3.9 V$  typical on  $100\Omega$  load, it is easy to forget other types of limitations that the VCA820 can encounter. For these limitations, careful analysis must be done to avoid input stage limitation, either voltage or  $I_{RG}$  current; also, consider the gain limitation, as the control pin  $V_G$  varies, affecting other aspects of the circuit.

### **BANDWIDTH**

The output stage of the VCA820 is a wideband current-feedback amplifier. As such, the feedback resistance is the compensation of the last stage. Reducing the feedback element and maintaining the gain constant limits the useful range of  $I_{RG}$ , and therefore reducing the gain adjust range. For a given gain, reducing the gain element limits the maximum achievable output voltage swing.

### OFFSET ADJUSTMENT

As a result of the internal architecture used on the VCA820, the output offset voltage originates from the output stage and from the input stage and multiplier core. Figure 88 illustrates how to compensate both sources of the output offset voltage. Use this procedure to compensate the output offset voltage: starting with the output stage compensation, set  $V_G = 0V$  to eliminate all offset contribution of the input stage and multiplier core. Adjust the output stage offset compensation potentiometer. Finally, set  $V_G = +1V$  to the maximum gain and adjust the input stage and multiplier core potentiometer. This procedure effectively eliminates all offset contribution at the maximum gain. Because adjusting the gain modifies the contribution of the input stage and the multiplier core, some residual output offset voltage remains.



### **NOISE**

The VCA820 offers  $8.2\text{nV}/\sqrt{\text{Hz}}$  input-referred voltage noise density at a gain of 20dB and  $1.8\text{pA}/\sqrt{\text{Hz}}$  input-referred current noise density. The input-referred voltage noise density considers that all noise terms, except the input current noise but including the thermal noise of both the feedback resistor and the gain resistor, are expressed as one term.

This model is formulated in Equation 5 and Figure 87.

$$e_{o} = A_{vMAX} \times \sqrt{2 \times (R_{s} \times i_{n})^{2} + e_{n}^{2} + 2 \times 4kTR_{s}}$$
 (5)

A more complete model is illustrated in Figure 89. For additional information on this model and the actual modeled noise terms, please contact the High-Speed Product Application Support team at www.ti.com.



Figure 87. Simple Noise Model



Figure 88. Adjusting the Input and Output Voltage Sources





Figure 89. Full Noise Model

### THERMAL ANALYSIS

The VCA820 does not require heatsinking or airflow in most applications. The maximum desired junction temperature sets the maximum allowed internal power dissipation as described in this section. In no case should the maximum junction temperature be allowed to exceed +150°C.

Operating junction temperature (T<sub>J</sub>) is given by Equation 6:

$$T_{J} = T_{A} + P_{D} \times \theta_{JA} \tag{6}$$

The total internal power dissipation ( $P_D$ ) is the sum of quiescent power ( $P_{DQ}$ ) and additional power dissipated in the output stage ( $P_{DL}$ ) to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part.  $P_{DL}$  depends on the required output signal and load; for a grounded resistive load,

however, it is at a maximum when the output is fixed at a voltage equal to one-half of either supply voltage (for equal bipolar supplies). Under this worst-case condition,  $P_{DL} = V_S^2/(4 \times R_L)$ , where  $R_L$  is the resistive load.

Note that it is the power in the output stage and not in the load that determines internal power dissipation. As a worst-case example, compute the maximum  $T_{\rm J}$  using a VCA820ID (SO-14 package) in the circuit of Figure 76 operating at maximum gain and at the maximum specified ambient temperature of +85°C.

$$P_D = 10V(38mA) + 5^2/(4 \times 100\Omega) = 442.5mW$$
 (7)  
Maximum  $T_J = +85^{\circ}C + (0.449W \times 80^{\circ}C/W) = 120.5^{\circ}C$  (8)

This maximum operating junction temperature is well below most system level targets. Most applications should be lower because an absolute worst-case output stage power was assumed in this calculation of  $V_{\rm CC}/2$ , which is beyond the output voltage range for the VCA820.



### **BOARD LAYOUT**

Achieving optimum performance with a high-frequency amplifier such as the VCA820 requires careful attention to printed circuit board (PCB) layout parasitics and external component types. Recommendations to optimize performance include:

- a) Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. This recommendation includes the ground pin (pin 2). Parasitic capacitance on the output can cause instability: on both the inverting input and the noninverting input, it can react with the source impedance to cause unintentional band limiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board. Place a small series resistance (greater than  $25\Omega$ ) with the input pin connected to ground to help decouple package parasitics.
- b) Minimize the distance (less than 0.25") from the power-supply pins high-frequency to decoupling capacitors. At the device pins, the ground and power plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections should always he decoupled with these capacitors. Larger (2.2µF to 6.8µF) decoupling capacitors, effective at lower frequencies, should also be used on the main supply pins. These capacitors may be placed somewhat farther from the device and may be shared among several devices in the same area of the PCB.
- c) Careful selection and placement of external components preserve the high-frequency performance of the VCA820. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal-film and carbon composition, axially-leaded resistors can also provide good high-frequency performance. Again, keep the leads and PCB trace length as short as possible. Never use wire-wound type resistors in a high-frequency application. Because the output pin is the most sensitive to parasitic capacitance, always position the series output resistor, if any, as close as to the output pin. Other network components, such as inverting or non-inverting input termination resistors, should also be placed close to the package.

- d) Connections to other wideband devices on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50mils to 100mils, or 1.27mm to 2.54mm) should be used, preferably with ground and power planes opened up around them.
- e) Socketing a high-speed part like the VCA820 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network, which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the VCA820 onto the board.

### INPUT AND ESD PROTECTION

The VCA820 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the Absolute Maximum Ratings table.

All pins on the VCA820 are internally protected from ESD by means of a pair of back-to-back reverse-biased diodes to either power supply, as shown in Figure 90. These diodes begin to conduct when the pin voltage exceeds either power supply by about 0.7V. This situation can occur with loss of the amplifier power supplies while a signal source is still present. The diodes can typically withstand a continuous current of 30mA without destruction. To ensure long-term reliability, however, diode current should be externally limited to 10mA whenever possible.



Figure 90. Internal ESD Protection

### www.ti.com

### **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision B (December, 2008) to Revision C                                                                                                 | Page         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| Deleted lead temperature specification from Absolute Maximum Ratings table                                                                             | 2            |
| Changed Figure 15; corrected y-axis units from V <sub>IN</sub> (mV) to V <sub>OUT</sub> (mV)                                                           | 7            |
| Changed Figure 16; corrected y-axis units from V <sub>IN</sub> (mV) to V <sub>OUT</sub> (V)                                                            | <del>7</del> |
| Changed Figure 37; corrected y-axis units from V <sub>IN</sub> (mV) to V <sub>OUT</sub> (mV)                                                           | 11           |
| Changed Figure 38; corrected y-axis units from V <sub>IN</sub> (mV) to V <sub>OUT</sub> (V)                                                            | 11           |
| Changed Figure 58; corrected y-axis units from V <sub>IN</sub> (mV) to V <sub>OUT</sub> (mV)                                                           | 15           |
| <ul> <li>Changed Figure 59; corrected y-axis units from V<sub>IN</sub> (mV) to V<sub>OUT</sub> (V), corrected V<sub>IN</sub> value in graph</li> </ul> | 15           |
| Changes from Revision A (August, 2008) to Revision B                                                                                                   | Page         |
| • Revised second paragraph of the Wideband Variable Gain Amplifier Operation section describing pin 9.                                                 | 19           |





17-May-2014

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish           | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|----------------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)                        | (3)                 |              | (4/5)          | -       |
| VCA820ID         | ACTIVE | SOIC         | D       | 14   | 50      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 85    | VCA820ID       | Samples |
| VCA820IDG4       | ACTIVE | SOIC         | D       | 14   | 50      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 85    | VCA820ID       | Samples |
| VCA820IDGSR      | ACTIVE | VSSOP        | DGS     | 10   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85    | BOQ            | Samples |
| VCA820IDGSRG4    | ACTIVE | VSSOP        | DGS     | 10   |         | TBD                        | Call TI                    | Call TI             | -40 to 85    |                | Samples |
| VCA820IDGST      | ACTIVE | VSSOP        | DGS     | 10   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85    | BOQ            | Samples |
| VCA820IDGSTG4    | ACTIVE | VSSOP        | DGS     | 10   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 85    | BOQ            | Samples |
| VCA820IDR        | ACTIVE | SOIC         | D       | 14   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 85    | VCA820ID       | Samples |
| VCA820IDRG4      | ACTIVE | SOIC         | D       | 14   |         | TBD                        | Call TI                    | Call TI             | -40 to 85    |                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>&</sup>lt;sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



### PACKAGE OPTION ADDENDUM

17-May-2014

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 19-Nov-2012

### TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   |    | Dimension designed to accommodate the component length    |
|   |    | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| Г | P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| VCA820IDGSR | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| VCA820IDGST | VSSOP           | DGS                | 10 | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| VCA820IDR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 19-Nov-2012



### \*All dimensions are nominal

| 7 til diritoriolorio di o riorinidi |              |                 |          |      |             |            |             |
|-------------------------------------|--------------|-----------------|----------|------|-------------|------------|-------------|
| Device                              | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |
| VCA820IDGSR                         | VSSOP        | DGS             | 10       | 2500 | 367.0       | 367.0      | 35.0        |
| VCA820IDGST                         | VSSOP        | DGS             | 10       | 250  | 210.0       | 185.0      | 35.0        |
| VCA820IDR                           | SOIC         | D               | 14       | 2500 | 367.0       | 367.0      | 38.0        |

# DGS (S-PDSO-G10)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-187 variation BA.



# DGS (S-PDSO-G10)

# PLASTIC SMALL OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# D (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>