# TPS2010, TPS2011, TPS2012, TPS2013 POWER-DISTRIBUTION SWITCHES

SLVS097 - DECEMBER 1994



2.7-V to 5.5-V Operating Range

Connected

- 10-μA Maximum Standby Current
- Surface-Mount SOIC-8 and TSSOP-14 **Packages**
- –40°C to 125°C Operating Junction Temperature Range

| D PACKAGE<br>(TOP VIEW)               |                                                                         |  |  |  |  |  |  |  |
|---------------------------------------|-------------------------------------------------------------------------|--|--|--|--|--|--|--|
| GND [ 1<br>IN [ 2<br>IN [ 3<br>EN [ 4 | 8 ] OUT<br>7 ] OUT<br>6 ] OUT<br>5 ] OUT                                |  |  |  |  |  |  |  |
| PW PACKAGE<br>(TOP VIEW)              |                                                                         |  |  |  |  |  |  |  |
| GND [ 1 2 1 3 1 4 1 5 1 6 EN [ 7      | 14] OUT<br>13] OUT<br>12] OUT<br>11] OUT<br>10] OUT<br>9] OUT<br>8] OUT |  |  |  |  |  |  |  |

## description

The TPS201x family of power-distribution switches is intended for applications where heavy capacitive loads and short circuits are likely to be encountered. The high-side switch is a 95-m $\Omega$  N-channel MOSFET. Gate drive is provided by an internal driver and charge pump designed to control the power switch rise times and fall times to minimize current surges during switching. The charge pump operates at 100 kHz, requires no external components, and allows operation from supplies as low as 2.7 V. When the output load exceeds the current-limit threshold or a short circuit is present, the TPS201x limits the output current to a safe level by switching into a constant-current mode. Continuous heavy overloads and short circuits increase power dissipation in the switch and cause the junction temperature to rise. If the junction temperature reaches approximately 180°C, a thermal protection circuit shuts the switch off to prevent damage. Recovery from thermal shutdown is automatic once the device has cooled sufficiently.

The members of the TPS201x family differ only in short-circuit current threshold. The TPS2010 is designed to limit at 0.4-A load; the other members of the family limit at 1.2 A, 2 A, and 2.6 A (see the available options table). The TPS201x family is available in SOIC-8 and TSSOP-14 packages and operates over a junction temperature range of -40°C to 125°C. Versions in the SOIC-8 package are drop-in replacements for Siliconix's Littlefoot™ power PMOS switches, except that GND must be connected.

#### **AVAILABLE OPTIONS**

|                | RECOMMENDED MAXIMUM         | TYPICAL SHORT-CIRCUIT               | PACKAGE      |                |  |  |
|----------------|-----------------------------|-------------------------------------|--------------|----------------|--|--|
| TJ             | CONTINUOUS LOAD CURRENT (A) | OUTPUT CURRENT LIMIT AT 25°C<br>(A) | SOIC<br>(D)† | TSSOP<br>(PW)‡ |  |  |
| -40°C to 125°C | 0.2                         | 0.4                                 | TPS2010D     | TPS2010PWLE    |  |  |
|                | 0.6                         | 1.2                                 | TPS2011D     | TPS2011PWLE    |  |  |
|                | 1                           | 2                                   | TPS2012D     | TPS2012PWLE    |  |  |
|                | 1.5                         | 2.6                                 | TPS2013D     | TP\$2013PWLE   |  |  |

<sup>†</sup> The D package is available taped and reeled. Add an R suffix to device type (e.g., TPS2010DR).

Littlefoot is a trademark of Siliconix.

PRODUCTION DATA Information is current as of publication dat Products conform to specifications per the terms of Texas instrumen standard warranty. Production processing does not necessarily includated testing of all parameters.



Copyright @ 1994, Texas Instruments Incorporated





2-83

<sup>‡</sup> The PW package is only available left-end taped and reeled (indicated by the LE suffix on the device type; e.g., TPS2010PWLE).

## functional block diagram



**Terminal Functions** 

| 7        | FERMINA | L    |   |                                                |  |     |  |     |  |     |  |     |  |     |  |       |  |             |
|----------|---------|------|---|------------------------------------------------|--|-----|--|-----|--|-----|--|-----|--|-----|--|-------|--|-------------|
| NAME NO. |         | NO.  |   | NO.                                            |  | NO. |  | NO. |  | NO. |  | NO. |  | NO. |  | NO. I |  | DESCRIPTION |
| NAME     | D       | PW   | 1 |                                                |  |     |  |     |  |     |  |     |  |     |  |       |  |             |
| EN       | 4       | 7    | I | Enable input. Logic low turns power switch on. |  |     |  |     |  |     |  |     |  |     |  |       |  |             |
| GND      | 1       | 1    | I | Ground                                         |  |     |  |     |  |     |  |     |  |     |  |       |  |             |
| IN       | 2, 3    | 2-6  | I | Input voltage                                  |  |     |  |     |  |     |  |     |  |     |  |       |  |             |
| OUT      | 5-8     | 8-14 | 0 | Power-switch output                            |  |     |  |     |  |     |  |     |  |     |  |       |  |             |

#### detailed description

#### power switch

The power switch is an N-channel MOSFET with a maximum on-state resistance of 95 m $\Omega$  ( $V_{I(IN)} = 5.5 \text{ V}$ ), configured as a high-side switch.

#### charge pump

An internal 100-kHz charge pump supplies power to the driver circuit and provides the necessary voltage to pull the gate of the MOSFET above the source. The charge pump operates from input voltages as low as 2.7 V and requires very little supply current.

#### driver

The driver controls the gate voltage of the power switch. To limit large current surges and reduce the associated electromagnetic interference (EMI) produced, the driver incorporates circuitry that controls the rise times and fall times of the output voltage. The rise and fall times are typically in the 2-ms to 4-ms range instead of the microsecond or nanosecond range for a standard FET.

## enable (EN)

A logic high on the  $\overline{EN}$  input turns off the power switch and the bias for the charge pump, driver, and other circuitry to reduce the supply current to less than 10  $\mu$ A. A logic zero input restores bias to the drive and control circuits and turns the power on. The enable input is compatible with both TTL and CMOS logic levels.

8961724 0095669 5T3 **==** 



2-84

#### current sense

A sense FET is used to monitor the current supplied to the load. The sense FET is a much more efficient way to measure current than conventional resistance methods. When an overload or short circuit is encountered, the current-sense circuitry sends a control signal to the driver. The driver in turn reduces the gate voltage and drives the power FET into its linear region, which switches the output into a constant current mode and simply holds the current constant while varying the voltage on the load.

#### thermal sense

An internal thermal-sense circuit is used to shut the power switch off if the junction temperature rises to approximately 180°C. Hysteresis is built into the thermal sense, and after the device has cooled approximately 20 degrees, the switch turns back on. The switch continues to cycle off and on until the fault is removed.

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Input voltage range, VI/INN (see Note 1)         | –0.3 V to 7 V                      |
|--------------------------------------------------|------------------------------------|
| Input voltage range, $V_{I( N)}$ (see Note 1)    | 0.3 V to V <sub>I(IN)</sub> +0.3 V |
| Input voltage range, V <sub>1</sub> at EN        | –0.3 V to 7 V                      |
| Continuous output current, IO                    | internally limited                 |
| Continuous total power dissipation               | . See Dissipation Rating Table     |
|                                                  |                                    |
| Operating virtual junction temperature range, T  | 40°C to 125°C                      |
| Operating virtual junction temperature range, TJ | 40°C to 125°C65°C to 150°C         |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltages are with respect to GND.

#### DISSIPATION RATING TABLE

|         | _                                     |                                    |                                       |                                        |
|---------|---------------------------------------|------------------------------------|---------------------------------------|----------------------------------------|
| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE TA = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
| D       | 725 mW                                | 5.8 mW/°C                          | 464 mW                                | 145 mW                                 |
| PW      | 700 mW                                | 5.6 mW/°C                          | 448 mW                                | 140 mW                                 |

## recommended operating conditions

|                                     |           | MIN | MAX                           | UNIT |
|-------------------------------------|-----------|-----|-------------------------------|------|
| Input voltage, VI(IN)               |           | 2.7 | 5.5                           | ٧    |
| Input voltage, V <sub>I</sub> at EN |           | 0   | 5.5                           | ٧    |
|                                     | TPS2010   | 0   | 0 0.2                         |      |
| TPS2011                             | TPS2011   | 0   | 0.6                           |      |
| Continuous output current, IO       | TPS2012   | 0   | 5.5<br>5.5<br>0.2<br>0.6<br>1 | Α    |
|                                     | TPS2013   | 0   |                               |      |
| Operating virtual junction temper   | ature, TJ | -40 | 125                           | °C   |



# TPS2010, TPS2011, TPS2012, TPS2013 POWER-DISTRIBUTION SWITCHES

SLVS097 - DECEMBER 1994

electrical characteristics over recommended operating junction temperature range,  $V_{I(IN)} = 5.5 \text{ V}$ ,  $I_O = \text{rated current}$ ,  $\overline{EN} = 0 \text{ V}$  (unless otherwise noted)

## power switch

| PARAMETER              | TEST                 | CONDITIONST                                  | MIN TY | P MAX  | UNIT  |
|------------------------|----------------------|----------------------------------------------|--------|--------|-------|
|                        | $V_{I(IN)} = 5.5 V$  | T <sub>J</sub> = 25°C                        |        | 75 95  |       |
| On-state resistance    | $V_{I(IN)} = 4.5 V$  | T <sub>J</sub> = 25°C                        | 1      | 30 110 | mΩ    |
|                        | $V_{I(IN)} = 3 V$    | T <sub>J</sub> = 25°C                        | 12     | 20 175 | 11152 |
|                        | $V_{ ( N)} = 2.7 V$  | T <sub>J</sub> = 25°C                        | 14     | 10 215 | ]     |
| Output leakage current | EN V                 | T <sub>J</sub> = 25°C                        | 0.00   | )1 1   |       |
| Output leakage current | EN = VI(IN)          | -40°C ≤ T <sub>J</sub> ≤ 125°C               |        | 10     | μΑ    |
| Output rise time       | $V_{I(IN)} = 5.5 V,$ | Tj = 25°C, CL = 1 μF                         |        | 4      |       |
| Output rise time       | $V_{I(IN)} = 2.7 V$  | Tյ = 25°C, Cլ = 1 µF                         | 3      | .8     | ms    |
| Output fall time       | $V_{I(IN)} = 5.5 V$  | Tj = 25°C, CL = 1 μF                         | 3      | .9     |       |
| Output lail unio       | $V_{I(IN)} = 2.7 V$  | T <sub>J</sub> = 25°C, C <sub>L</sub> = 1 μF | 3      | .5     | ms    |

<sup>†</sup> Pulse-testing techniques are used to maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.

# enable input (EN)

| PARAMETER                                          | TEST CONDITIONS                    | MIN  | TYP | MAX | UNIT |
|----------------------------------------------------|------------------------------------|------|-----|-----|------|
| High-level input voltage                           | 2.7 V ≤ V <sub>I(IN)</sub> ≤ 5.5 V | 2    |     |     | ٧    |
| Low-level input voltage                            | 4.5 V ≤ V <sub>I(IN)</sub> ≤ 5.5 V |      |     | 0.8 |      |
|                                                    | 2.7 V ≤ V <sub>I(IN)</sub> < 4.5 V |      |     | 0.4 | V    |
| Input current                                      | EN = 0 V or EN = VI(IN)            | -0.5 |     | 0.5 | μА   |
| Propagation (delay) time, low-to-high-level output | C <sub>L</sub> = 1 μF              | 1    |     | 20  |      |
| Propagation (delay) time, high-to-low-level output | C <sub>L</sub> = 1 μF              |      |     | 40  | ms   |

#### current limit

| PARAMETER TEST CONDITIONS† |                              | MIN      | TYP  | MAX | UNIT |   |
|----------------------------|------------------------------|----------|------|-----|------|---|
| Short-circuit current      | T.1 = 25°C,                  | TP\$2010 | 0.22 | 0.4 | 0.6  |   |
|                            | V <sub>I(IN)</sub> = 5.5 V,  | TPS2011  | 0.66 | 1.2 | 1.8  |   |
|                            | OÙT connected to GND, device | TPS2012  | 1.1  | 2   | 3    | A |
|                            | enabled into short circuit   | TPS2013  | 1.65 | 2.6 | 4.5  |   |

<sup>†</sup> Pulse-testing techniques are used to maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.

## supply current

| PARAMETER                         | TES             | TEST CONDITIONS                |  | TYP   | MAX | UNIT |  |
|-----------------------------------|-----------------|--------------------------------|--|-------|-----|------|--|
| Supply current, low-level output  | FN V            | T <sub>J</sub> = 25°C          |  | 0.015 | 1   |      |  |
|                                   | EN = VI(IN)     | -40°C ≤ T <sub>J</sub> ≤ 125°C |  |       | 10  | μА   |  |
| Supply current, high-level output | <u>EN</u> = 0 V | T <sub>J</sub> = 25°C          |  | 73    | 100 |      |  |
|                                   | LN = 0 V        | -40°C ≤ T <sub>J</sub> ≤ 125°C |  |       | 100 | μA   |  |

8961724 0095671 151 📟



2-86

# timing diagrams



Figure 1. Propagation Delay and Rise Time With 1-µF Load, V<sub>I(IN)</sub> = 5.5 V



Figure 3. Propagation Delay and Rise Time With 1-µF Load, V<sub>I(IN)</sub> = 2.7 V



Figure 2. Propagation Delay and Fall Time With 1-μF Load, V<sub>I(IN)</sub> = 5.5 V



Figure 4. Propagation Delay and Fall Time With 1- $\mu$ F Load,  $V_{I(IN)} = 2.7 \text{ V}$ 

# timing diagrams (continued)



Figure 5. TPS2010, Short-Circuit Current. Short is Applied to Enabled Device,  $V_{I(IN)} = 5.5 \text{ V}$ 



Figure 6. TPS2011, Short-Circuit Current. Short is Applied to Enabled Device,  $V_{I(IN)} = 5.5 \text{ V}$ 



Figure 7. TPS2012, Short-Circuit Current. Short is Applied to Enabled Device,  $V_{I(IN)} = 5.5 \text{ V}$ 



Figure 8. TPS2013 – Short-Circuit Current. Short is Applied to Enabled Device,  $V_{I(IN)} = 5.5 \text{ V}$ 



2-88

# timing diagrams (continued)



Figure 9. TPS2010 – Threshold Current,  $V_{I(IN)} = 5.5 \text{ V}$ 



Figure 11. TPS2012 – Threshold Current,  $V_{I(IN)}$  = 5.5 V



Figure 10. TPS2011 – Threshold Current,  $V_{I(IN)} = 5.5 \text{ V}$ 



Figure 12. TPS2013 – Threshold Current, V<sub>I(IN)</sub> = 5.5 V

# timing diagrams (continued)



Figure 13. Turned-On (Enabled) into Short Circuit,  $V_{I(IN)} = 5.5 \text{ V}$ 



Figure 14. Test Circuit and Voltage Waveforms



# TYPICAL CHARACTERISTICS





## TYPICAL CHARACTERISTICS



Figure 19



Figure 21

SUPPLY CURRENT, OUTPUT DISABLED



Figure 20

# SUPPLY CURRENT, OUTPUT DISABLED



Figure 22

8961724 0095677 67T 📼



## **TYPICAL CHARACTERISTICS**



Figure 23



Figure 25



Figure 24



Jia ...

## TYPICAL CHARACTERISTICS



JUNCTION TEMPERATURE V<sub>I(IN)</sub> = 5.5 V TPS2013 2.5 Short-Circuit Current - A TPS2012 2 1.5 TPS2011 TPS2010 0.5 100 125 -50 -25 T<sub>J</sub> Junction Temperature - °C

SHORT-CIRCUIT CURRENT

Figure 27

Figure 28



#### **APPLICATION INFORMATION**



Figure 29. Typical Application

## power supply considerations

The TPS201x family has multiple inputs and outputs, which must be connected in parallel to minimize voltage drop and prevent unnecessary power dissipation.

A 0.047- $\mu F$  to 0.1- $\mu F$  ceramic bypass capacitor between IN and GND, close to the device, is recommended. A high-value electrolytic capacitor is also desirable when the output load is heavy or has large paralleled capacitors. Bypassing the output with a 0.1- $\mu F$  ceramic capacitor improves the immunity of the device to electrostatic discharge (ESD).

#### overcurrent

A sense FET is employed to check for overcurrent conditions. Unlike sense resistors and polyfuses, sense FETs do not increase series resistance to the current path. When an overcurrent condition is detected, the device maintains a constant output current and reduce the output voltage accordingly. Shutdown only occurs if the fault is present long enough to activate thermal limiting.

Three possible overload conditions can occur. In the first condition, the output has been shorted before the device is enabled or before  $V_{I(|N)}$  has been applied (see Figure 30). The TPS201x senses the short and immediately switches into a constant-current output.

Under the second condition, the short occurs while the device is enabled. At the instant the short occurs, very high currents flow for a short time before the current-limit circuit can react (see Figures 5, 6, 7, and 8). After the current-limit circuit has tripped, the device limits normally.

Under the third condition, the load has been gradually increased beyond the recommended operating current. The current is permitted to rise until the current-limit threshold is reached (see Figures 9, 10, 11, and 12). The TPS201x family is capable of delivering currents up to the current-limit threshold without damage. Once the threshold has been reached, the device switches into its constant-current mode.



#### **APPLICATION INFORMATION**

## overcurrent (continued)



Figure 30. Turned-On (Enabled) Into Short Circuit, VI(IN) = 5.5 V

# power dissipation and junction temperature

The low on resistance of the N-channel MOSFET allows small surface-mount packages, such as SOIC or TSSOP to pass large currents. The thermal resistances of these packages is high compared to that of power packages; it is good design practice to check power dissipation and junction temperature. The first step is to find ron at the input voltage and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and and read ron from Figure 23. Next calculate the power dissipation using:

$$P_D = r_{on} \times I^2$$

Finally, calculate the junction temperature:

$$T_J = P_D \times R_{\theta JA} + T_A$$

Where:

T<sub>A</sub> = Ambient temperature

R<sub>B,IA</sub> = Thermal resistance SOIC = 172°C/W, TSSOP = 179°C/W

Compare the calculated junction temperature with the initial estimate. If they do not agree within a few degrees, repeat the calculation using the calculated value as the new estimate. Two or three iterations is generally sufficient to get a reasonable answer.



2-96

# TPS2010, TPS2011, TPS2012, TPS2013 POWER-DISTRIBUTION SWITCHES

SLVS097 - DECEMBER 1994

#### APPLICATION INFORMATION

# thermal protection

Thermal protection is provided to prevent damage to the IC when heavy-overload or short-circuit faults are present for extended periods of time. The faults force the TPS201x into its constant current mode, which causes the voltage across the high-side switch to increase; under short-circuit conditions, the voltage across the switch is equal to the input voltage. The increased dissipation causes the junction temperature to rise to dangerously high levels. The protection circuit senses the junction temperature of the switch and shuts it off. The switch remains off until the junction has dropped approximately 20°C. The switch continues to cycle in this manner until the load fault or input power is removed.

## **ESD** protection

All TPS201x terminals incorporate ESD-protection circuitry designed to withstand a 6-kV human-body-model discharge as defined in MIL-STD-883C. Additionally, the output is protected from discharges up to 12 kV.