

# HT46R51A/HT46R52A A/D Type 8-Bit OTP MCU

#### **Technical Document**

- Tools Information
- FAQs
- Application Note
  - HA0003E Communicating between the HT48 & HT46 Series MCUs and the HT93LC46 EEPROM
  - HA0004E HT48 & HT46 MCU UART Software Implementation Method
  - HA0084E NiMH Battery Charger Demo Board Using the HT46R52
  - HA0075E MCU Reset and Oscillator Circuits Application Note

#### **Features**

- · Low-power fully static CMOS design
- Operating voltage: f<sub>SYS</sub>=4MHz: 2.2V~5.5V f<sub>SYS</sub>=8MHz: 3.3V~5.5V
- Program Memory: 1K×15 OTP (HT46R51A) 2K×15 OTP (HT46R52A)
- Data memory: 96×8 RAM (HT46R51A) 128×8 RAM (HT46R52A)
- A/D converter: 12bits×5Ch
   External A/D converter reference voltage input pin
- 14 bidirectional I/O lines
- 1 interrupt input shared with an I/O line
- 8-bit programmable timer/event counter with overflow interrupt and 8-stage prescaler

- · On-chip crystal and RC oscillator
- 6-level subroutine nesting
- · Watchdog Timer
- · Low voltage reset function
- HALT function
- Up to  $0.5\mu s$  instruction cycle with 8MHz system clock at  $V_{DD}$ =5V
- 1-channel 8-bit PWM output shared with an I/O line
- · PFD function
- · Bit manipulation instruction
- · Table read instruction
- 63 powerful instructions
- · All instructions in one or two machine cycles
- 16-pin NSOP, 18-pin DIP, 20-pin SOP/SSOP package

#### **General Description**

The HT46R51A/HT46R52A are 8-bit high performance, RISC architecture microcontroller devices specifically designed for A/D applications that interface directly to analog signals, such as those from sensors. The advantages of low power consumption, I/O flexibility, timer functions, oscillator options, multi-channel A/D con-

verter, Pulse Width Modulation function, HALT and wake-up functions, watchdog timer, as well as low cost, enhance the versatility of these devices to suit a wide range of A/D application possibilities such as sensor signal processing, chargers, motor driving, industrial control, consumer products, subsystem controllers, etc.

Rev. 1.10 September 20, 2007



#### **Block Diagram**



## **Pin Assignment**



Rev. 1.10 2 September 20, 2007



## **Pin Description**

| Pin Name                                            | I/O    | Options                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------------------------------------|--------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PA0~PA2<br>PA3/PFD<br>PA4/TMR<br>PA5/INT<br>PA6~PA7 | I/O    | Pull-high<br>Wake-up<br>PA3 or PFD | Bidirectional 8-bit input/output port. Each individual bit on this port can be configured as a wake-up input by configuration option. Software instructions determine if the pin is a CMOS output or Schmitt trigger input. Configuration options determine which pins on this port have pull-high resistors. The PFD, TMR and external interrupt input are pin-shared with PA3, PA4, and PA5 respectively.                                        |
| PB0/AN0<br>PB1/AN1<br>PB2/AN2<br>PB3/AN3<br>PB4/AN4 | I/O    | Pull-high                          | Bidirectional 5-bit input/output port. Software instructions determine the CMOS output or Schmitt trigger input with or without pull-high resistor. Configuration options determine which pins on this port have pull-high resistors. PB is pin-shared with the A/D input pins. The A/D inputs are selected via software instructions Once selected as an A/D input, the I/O function and pull-high resistor functions are disabled automatically. |
| PD0/PWM                                             | I/O    | Pull-high<br>PD0 or PWM            | Bidirectional 1-bit input/output port. Software instructions determine the CMOS output or Schmitt trigger input with or without pull-high resistor. One configuration option determines which pin on this port has pull-high resistor. PD0 is pin-shared with the PWM output selected via configuration option.                                                                                                                                    |
| OSC1<br>OSC2                                        | I<br>0 | Crystal or RC                      | OSC1, OSC2 are connected to an external RC network or external crystal (determined by configuration option) for the internal system clock. For external RC system clock operation, OSC2 is an output pin for 1/4 system clock.                                                                                                                                                                                                                     |
| RES                                                 | ı      | _                                  | Schmitt trigger reset input, active low                                                                                                                                                                                                                                                                                                                                                                                                            |
| VDD                                                 | _      | _                                  | Positive power supply                                                                                                                                                                                                                                                                                                                                                                                                                              |
| VSS                                                 |        | _                                  | Negative power supply, ground                                                                                                                                                                                                                                                                                                                                                                                                                      |
| VREF                                                | ı      | _                                  | A/D Converter Reference Input voltage pins. Connect this pin to the desired A/D reference voltage. The VREF pin is connected to $V_{\rm DD}$ for the 20-pin SOP/SSOP package                                                                                                                                                                                                                                                                       |

## **Absolute Maximum Ratings**

| Supply Voltage          | $M_{SS}$ =0.3V to V <sub>SS</sub> +6.0V                | Storage Temperature   | 50°C to 125°C |
|-------------------------|--------------------------------------------------------|-----------------------|---------------|
| Input Voltage           | $\dots$ V <sub>SS</sub> -0.3V to V <sub>DD</sub> +0.3V | Operating Temperature | 40°C to 85°C  |
| I <sub>OL</sub> Total   | 150mA                                                  | I <sub>OH</sub> Total | 100mA         |
| Total Power Dissipation | 500m\//                                                |                       |               |

Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.

## D.C. Characteristics Ta=25°C

| Sumbal           | Parameter                         |          | Test Conditions                                 | Min.   | Turn | Max. | Unit |  |
|------------------|-----------------------------------|----------|-------------------------------------------------|--------|------|------|------|--|
| Symbol           | Parameter                         | $V_{DD}$ | Conditions                                      | IVIII. | Тур. | wax. | Unit |  |
| V                | On a notice of Maltana            |          | f <sub>SYS</sub> =4MHz                          | 2.2    | _    | 5.5  | V    |  |
| $V_{DD}$         | V <sub>DD</sub> Operating Voltage |          | f <sub>SYS</sub> =8MHz                          | 3.3    |      | 5.5  | V    |  |
|                  | 0                                 |          | No load, f <sub>SYS</sub> =4MHz                 | _      | 0.6  | 1.5  | mA   |  |
| I <sub>DD1</sub> | Operating Current (Crystal OSC)   | 5V       | ADC disabled                                    | _      | 2    | 4    | mA   |  |
|                  | 0                                 | 3V       | No load, f <sub>SYS</sub> =4MHz                 | _      | 0.8  | 1.5  | mA   |  |
| I <sub>DD2</sub> | Operating Current (RC OSC)        |          | ADC disabled                                    |        | 2.5  | 4    | mA   |  |
| I <sub>DD3</sub> | Operating Current                 | 5V       | No load, f <sub>SYS</sub> =8MHz<br>ADC disabled | _      | 4    | 8    | mA   |  |

Rev. 1.10 3 September 20, 2007

Ta=25°C



| Complete          | Parameter                                     |    | Test Conditions                             | Min                | T    | Mari               | Unit  |
|-------------------|-----------------------------------------------|----|---------------------------------------------|--------------------|------|--------------------|-------|
| Symbol            |                                               |    | Conditions                                  | Min.               | Тур. | Max.               | Ullit |
|                   | Standby Current (WDT Enabled)                 |    | No load avetore HALT                        | _                  | _    | 5                  | μА    |
| I <sub>STB1</sub> | Standby Current (WDT Enabled)                 | 5V | No load, system HALT                        | _                  | _    | 10                 | μΑ    |
| 1                 | Standby Current                               | 3V | No load, system HALT                        | _                  |      | 1                  | μΑ    |
| I <sub>STB2</sub> | (WDT & AD Disabled)                           | 5V | No load, system HALT                        | _                  | _    | 2                  | μА    |
| V <sub>IL1</sub>  | Input Low Voltage for I/O Ports, TMR and INT  | _  | _                                           | 0                  | _    | 0.3V <sub>DD</sub> | V     |
| V <sub>IH1</sub>  | Input High Voltage for I/O Ports, TMR and INT | _  | _                                           | 0.7V <sub>DD</sub> | _    | V <sub>DD</sub>    | V     |
| $V_{IL2}$         | Input Low Voltage (RES)                       | _  | _                                           | 0                  | _    | 0.4V <sub>DD</sub> | V     |
| V <sub>IH2</sub>  | Input High Voltage (RES)                      | _  | _                                           | 0.9V <sub>DD</sub> |      | V <sub>DD</sub>    | V     |
| $V_{LVR}$         | Low Voltage Reset Voltage                     |    | Configuration option: 3V                    | 2.7                | 3    | 3.3                | V     |
| l.                | lo I/O Port Sink Current                      |    | $\frac{3V}{V_{OL}}$ $V_{OL}$ $= 0.1 V_{DD}$ | 4                  | 8    | _                  | mA    |
| l <sub>OL</sub>   | 1/O Port Silik Current                        | 5V | VOL-0.1 VDD                                 | 10                 | 20   | _                  | mA    |
| I <sub>OH</sub>   | I/O Port Source Current                       | 3V | V <sub>OH</sub> =0.9V <sub>DD</sub>         | -2                 | -4   | _                  | mA    |
| ЮН                | 70 Fort Source Current                        | 5V | VOH-0.3 VDD                                 | -5                 | -10  | _                  | mA    |
| R <sub>PH</sub>   | Pull-high Resistance of I/O Ports             | 3V |                                             | 20                 | 60   | 100                | kΩ    |
| TYPH              | Pull-High Resistance of I/O Ports             | 5V | _                                           | 10                 | 30   | 50                 | kΩ    |
| V <sub>AD</sub>   | A/D Input Voltage                             | _  | _                                           | 0                  | _    | V <sub>REF</sub>   | V     |
| V <sub>REF</sub>  | ADC Input Reference Voltage Range             | _  | _                                           | 1.2                | _    | VDD                | V     |
| DNL               | ADC Differential Non-Linear                   | _  |                                             |                    | _    | ±2                 | LSB   |
| INL               | ADC Integral Non-Linear                       | _  |                                             |                    | ±2.5 | ±4                 | LSB   |
| RESOLU            | Resolution                                    | _  | _                                           | _                  | _    | 12                 | Bits  |
| 1                 | Additional Power Consumption                  | 3V |                                             | _                  | 0.5  | 1                  | mA    |
| I <sub>ADC</sub>  | if A/D Converter is Used                      | 5V |                                             | _                  | 1.5  | 3                  | mA    |

## A.C. Characteristics

| Complete I          | Parameter                      |          | Test Conditions   | Min. | T    | Man  | 11:4             |  |
|---------------------|--------------------------------|----------|-------------------|------|------|------|------------------|--|
| Symbol              | Parameter                      | $V_{DD}$ | DD Conditions     |      | Тур. | Max. | Unit             |  |
| f                   | System Closk (Crystal OSC)     | _        | 2.2V~5.5V         | 400  | _    | 4000 | kHz              |  |
| f <sub>SYS</sub>    | System Clock (Crystal OSC)     |          | 3.3V~5.5V         | 400  |      | 8000 | kHz              |  |
| f                   | Time on I/D Francisco (TMD)    | _        | 2.2V~5.5V         | 0    | _    | 4000 | kHz              |  |
| f <sub>TIMER</sub>  | Timer I/P Frequency (TMR)      | _        | 3.3V~5.5V         | 0    | _    | 8000 | kHz              |  |
|                     | Watehalan Orellaten Beriad     | 3V       | _                 | 45   | 90   | 180  | μS               |  |
| t <sub>WDTOSC</sub> | Watchdog Oscillator Period     | 5V       | _                 | 32   | 65   | 130  | μs               |  |
| t <sub>RES</sub>    | External Reset Low Pulse Width |          | _                 | 1    |      |      | μs               |  |
| t <sub>SST</sub>    | System Start-up Timer Period   | _        | Wake-up from HALT | _    | 1024 | _    | t <sub>SYS</sub> |  |
| t <sub>INT</sub>    | Interrupt Pulse Width          | _        | _                 | 1    | _    | _    | μS               |  |
| t <sub>AD</sub>     | A/D Clock Period               |          | _                 | 1    | _    | _    | μs               |  |
| t <sub>ADC</sub>    | A/D Conversion Time            | _        | _                 | _    | 80   | _    | t <sub>AD</sub>  |  |
| t <sub>ADCS</sub>   | A/D Sampling Time              |          | _                 | _    | 32   | _    | t <sub>AD</sub>  |  |
| t <sub>LVR</sub>    | Low Voltage Width to Reset     | _        | _                 | 1    |      | _    | ms               |  |

Note:  $t_{SYS}$ =1/ $f_{SYS}$ 



#### **Functional Description**

#### **Execution Flow**

The system clock for the microcontroller is derived from either a crystal or an RC oscillator. The system clock is internally divided into four non-overlapping clocks. One instruction cycle consists of 4 system clock cycles.

Instruction fetching and execution are pipelined in such a way that a fetch and decoding takes an instruction cycle while execution take the next instruction cycle. The pipelining scheme causes each instruction to effectively execute in a cycle. If an instruction changes the program counter, two cycles are required to complete the instruction.

#### Program Counter - PC

For HT46R51A, the program counter (PC) is 10 bits wide and controls the sequence in which the instructions stored in the program ROM are executed. The contents of the PC can specify a maximum of 1024 addresses.

For HT46R52A, the program counter (PC) is 11 bits wide and controls the sequence in which the instructions stored in the program ROM are executed. The contents of the PC can specify a maximum of 2048 addresses.

After accessing a program memory word to fetch an instruction code, the contents of the program counter are incremented by one. The program counter then points to the memory word containing the next instruction code.

When executing a jump instruction, conditional skip execution, loading register, subroutine call or return from subroutine, initial reset, internal interrupt, external interrupt or return from interrupts, the PC manipulates the program transfer by loading the address corresponding to each instruction.

The conditional skip is activated by instructions. Once the condition is met, the next instruction, fetched during the current instruction execution, is discarded and a dummy cycle replaces it to get the proper instruction. Otherwise proceed to the next instruction.



**Execution Flow** 

| Mada                         |      | Program Counter |     |     |        |        |        |     |     |     |     |
|------------------------------|------|-----------------|-----|-----|--------|--------|--------|-----|-----|-----|-----|
| Mode                         | *b10 | *b9             | *b8 | *b7 | *b6    | *b5    | *b4    | *b3 | *b2 | *b1 | *b0 |
| Initial Reset                | 0    | 0               | 0   | 0   | 0      | 0      | 0      | 0   | 0   | 0   | 0   |
| External Interrupt           | 0    | 0               | 0   | 0   | 0      | 0      | 0      | 0   | 1   | 0   | 0   |
| Timer/Event Counter Overflow | 0    | 0               | 0   | 0   | 0      | 0      | 0      | 1   | 0   | 0   | 0   |
| A/D Converter Interrupt      | 0    | 0               | 0   | 0   | 0      | 0      | 0      | 1   | 1   | 0   | 0   |
| Skip                         |      |                 | •   | •   | Progra | am Cou | nter+2 | •   |     |     |     |
| Loading PCL                  | PC10 | PC9             | PC8 | @7  | @6     | @5     | @4     | @3  | @2  | @1  | @0  |
| Jump, Call Branch            | #10  | #9              | #8  | #7  | #6     | #5     | #4     | #3  | #2  | #1  | #0  |
| Return from Subroutine       | S10  | S9              | S8  | S7  | S6     | S5     | S4     | S3  | S2  | S1  | S0  |

**Program Counter** 

Note: \*b10~\*b0: Program counter bits

S10~S0: Stack register bits #10~#0: Instruction code bits

@7~@0: PCL bits, PC10~PC8: Original PC counter, remain unchanged

For the HT46R51A, since the program counter is 10 bits wide (b0~b9), the b10 columns in the table are not ap-

plicable.

For the HT46R52A, since the program counter is 11 bits wide (b0~b10)

Rev. 1.10 5 September 20, 2007



The lower byte of the PC (PCL) is a readable and writeable register (06H). Moving data into the PCL performs a short jump. The destination is within 256 locations

When a control transfer takes place, an additional dummy cycle is required.

#### **Program Memory - EPROM**

The program memory is used to store the program instructions which are to be executed. It also contains data, table, and interrupt entries, and is organized into 1024×15 (HT46R51A) or 2048×15 (HT46R52A) bits, addressed by the Program Counter and table pointer.

Certain locations in the ROM are reserved for special usage:

#### Location 000H

This location is reserved for program initialization. After a chip reset, the program always begins execution at location 000H.

#### Location 004H

This location is reserved for the external interrupt service program. If the  $\overline{\text{INT}}$  input pin is activated, the interrupt is enabled and the stack is not full, the program begins execution at this location.

#### Location 008H

This location is reserved for the timer/event counter interrupt service program. If a timer interrupt results from a timer/event counter overflow, and the interrupt is enabled and the stack is not full, the program begins execution at location 008H.

#### Location 00CH

Location 00CH is reserved for the A/D converter interrupt service program. If an A/D converter interrupt results from an end of A/D conversion, and if the interrupt is enabled and the stack is not full, the program begins execution at location 00CH.

#### Table location

Any location in the program memory can be used as look-up tables. The instructions "TABRDC [m]" (the current page) and "TABRDL [m]" (the last page) transfer the contents of the lower-order byte to the specified data memory, and the higher-order byte to TBLH (08H). The lower-order byte table pointer TBLP (07H) are read/write registers, which indicate the table locations. Before accessing the table, the location has to be placed in TBLP. The TBLH is read only and cannot be restored. If the main routine and the ISR (interrupt service routine) both employ the table read instruction, the contents of the TBLH in the main routine are likely to be changed by the table read instruction used in the ISR. Errors can occur. Given this, using the table read instruction in the main routine and the ISR simultaneously should be avoided. However, if the table read instruction has to be applied in both main routine and the ISR, the interrupt should be disabled prior to the table read instruction. It will not be enabled until the TBLH in the main routine has been backed-up. All table related instructions require 2 cycles to complete the operation.





**Program Memory** 

Rev. 1.10 6 September 20, 2007



| Instruction |     |    |    |    | Tak | le Locat | ion |    |    |    |    |
|-------------|-----|----|----|----|-----|----------|-----|----|----|----|----|
|             | b10 | b9 | b8 | b7 | b6  | b5       | b4  | b3 | b2 | b1 | b0 |
| TABRDC [m]  | P10 | P9 | P8 | @7 | @6  | @5       | @4  | @3 | @2 | @1 | @0 |
| TABRDL [m]  | 1   | 1  | 1  | @7 | @6  | @5       | @4  | @3 | @2 | @1 | @0 |

**Table Location** 

Note: b10~b0: Table location bits

P10~P8: Current program counter bits

@7~@0: Table pointer bits

For the Ht46R51A, since the program counter is 10 bits wide (b0~b9), the b10 column in the table are not appli-

cable

For the HT46R52A, since the program counter is 11 bits wide (b0~b10)

#### Stack Register - STACK

This is a special part of the memory which is used to save the contents of the program counter only. The stack is organized into 6 levels and is neither part of the data nor part of the program space, and is neither readable nor writeable. The activated level is indexed by the stack pointer (SP) and is neither readable nor writeable. At the state of a subroutine call or an interrupt acknowledgment, the contents of the program counter are pushed onto the stack. At the end of the subroutine or an interrupt routine, signaled by a return instruction (RET or RETI), the program counter is restored to its previous value from the stack. After a chip reset, the SP will point to the top of the stack.

If the stack is full and a non-masked interrupt takes place, the interrupt request flag will be recorded but the acknowledge signal will be inhibited. When the stack pointer is decremented (by RET or RETI), the interrupt is serviced. This feature prevents stack overflow, allowing the programmer to use the structure more easily. If the stack is full and a "CALL" is subsequently executed, stack overflow occurs and the first entry will be lost (only the most recent 6 return addresses are stored).

#### Data Memory - RAM

The data memory (RAM) is designed with 119×8 bits (HT46R51A), 151×8 bits (HT46R52A) and is divided into two functional groups, namely; special function registers (23×8 bits) and general purpose data memory (96×8bit for HT46R51A, 128×8bit for HT46R52A) most of which are readable/writable, although some are read only. The unused space before 28H is reserved for future expanded usage and reading these locations will return the result "00H". The general purpose data memory, addressed from 28H to 87H and 28H to A7H, is used for data and control information under instruction commands. All of the data memory areas can handle arithmetic, logic, increment, decrement and rotate operations directly. Except for some dedicated bits, each bit

in the data memory can be set and reset by "SET [m].i" and "CLR [m].i". They are also indirectly accessible through memory pointer registers (MP0;01H or MP1;03H).

#### **Indirect Addressing Register**

Location 00H and 02H are indirect addressing registers that are not physically implemented. Any read/write operation of [00H] ([02H]) will access the data memory pointed to by MP0 (MP1). Reading location 00H (02H) itself indirectly will return the result "00H". Writing indirectly results in no operation. The memory pointer registers (MP0 and MP1) are 8-bit registers.

#### Accumulator - ACC

The accumulator closely relates to ALU operations. It is also mapped to location "05H" of the data memory which can operate with immediate data. The data movement between two data memories has to pass through the accumulator.

### Arithmetic and Logic Unit - ALU

This circuit performs 8-bit arithmetic and logic operations. The ALU provides the following functions:

- Arithmetic operations (ADD, ADC, SUB, SBC, DAA)
- Logic operations (AND, OR, XOR, CPL)
- Rotation (RL, RR, RLC, RRC)
- Increment and Decrement (INC, DEC)
- Branch decision (SZ, SNZ, SIZ, SDZ ....)

The ALU not only saves the results of a data operation but also changes the status register.

#### Status Register – STATUS

This 8-bit register (0AH) contains the zero flag (Z), carry flag (C), auxiliary carry flag (AC), overflow flag (OV), power down flag (PDF), and watchdog time-out flag (TO). It also records the status information and controls the operation sequence.

Rev. 1.10 7 September 20, 2007





**RAM Mapping** 

With the exception of the TO and PDF flags, bits in the status register can be altered by instructions like most other registers. Any data written into the status register will not change the TO and PDF flags. Addition operations related to the status register may give different results from those intended. The TO flag can be affected only by system power-up, a WDT time-out or executing the "HALT" or "CLR WDT" instruction. The PDF flag can be affected only by executing the "HALT" or "CLR WDT" instruction or a system power-up.

The Z, OV, AC, and C flags reflect the status of the latest operations. On entering the interrupt sequence or executing the subroutine call, the status register will not be automatically pushed onto the stack. If the contents of the status is important, and if the subroutine is likely to corrupt the status register, the programmer should take precautions and save it properly.

Rev. 1.10 8 September 20, 2007



| Bit No. | Label | Function                                                                                                                                                                                                                      |
|---------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | С     | C is set if an operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation; otherwise C is cleared. C is also affected by a rotate through carry instruction. |
| 1       | AC    | AC is set if an operation results in a carry out of the low nibbles in addition or no borrow from the high nibble into the low nibble in subtraction; otherwise AC is cleared.                                                |
| 2       | Z     | Z is set if the result of an arithmetic or logic operation is zero; otherwise Z is cleared.                                                                                                                                   |
| 3       | OV    | OV is set if an operation results in a carry into the highest-order bit but not a carry out of the highest-order bit, or vice versa; otherwise OV is cleared.                                                                 |
| 4       | PDF   | PDF is cleared by system power-up or executing the "CLR WDT" instruction. PDF is set by executing the "HALT" instruction.                                                                                                     |
| 5       | то    | TO is cleared by system power-up or executing the "CLR WDT" or "HALT" instruction. TO is set by a WDT time-out.                                                                                                               |
| 6~7     | _     | Unused bit, read as "0"                                                                                                                                                                                                       |

#### Status (0AH) Register

#### Interrupts

The device provides an external interrupt, an internal timer/event counter interrupt, and an A/D converter interrupt. The interrupt control register (INTC;0BH) contains the interrupt control bits to set the enable/disable and the interrupt request flags.

Once an interrupt subroutine is serviced, all the other interrupts will be blocked (by clearing the EMI bit). This scheme may prevent any further interrupt nesting. Other interrupt requests may occur during this interval but only the interrupt request flag is recorded. If a certain interrupt requires servicing within the service routine, the EMI bit and the corresponding bit of the INTC may be set to allow interrupt nesting. If the stack is full, the interrupt request will not be acknowledged, even if the related interrupt is enabled, until the SP is decremented. If immediate service is desired, the stack must be prevented from becoming full.

All these kinds of interrupts have a wake-up capability. As an interrupt is serviced, a control transfer occurs by pushing the program counter onto the stack, followed by a branch to a subroutine at specified location in the program memory. Only the program counter is pushed onto the stack. If the contents of the register or status register (STATUS) are altered by the interrupt service program which corrupts the desired control sequence, the contents should be saved in advance.

External interrupts are triggered by a high to low transition of  $\overline{\text{INT}}$  and the related interrupt request flag (EIF; bit 4 of the INTC) will be set. When the interrupt is enabled, the stack is not full and the external interrupt is active, a subroutine call to location "04H" will occur. The interrupt request flag (EIF) and EMI bits will be cleared to disable other interrupts.

The internal Timer/Event Counter interrupt is initialized by setting the Timer/Event Counter interrupt request flag (TF; bit 5 of the INTC), which is normally caused by a timer overflow. After the interrupt is enabled, and the stack is not full, and the TF bit is set, a subroutine call to location "08H" occurs. The related interrupt request flag (TF) is reset, and the EMI bit is cleared to disable further maskable interrupts.

The A/D converter interrupt is initialized by setting the A/D converter request flag (ADF; bit 6 of the INTC), caused by an end of A/D conversion. When the interrupt is enabled, the stack is not full and the ADF is set, a subroutine call to location "0CH" will occur. The related interrupt request flag (ADF) will be reset and the EMI bit cleared to disable further interrupts.

During the execution of an interrupt subroutine, other interrupt acknowledgments are held until the "RETI" instruction is executed or the EMI bit and the related interrupt control bit are set to 1 (if the stack is not full). To return from the interrupt subroutine, "RET" or "RETI" may be invoked. RETI will set the EMI bit to enable an interrupt service, but RET will not.

Interrupts, occurring in the interval between the rising edges of two consecutive T2 pulses, will be serviced on the latter of the two T2 pulses, if the corresponding interrupts are enabled. In the case of simultaneous requests the following table shows the priority that is applied. These can be masked by resetting the EMI bit.

| Interrupt Source             | Priority | Vector |
|------------------------------|----------|--------|
| External Interrupt           | 1        | 04H    |
| Timer/Event Counter Overflow | 2        | 08H    |
| A/D Converter Interrupt      | 3        | 0CH    |

Rev. 1.10 9 September 20, 2007



| Bit No. | Label | Function                                                                                           |
|---------|-------|----------------------------------------------------------------------------------------------------|
| 0       | EMI   | Controls the master (global) interrupt (1= enable; 0= disable)                                     |
| 1       | EEI   | Controls the external interrupt (1= enable; 0= disable)                                            |
| 2       | ETI   | Controls the Timer/Event Counter interrupt (1= enable; 0= disable)                                 |
| 3       | EADI  | Control the A/D converter interrupt (1= enable; 0= disable)                                        |
| 4       | EIF   | External interrupt request flag (1= active; 0= inactive)                                           |
| 5       | TF    | Internal Timer/Event Counter request flag (1= active; 0= inactive)                                 |
| 6       | ADF   | A/D converter request flag (1= active; 0= inactive)                                                |
| 7       | _     | For test mode used only.  Must be written as "0"; otherwise may result in unpredictable operation. |

INTC (0BH) Register

EMI, EEI, ETI, and EADI are used to control the enabling/disabling of interrupts. These bits prevent the requested interrupt from being serviced. Once the interrupt request flags (TF, EIF, and ADF) are set, they will remain in the INTC register until the interrupts are serviced or cleared by a software instruction.

It is recommended that a program does not use the "CALL subroutine" within the interrupt subroutine. Interrupts often occur in an unpredictable manner or need to be serviced immediately in some applications. If only one stack is left and enabling the interrupt is not well controlled, the original control sequence will be damaged once the "CALL" operates in the interrupt subroutine.

#### **Oscillator Configuration**

There are two oscillator circuits in the microcontroller.



## **System Oscillator**

Both of them are designed for system clocks, namely the external RC oscillator and the external Crystal oscillator, which are determined by options. No matter what oscillator type is selected, the signal provides the system clock. The HALT mode stops the system oscillator and ignores an external signal to conserve power.

If an RC oscillator is used, an external resistor between OSC1 and VSS is required and the resistance must range from  $30k\Omega$  to  $750k\Omega.$  The system clock, divided by 4, is available on OSC2 with pull-high resistor, which can be used to synchronize external logic. The RC oscillator provides the most cost effective solution.

However, the frequency of oscillation may vary with VDD, temperatures and the chip itself due to process variations. It is therefore not suitable for timing sensitive operations where an accurate oscillator frequency is desired.

If the Crystal oscillator is used, a crystal across OSC1 and OSC2 is needed to provide the feedback and phase shift required for the oscillator, and no other external components are required. Instead of a crystal, a resonator can also be connected between OSC1 and OSC2 to get a frequency reference, but two external capacitors in OSC1 and OSC2 are required (If the oscillator can be disabled by options to conserve power).

The WDT oscillator is a free running on-chip RC oscillator, and no external components are required. Even if the system enters the power down mode, the system clock is stopped, but the WDT oscillator still works with a period of approximately  $65\mu s$  at 5V. The WDT oscillator can be disabled by option to conserve power.

#### Watchdog Timer – WDT

The clock source of the WDT is implemented by a dedicated RC oscillator (WDT oscillator) or instruction clock (system clock divided by 4) decided by options. This timer is designed to prevent a software mal-function or sequence jumping to an unknown location with unpredictable results. The watchdog timer can be disabled by an option. If the watchdog timer is disabled, all the executions related to the WDT result in no operation.

The WDT clock ( $f_S$ ) is further divided by an internal counter to give longer watchdog time-outs. The division ratio is fixed by an internal counter which gives a  $2^{15}$  fixed division ratio.

Once an internal WDT oscillator (RC oscillator with period of  $65\mu s$  normally) is selected, it is divided by  $2^{16}$  to get the time-out period of approximately 4.3s. This time-out period may vary with temperature, VDD and process variations.

Rev. 1.10 September 20, 2007





If the WDT oscillator is disabled, the WDT clock may still come from the instruction clock and operate in the same manner except that in the HALT state the WDT may stop counting and lose its protecting purpose. In this situation the logic can only be restarted by external logic. If the device operates in a noisy environment, using the on-chip RC oscillator (WDT OSC) is strongly recommended, since the HALT will stop the system clock.

The WDT overflow under normal operation will initialize a "chip reset" and set the status bit TO. Whereas in the HALT mode, the overflow will initialize a "warm reset" wherein only the Program Counter and SP are reset to zero. To clear the contents of the WDT, three methods are adopted; external reset (a low level to RES), software instructions, or a HALT instruction. The software instructions include "CLR WDT" and the other set CLR WDT1 and CLR WDT2. Of these two types of instruction, only one can be active depending on the option -"CLR WDT times selection option". If the "CLR WDT" is selected (i.e. CLRWDT times equal one), any execution of the CLR WDT instruction will clear the WDT. In case "CLR WDT1" and "CLR WDT2" are chosen (i.e. CLRWDT times equal two), these two instructions must be executed to clear the WDT; otherwise, the WDT may reset the chip because of time-out.

The WDT time-out period is fixed to  $f_s/2^{16}$ , because the "CLR WDT" or "CLR WDT1" and "CLR WDT2" instructions will clear the whole counter of the WDT.

#### Power Down Operation - HALT

The HALT mode is initialized by the "HALT" instruction and results in the following...

- The system oscillator is turned off but the WDT oscillator keeps running (if the WDT oscillator or the real time clock is selected).
- The contents of the on-chip RAM and registers remain unchanged
- The WDT and WDT prescaler will be cleared to zero. If the WDT clock source is from the RTC/WDT oscillator, the WDT will remain active, and if the WDT clock source is f<sub>SYS</sub>/4, the WDT will stop running.
- All of the I/O ports maintain their original status
- The PDF flag is set and the TO flag is cleared

The system quits the HALT mode by way of an external reset, an interrupt, an external falling edge signal on port

A or a WDT overflow. An external reset causes a device initialization and the WDT overflow performs a "warm reset". After examining the TO and PDF flags, the cause for a chip reset can be determined. The PDF flag is cleared by system power-up or by executing the "CLR WDT" instruction and is set when executing the "HALT" instruction. On the other hand, the TO flag is set if the WDT time-out occurs, and causes a wake-up that only resets the Program Counter and SP, and leaves the others in their original status.

The port A wake-up and interrupt methods can be considered as a continuation of normal execution. Each bit in port A can be independently selected to wake-up the device by options. Awakening from an I/O port stimulus, the program resumes execution of the next instruction. On the other hand, awakening from an interrupt, two sequence may occur. If the related interrupt is disabled or the interrupt is enabled but the stack is full, the program resumes execution at the next instruction. But if the interrupt is enabled, and the stack is not full, the regular interrupt response takes place. When an interrupt request flag is set before entering the "HALT" status, the system cannot be awakened using that interrupt. If wake-up events occur, it takes 1024 t<sub>SYS</sub> (system clock period) to resume normal operation. In other words, a dummy period is inserted after the wake-up. If the wake-up results from an interrupt acknowledgment, the actual interrupt subroutine execution is delayed by more than one cycle. However, if the Wake-up results in the next instruction execution, the execution will be performed immediately after the dummy period is finished.

To minimize power consumption, all the I/O pins should be carefully managed before entering the HALT status.

#### Reset

There are three ways in which a reset may occur:

- RES reset during normal operation
- RES reset during HALT
- WDT time-out reset during normal operation

The WDT time-out during HALT differs from other chip reset conditions, for it can perform a "warm reset" that resets only the Program Counter and SP, leaving the other circuits at their original state. Some registers remain unaffected during any other reset conditions. Most registers are reset to the "initial condition" when the re-

Rev. 1.10 September 20, 2007



set conditions are met. Examining the PDF and TO flags, the program can distinguish between different "chip resets".

| то | PDF | RESET Conditions                     |
|----|-----|--------------------------------------|
| 0  | 0   | RES reset during power-up            |
| u  | u   | RES reset during normal operation    |
| 0  | 1   | RES wake-up HALT                     |
| 1  | u   | WDT time-out during normal operation |
| 1  | 1   | WDT wake-up HALT                     |

Note: "u" stands for "unchanged"

To guarantee that the system oscillator is started and stabilized, the SST (System Start-up Timer) provides an extra-delay of 1024 system clock pulses when the system reset (power-up, WDT time-out or RES reset) or the system awakes from the HALT state. When a system reset occurs, the SST delay is added during the reset period. Any wake-up from the HALT will enable the SST delay. An extra option load time delay is added during system reset (Power-up, WDT time-out at normal mode or RES reset).

The functional unit chip reset status are shown below.

| Program Counter     | 000H                                              |
|---------------------|---------------------------------------------------|
| Interrupt           | Disable                                           |
| Prescaler, Divider  | Cleared                                           |
| WDT                 | Clear. After master reset,<br>WDT begins counting |
| Timer/Event Counter | Off                                               |
| Input/Output Ports  | Input mode                                        |
| Stack Pointer       | Points to the top of the stack                    |



**Reset Timing Chart** 



**Reset Circuit** 

Note: Most applications can use the Basic Reset Circuit as shown, however for applications with extensive noise, it is recommended to use the Hi-noise Reset Circuit.



**Reset Configuration** 

The register states are summarized below:

| Register           | Reset(Power On) | WDT Time-out (Normal Operation) |           | RES Reset<br>(HALT) | WDT Time-out<br>(HALT)* |
|--------------------|-----------------|---------------------------------|-----------|---------------------|-------------------------|
| TMR                | xxxx xxxx       | xxxx xxxx                       | xxxx xxxx | xxxx xxxx           | uuuu uuuu               |
| TMRC               | 00-0 1000       | 00-0 1000                       | 00-0 1000 | 00-0 1000           | uu-u uuuu               |
| Program<br>Counter | 0000H           |                                 | 0000H     | 0000H               | 0000H                   |
| MP0                | xxxx xxxx       | xxxx xxxx                       | xxxx xxxx | xxxx xxxx           | uuuu uuuu               |
| MP1                | xxxx xxxx       | xxxx xxxx                       | xxxx xxxx | xxxx xxxx           | uuuu uuuu               |
| ACC                | xxxx xxxx       | uuuu uuuu                       | uuuu uuuu | uuuu uuuu           | uuuu uuuu               |
| TBLP               | xxxx xxxx       | uuuu uuuu                       | uuuu uuuu | uuuu uuuu           | uuuu uuuu               |
| TBLH               | -xxx xxxx       | -uuu uuuu                       | -uuu uuuu | -uuu uuuu           | -uuu uuuu               |
| STATUS             | 00 xxxx         | 1u uuuu                         | uu uuuu   | 01 uuuu             | 11 uuuu                 |
| INTC               | -000 0000       | -000 0000                       | -000 0000 | -000 0000           | -uuu uuuu               |

Rev. 1.10 12 September 20, 2007



| Register | Reset(Power On) | WDT Time-out<br>(Normal Operation) | RES Reset<br>(Normal Operation) | RES Reset<br>(HALT) | WDT Time-out<br>(HALT)* |  |
|----------|-----------------|------------------------------------|---------------------------------|---------------------|-------------------------|--|
| PA       | 1111 1111       | 1111 1111                          | 1111 1111                       | 1111 1111           | uuuu uuuu               |  |
| PAC      | 1111 1111       | 1111 1111                          | 1111 1111                       | 1111 1111           | uuuu uuuu               |  |
| РВ       | 1 1111          | 1 1111                             | 1 1111                          | 1 1111              | u uuuu                  |  |
| PBC      | 1 1111          | 1 1111                             | 1 1111                          | 1 1111              | u uuuu                  |  |
| PD       | 1               | 1                                  | 1                               | 1                   | u                       |  |
| PDC      | 1               | 1                                  | 1                               | 1                   | u                       |  |
| PWM      | xxxx xxxx       | xxxx xxxx                          | xxxx xxxx                       | xxxx xxxx           | uuuu uuuu               |  |
| ADRL     | xxxx            | xxxx                               | xxxx                            | xxxx                | uuuu                    |  |
| ADRH     | xxxx xxxx       | xxxx xxxx                          | xxxx xxxx                       | xxxx xxxx           | uuuu uuuu               |  |
| ADCR     | 0100 0000       | 0100 0000                          | 0100 0000                       | 0100 0000           | uuuu uuuu               |  |
| ACSR     | 00              | 00                                 | 00                              | 00                  | uu                      |  |

Note: "\*" stands for "warm reset"

"u" stands for "unchanged"
"x" stands for "unknown"

#### **Timer/Event Counter**

Only one timer/event counter (TMR) are implemented in the microcontroller. The timer/event counter contains an 8-bit programmable count-up counter and the clock may come from an external source or an internal clock source. An internal clock source comes from  $f_{\mbox{\scriptsize SYS}}.$  The external clock input allows the user to count external events, measure time intervals or pulse widths, or to generate an accurate time base.

There are two registers related to the Timer/event counter; TMR (0DH), TMRC (0EH). Writing TMR will transfer the specified data to timer/event counter registers. Reading the TMR will read the contents of the timer/event counter. The TMRC is a control register, which defines the operating mode, counting enable or disable and an active edge.

The TM0 and TM1 bits define the operation mode. The event count mode is used to count external events, which means that the clock source is from an external (TMR) pin. The timer mode functions as a normal timer with the clock source coming from the internal selected clock source. Finally, the pulse width measurement mode can be used to count the high or low level duration of the external signal (TMR), and the counting is based on the internal selected clock source.

In the event count or timer mode, the timer/event counter starts counting at the current contents in the timer/event counter and ends at . Once an overflow occurs, the counter is reloaded from the timer/event counter preload register, and generates an interrupt request flag (TF; bit 5 of the INTC). In the pulse width measurement mode with the values of the TON and TE

bits equal to 1, after the TMR has received a transient from low to high (or high to low if the TE bit is "0"), it will start counting until the TMR returns to the original level and resets the TON. The measured result remains in the timer/event counter even if the activated transient occurs again. In other words, only 1-cycle measurement can be made until the TON is set. The cycle measurement will re-operate as long as it receives further transient pulse. In this operation mode, the timer/event counter begins counting not according to the logic level but to the transient edges. In the case of counter overflows, the counter is reloaded from the timer/event counter register and issues an interrupt request, as in the other two modes, i.e., event and timer modes.

To enable the counting operation, the Timer ON bit (TON; bit 4 of the TMRC) should be set to "1". In the pulse width measurement mode, the TON is automatically cleared after the measurement cycle is completed. But in the other two modes, the TON can only be reset by instructions. The overflow of the timer/event counter is one of the wake-up sources and can also be applied to a PFD (Programmable Frequency Divider) output at PA3 by options. No matter what the operation mode is, writing a "0" to ETI (bit2 of the INTC) disables the related interrupt service. When the PFD function is selected, executing "SET [PA].3" instruction to enable the PFD output and executing "CLR [PA].3" instruction to disable the PFD output.

In the case of timer/event counter OFF condition, writing data to the timer/event counter preload register also reloads that data to the timer/event counter. But if the timer/event counter is turn on, data written to the

Rev. 1.10 13 September 20, 2007





8-Bit Timer/Event Counter Structure

timer/event counter is kept only in the timer/event counter preload register. The timer/event counter still continues its operation until an overflow occurs.

When the timer/event counter (TMR) is read, the clock is blocked to avoid errors, as this may results in a counting error. Blocking of the clock issue should be taken into account by the programmer. It is strongly recommended to load a desired value into the TMR register first, before turning on the related timer/event counter, for proper operation since the initial value of TMR is unknown. Due to the timer/event scheme, the programmer should pay

special attention on the instruction to enable then disable the timer for the first time, whenever there is a need to use the timer/event function, to avoid unpredictable result. After this procedure, the timer/event function can be operated normally.

The bit0~bit2 of the TMRC can be used to define the pre-scaling stages of the internal clock sources of the timer/event counter. The definitions are as shown. The overflow signal of the timer/event counter can be used to generate the PFD signal. The timer prescaler is also used as the PWM counter.

| Bit No.     | Label                | Function                                                                                                                                                                                                                                                                                                                       |
|-------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0<br>1<br>2 | PSC0<br>PSC1<br>PSC2 | Defines the prescaler stages, PSC2, PSC1, PSC0= 000: $f_{INT}=f_{SYS}/2$ 001: $f_{INT}=f_{SYS}/2$ 010: $f_{INT}=f_{SYS}/4$ 011: $f_{INT}=f_{SYS}/8$ 100: $f_{INT}=f_{SYS}/16$ 101: $f_{INT}=f_{SYS}/32$ 110: $f_{INT}=f_{SYS}/64$ 111: $f_{INT}=f_{SYS}/128$                                                                   |
| 3           | TE                   | Defines the TMR active edge of the timer/event counter: In Event Counter Mode (TM1,TM0)=(0,1): 1:count on falling edge; 0:count on rising edge In Pulse Width measurement mode (TM1,TM0)=(1,1): 1: start counting on the rising edge, stop on the falling edge; 0: start counting on the falling edge, stop on the rising edge |
| 4           | TON                  | Enable/disable timer counting (0=disable; 1=enable)                                                                                                                                                                                                                                                                            |
| 5           | _                    | Unused bit, read as "0"                                                                                                                                                                                                                                                                                                        |
| 6<br>7      | TM0<br>TM1           | Defines the operating mode, TM1, TM0: 01=Event count mode (external clock) 10=Timer mode (internal clock) 11=Pulse width measurement mode 00=Unused                                                                                                                                                                            |

TMRC (0EH) Register

Rev. 1.10 14 September 20, 2007



#### Input/Output Ports

There are 14 bidirectional input/output lines in the microcontroller, labeled as PA, PB and PD, which are mapped to the data memory of [12H], [14H] and [18H] respectively. All of these I/O ports can be used for input and output operations. For input operation, these ports are non-latching, that is, the inputs must be ready at the T2 rising edge of instruction "MOV A,[m]" (m=12H, 14H or 18H). For output operation, all the data is latched and remains unchanged until the output latch is rewritten.

Each I/O line has its own control register (PAC, PBC, PDC) to control the input/output configuration. With this control register, CMOS output or Schmitt trigger input with or without pull-high resistor structures can be reconfigured dynamically under software control. To function as an input, the corresponding latch of the control register must write "1". The input source also depends on the control register. If the control register bit is "1", the input will read the pad state. If the control register bit is "0", the contents of the latches will move to the internal bus. The latter is possible in the "read-modify-write" instruction.

For output function, CMOS is the only configuration. These control registers are mapped to locations 13H, 15H and 19H.

After a chip reset, these input/output lines remain at high levels or floating state (dependent on pull-high options). Each bit of these input/output latches can be set or cleared by "SET [m].i" and "CLR [m].i" (m=12H, 14H or 18H) instructions.

Some instructions first input data and then follow the output operations. For example, "SET [m].i", "CLR [m].i", "CPL [m]", "CPLA [m]" read the entire port states into the CPU, execute the defined operations (bit-operation), and then write the results back to the latches or the accumulator.

Each line of port A has the capability of waking-up the device. Each I/O port has a pull-high option. Once the pull-high option is selected, the I/O port has a pull-high resistor, otherwise, there's none. Take note that a non-pull-high I/O port operating in input mode will cause a floating state.

The PA3, PA4 and PA5 are pin-shared with PFD, TMR and  $\overline{\text{INT}}$  pins respectively.

If the PFD option is selected, the output signal in output mode of PA3 will be the PFD signal generated by the timer/event counter overflow signal. The input mode always remain in its original functions. Once the PFD option is selected, the PFD output signal is controlled by the PA3 data register only. The I/O functions of PA3 are shown below.

| I/O  | I/P      | O/P      | I/P     | O/P        |
|------|----------|----------|---------|------------|
| Mode | (Normal) | (Normal) | (PFD)   | (PFD)      |
| PA3  | Logical  | Logical  | Logical | PFD        |
|      | Input    | Output   | Input   | (Timer on) |

Note: The PFD frequency is the timer/event counter overflow frequency divided by 2.



Input/Output Ports

Rev. 1.10 15 September 20, 2007



The definitions of the PFD control signal and PFD output frequency are listed in the following table.

| Timer | Timer<br>Preload<br>Value | PA3 Data<br>Register | PA3 Pad<br>State | Frequency                     |
|-------|---------------------------|----------------------|------------------|-------------------------------|
| OFF   | X                         | 0                    | 0                | X                             |
| OFF   | Х                         | 1                    | U                | X                             |
| ON    | N                         | 0                    | 0                | X                             |
| ON    | N                         | 1                    | PFD              | f <sub>INT</sub> /(2×(256-N)) |

Note: "X" stands for "unused"

"U" stands for "unknown"

"N" is the preload value for the timer/event counter

 $^{\prime\prime}f_{TMR}{^{\prime\prime}}$  is the input clock frequency for the timer/event counter

The PB can also be used as A/D converter inputs. The A/D function will be described later. There is a PWM function shared with PD0. If the PWM function is enabled, the PWM signal will appear on PD0 (if PD0 is operating in output mode). The I/O functions of PD0 are as shown.

| I/O  | I/P              | O/P               | I/P              | O/P   |
|------|------------------|-------------------|------------------|-------|
| Mode | (Normal)         | (Normal)          | (PWM)            | (PWM) |
| PD0  | Logical<br>Input | Logical<br>Output | Logical<br>Input | PWM   |

It is recommended that unused or not bonded out I/O lines should be set as output pins by software instruction to avoid consuming power under input floating state.

#### PWM

The microcontroller provides one channel PWM output shared with PD0. The PWM supports 6+2 mode. The

PWM channel has their data register denoted as PWM(1AH). The frequency source of the PWM counter comes from  $f_{SYS}$ . The PWM register is an 8-bit register. The waveforms of the PWM outputs are as shown. Once the PD0 are selected as the PWM outputs and the output function of the PD0 are enabled (PDC.0= "0"), writing "1" to PD0 data register will enable the PWM output function and writing "0" will force the PD0 to stay at "0".

A (6+2) bits mode PWM cycle is divided into four modulation cycles (modulation cycle 0~modulation cycle 3). Each modulation cycle has 64 PWM input clock period. In a (6+2) bit PWM function, the contents of the PWM register is divided into two groups. Group 1 of the PWM register is denoted by DC which is the value of PWM.7~PWM.2. The group 2 is denoted by AC which is the value of PWM.1~PWM.0. In a (6+2) bits mode PWM cycle, the duty cycle of each modulation cycle is shown in the table.

| Parameter                     | AC (0~3)                                | Duty Cycle |
|-------------------------------|-----------------------------------------|------------|
| Modulation cycle i<br>(i=0∼3) | i <ac< td=""><td>DC+1<br/>64</td></ac<> | DC+1<br>64 |
|                               | i≥AC                                    | DC<br>64   |

The modulation frequency, cycle frequency and cycle duty of the PWM output signal are summarized in the following table.

|                                          | PWM Cycle<br>Frequency | PWM Cycle<br>Duty |
|------------------------------------------|------------------------|-------------------|
| f <sub>SYS</sub> /64 for (6+2) bits mode | f <sub>SYS</sub> /256  | [PWM]/256         |



(6+2) PWM Mode



#### A/D Converter

The 5 channels 12-bit resolution A/D converter are implemented in this microcontroller.

The A/D converter contains 4 special registers which are; ADRL (20H), ADRH (21H), ADCR (22H) and ACSR (23H). The ADRH and ADRL are A/D result register higher-order byte and lower-order byte and are read-only. After the A/D conversion is completed, the ADRH and ADRL should be read to get the conversion result data. The ADCR is an A/D converter control register, which defines the A/D channel number, analog channel select, start A/D conversion control bit and the end of A/D conversion flag. If the users want to start an A/D conversion, define PB configuration, select the converted analog channel, and give START bit a raising edge and falling edge  $(0\rightarrow 1\rightarrow 0)$ . At the end of A/D conversion, the EOCB bit is cleared and an A/D converter interrupt occurs (if the A/D converter interrupt is enabled). The ACSR is A/D clock setting register, which is used to select the A/D clock source.

The A/D converter control register is used to control the A/D converter. The bit2~bit0 of the are used to select an analog input channel. There are a total of five channels to select. The bit5~bit3 of the ADCR are used to set PB configurations. PB can be an analog input or as digital I/O line determined by these 3 bits. Once a PB line is selected as an analog input, the I/O functions and pull-high resistor of this I/O line are disabled and the A/D converter circuit is powered on. The EOCB bit (bit6 of the ADCR) is end of A/D conversion flag. Check this bit to know when the A/D conversion is completed.

The START bit of the ADCR is used to begin the conversion of the A/D converter. Giving START bit a rising edge and falling edge means that the A/D conversion has started. In order to ensure that the A/D conversion is completed, the START should remain at "0" until the EOCB is cleared to "0" (end of A/D conversion). The bit 7 of the ACSR is used for testing purposes only. Bit 7 of the ACSR register is used for test purposes only and must not be used for other purposes by the application program. Bit1 and bit0 of the ACSR register are used to select the A/D clock source.

When the A/D conversion has completed, the A/D interrupt request flag will be set. The EOCB bit is set to "1" when the START bit is set from "0" to "1".

#### Important Note for A/D initialisation:

Special care must be taken to initialise the A/D converter each time the Port B A/D channel selection bits are modified, otherwise the EOCB flag may be in an undefined condition. An A/D initialisation is implemented by setting the START bit high and then clearing it to zero within 10 instruction cycles of the Port B channel selection bits being modified. Note that if the Port B channel selection bits are all cleared to zero then an A/D initialisation is not required.

| Bit No. | Label          | Function                                                                                                                   |
|---------|----------------|----------------------------------------------------------------------------------------------------------------------------|
| 0       | ADCS0<br>ADCS1 | Selects the A/D converter clock source<br>00= system clock/2<br>01= system clock/8<br>10= system clock/32<br>11= undefined |
| 2~6     | _              | Unused bit, read as "0"                                                                                                    |
| 7       | TEST           | For test mode used only                                                                                                    |

#### (23H) Register

| Bit No.     | Label                | Function                                                                                                                                                                                                                                                   |
|-------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0<br>1<br>2 | ACS0<br>ACS1<br>ACS2 | Defines the analog channel select                                                                                                                                                                                                                          |
| 3<br>4<br>5 | PCR0<br>PCR1<br>PCR2 | Defines the port B configuration select. If PCR0, PCR1 and PCR2 are all zero, the ADC circuit is powered off to reduce power consumption                                                                                                                   |
| 6           | EOCB                 | Indicates end of A/D conversion. (0= end of A/D conversion) Each time bits 3~5 change state the A/D should be initialised by issuing a START signal, otherwise the EOCB flag may have an undefined condition. See "Important note for A/D initialisation". |
| 7           | START                | Starts the A/D conversion. $0\rightarrow 1\rightarrow 0=$ Start $0\rightarrow 1=$ Reset A/D converter and set EOCB to "1".                                                                                                                                 |

#### ADCR (22H) Register

| ACS2 | ACS1 | ACS0 | Analog Channel |  |
|------|------|------|----------------|--|
| 0    | 0    | 0    | AN0            |  |
| 0    | 0    | 1    | AN1            |  |
| 0    | 1    | 0    | AN2            |  |
| 0    | 1    | 1    | AN3            |  |
| 1    | 0    | 0    | AN4            |  |
| 1    | 0    | 1    | *              |  |
| 1    | 1    | 0    | *              |  |
| 1    | 1    | 1    | *              |  |

#### **Analog Input Channel Selection**

Note: \* undefined, cannot be used

| Register   | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|------------|------|------|------|------|------|------|------|------|
| ADRL (20H) | D3   | D2   | D1   | D0   | 0    | 0    | 0    | 0    |
| ADRH (21H) | D11  | D10  | D9   | D8   | D7   | D6   | D5   | D4   |

Note: D0~D11 is A/D conversion result data bit LSB~MSB.

Rev. 1.10 17 September 20, 2007



| PCR2 | PCR1 | PCR0 | 4                         | 3     | 2               | 1      | 0   |
|------|------|------|---------------------------|-------|-----------------|--------|-----|
| 0    | 0    | 0    | PB4                       | PB3   | PB2             | PB1    | PB0 |
| 0    | 0    | 1    | PB4                       | PB3   | PB2             | PB1    | AN0 |
| 0    | 1    | 0    | PB4                       | PB3   | PB2             | AN1    | AN0 |
| 0    | 1    | 1    | PB4                       | PB3   | AN2             | AN1    | AN0 |
| 1    | 0    | 0    | PB4                       | AN3   | AN2             | AN1    | AN0 |
| 1    | 0    | 1    | AN4                       | AN3   | AN2             | AN1    | AN0 |
| 1    | 1    | 0    | Undefined, cannot be used |       |                 |        |     |
| 1    | 1    | 1    |                           | Under | ineu, cannot be | e useu |     |

**Port B Configuration** 



Note: A/D clock must be fsys/2, fsys/8 or fsys/32 taDcs=32taD taDc=80taD

#### A/D Conversion Timing

The following two programming examples illustrate how to setup and implement an A/D conversion. In the first example, the method of polling the EOCB bit in the ADCR register is used to detect when the conversion cycle is complete, whereas in the second example, the A/D interrupt is used to determine when the conversion is complete.

Example: using EOCB Polling Method to detect end of conversion

| clr        | EADI          | ; disable ADC interrupt                                                  |
|------------|---------------|--------------------------------------------------------------------------|
| mov        | a,00000001B   |                                                                          |
| mov        | ACSR,a        | ; setup the ACSR register to select f <sub>SYS</sub> /8 as the A/D clock |
| mov        | a,00100000B   | ; setup ADCR register to configure Port PB0~PB3 as A/D inputs            |
| mov        | ADCR,a        | ; and select AN0 to be connected to the A/D converter                    |
|            | :             |                                                                          |
|            | :             | ; As the Port B channel bits have changed the following START            |
|            |               | ; signal (0-1-0) must be issued within 10 instruction cycles             |
|            | :             |                                                                          |
| Start conv | version:      |                                                                          |
| clr        | START         |                                                                          |
| set        | START         | ; reset A/D                                                              |
| clr        | START         | ; start A/D                                                              |
| Polling EC | DC:           |                                                                          |
| SZ.        | EOCB          | ; poll the ADCR register EOCB bit to detect end of A/D conversion        |
| jmp        | polling EOC   | ; continue polling                                                       |
| mov        | a,ADRH        | ; read conversion result high byte value from the ADRH register          |
| mov        | adrh buffer,a | ; save result to user defined memory                                     |
| mov        | a,ADRL        | ; read conversion result low byte value from the ADRL register           |
| mov        | adrl buffer,a | ; save result to user defined memory                                     |
|            |               | ,,                                                                       |
|            |               |                                                                          |

Rev. 1.10 18 September 20, 2007



jmp Start conversion ; start next A/D conversion

Example: using Interrupt Method to detect end of conversion

clr EADI ; disable ADC interrupt

a,0000001B mov

ACSR.a mov

; setup the ACSR register to select f<sub>SYS</sub>/8 as the A/D clock

a,00100000B mov

; setup ADCR register to configure Port PB0~PB3 as A/D inputs

ADCR,a mov

; and select AN0 to be connected to the A/D converter

; As the Port B channel bits have changed the following START

; signal (0-1-0) must be issued within 10 instruction cycles

Start\_conversion:

clr **START START** set

: reset A/D **START** ; start A/D

ADF ; clear ADC interrupt request flag clr set **EADI** ; enable ADC interrupt

set **EMI**  ; enable global interrupt

; ADC interrupt service routine

ADC ISR:

clr

mov acc\_stack,a ; save ACC to user defined memory

mov a,STATUS

status\_stack,a mov

; save STATUS to user defined memory

; save result to user defined register

a,ADRH mov adrh buffer,a mov

; read conversion result high byte value from the ADRH register

; save result to user defined register ; read conversion result low byte value from the ADRL register

mov a.ADRL

adrl\_buffer,a mov clr START

set **START** ; reset A/D clr START ; start A/D

EXIT\_INT\_ISR:

a,status stack mov

STATUS,a ; restore STATUS from user defined memory mov mov a,acc\_stack ; restore ACC from user defined memory

reti

#### Low Voltage Reset - LVR

There is a low voltage reset circuit (LVR) implemented in the microcontrollers. The function can be enabled/disabled by options.

If the supply voltage of the device is within the range 0.9V~V<sub>LVR</sub> such as changing a battery, the LVR will automatically reset the device internally.

The LVR includes the following specifications:

- The low voltage (0.9V~V<sub>LVR</sub>) has to remain in their original state to exceed 1ms. If the low voltage state does not exceed 1ms, the LVR will ignore it and do not perform a reset function.
- The LVR uses the "OR" function with the external RES signal to perform chip reset.

The relationship between  $V_{DD}$  and  $V_{LVR}$  is shown below.



Note: V<sub>OPR</sub> is the voltage range for proper chip operation at 4MHz system clock.





#### Low Voltage Reset

Note: \*1: To make sure that the system oscillator has stabilized, the SST provides an extra delay of 1024 system clock pulses before entering the normal operation.

\*2: Since low voltage state has to be maintained in its original state for over 1ms, therefore after 1ms delay, the device enters the reset mode.

#### **Options**

The following shows kinds of options in the device. ALL the options must be defined to ensure having a proper functioning system.

#### **Options**

OSC type selection.

This option is to decide if an RC or crystal oscillator is chosen as system clock.

WDT source selection.

There are three types of selection: on-chip RC oscillator, instruction clock or disable the WDT.

CLRWDT times selection.

This option defines how to clear the WDT by instruction. "One time" means that the "CLR WDT" instruction can clear the WDT. "Two times" means only if both of the "CLR WDT1" and "CLR WDT2" instructions have been executed, then WDT can be cleared.

Wake-up selection.

This option defines the wake-up function activity. External I/O pins (PA only) all have the capability to wake-up the chip from a HALT by a falling edge. (Bit option)

Pull-high selection.

This option is to decide whether a pull-high resistance is visible or not in the input mode of the I/O ports. PA, PB and PD are bit option.

PFD selection.

PA3: Level output or PFD output.

PWM selection.

PD0: level output or PWM output

LVR selection.

Enable or disable LVR function.

Rev. 1.10 20 September 20, 2007



#### **Application Circuits**



#### Note: 1. Crystal/resonator system oscillators

For crystal oscillators, C1 and C2 are only required for some crystal frequencies to ensure oscillation. For resonator applications C1 and C2 are normally required for oscillation to occur. For most applications it is not necessary to add R1. However if the LVR function is disabled, and if it is required to stop the oscillator when VDD falls below its operating range, it is recommended that R1 is added. The values of C1 and C2 should be selected in consultation with the crystal/resonator manufacturer specifications.

#### 2. Reset circuit

The reset circuit resistance and capacitance values should be chosen to ensure that VDD is stable and remains within its operating voltage range before the  $\overline{RES}$  pin reaches a high level. Ensure that the length of the wiring connected to the  $\overline{RES}$  pin is kept as short as possible, to avoid noise interference.

3. For applications where noise may interfere with the reset circuit and for details on the oscillator external components, refer to Application Note HA0075E for more information.

Rev. 1.10 21 September 20, 2007



#### **Instruction Set**

#### Introduction

Central to the successful operation of any microcontroller is its instruction set, which is a set of program instruction codes that directs the microcontroller to perform certain operations. In the case of Holtek microcontrollers, a comprehensive and flexible set of over 60 instructions is provided to enable programmers to implement their application with the minimum of programming overheads.

For easier understanding of the various instruction codes, they have been subdivided into several functional groupings.

#### **Instruction Timing**

Most instructions are implemented within one instruction cycle. The exceptions to this are branch, call, or table read instructions where two instruction cycles are required. One instruction cycle is equal to 4 system clock cycles, therefore in the case of an 8MHz system oscillator, most instructions would be implemented within 0.5 µs and branch or call instructions would be implemented within 1µs. Although instructions which require one more cycle to implement are generally limited to the JMP, CALL, RET, RETI and table read instructions, it is important to realize that any other instructions which involve manipulation of the Program Counter Low register or PCL will also take one more cycle to implement. As instructions which change the contents of the PCL will imply a direct jump to that new address, one more cycle will be required. Examples of such instructions would be "CLR PCL" or "MOV PCL, A". For the case of skip instructions, it must be noted that if the result of the comparison involves a skip operation then this will also take one more cycle, if no skip is involved then only one cycle is required.

### **Moving and Transferring Data**

The transfer of data within the microcontroller program is one of the most frequently used operations. Making use of three kinds of MOV instructions, data can be transferred from registers to the Accumulator and vice-versa as well as being able to move specific immediate data directly into the Accumulator. One of the most important data transfer applications is to receive data from the input ports and transfer data to the output ports.

#### **Arithmetic Operations**

The ability to perform certain arithmetic operations and data manipulation is a necessary feature of most microcontroller applications. Within the Holtek microcontroller instruction set are a range of add and

subtract instruction mnemonics to enable the necessary arithmetic to be carried out. Care must be taken to ensure correct handling of carry and borrow data when results exceed 255 for addition and less than 0 for subtraction. The increment and decrement instructions INC, INCA, DEC and DECA provide a simple means of increasing or decreasing by a value of one of the values in the destination specified.

#### **Logical and Rotate Operations**

The standard logical operations such as AND, OR, XOR and CPL all have their own instruction within the Holtek microcontroller instruction set. As with the case of most instructions involving data manipulation, data must pass through the Accumulator which may involve additional programming steps. In all logical data operations, the zero flag may be set if the result of the operation is zero. Another form of logical data manipulation comes from the rotate instructions such as RR, RL, RRC and RLC which provide a simple means of rotating one bit right or left. Different rotate instructions exist depending on program requirements. Rotate instructions are useful for serial port programming applications where data can be rotated from an internal register into the Carry bit from where it can be examined and the necessary serial bit set high or low. Another application where rotate data operations are used is to implement multiplication and division calculations.

#### **Branches and Control Transfer**

Program branching takes the form of either jumps to specified locations using the JMP instruction or to a subroutine using the CALL instruction. They differ in the sense that in the case of a subroutine call, the program must return to the instruction immediately when the subroutine has been carried out. This is done by placing a return instruction RET in the subroutine which will cause the program to jump back to the address right after the CALL instruction. In the case of a JMP instruction, the program simply jumps to the desired location. There is no requirement to jump back to the original jumping off point as in the case of the CALL instruction. One special and extremely useful set of branch instructions are the conditional branches. Here a decision is first made regarding the condition of a certain data memory or individual bits. Depending upon the conditions, the program will continue with the next instruction or skip over it and jump to the following instruction. These instructions are the key to decision making and branching within the program perhaps determined by the condition of certain input switches or by the condition of internal data bits.

Rev. 1.10 22 September 20, 2007



#### **Bit Operations**

The ability to provide single bit operations on Data Memory is an extremely flexible feature of all Holtek microcontrollers. This feature is especially useful for output port bit programming where individual bits or port pins can be directly set high or low using either the "SET [m].i" or "CLR [m].i" instructions respectively. The feature removes the need for programmers to first read the 8-bit output port, manipulate the input data to ensure that other bits are not changed and then output the port with the correct new data. This read-modify-write process is taken care of automatically when these bit operation instructions are used.

#### **Table Read Operations**

Data storage is normally implemented by using registers. However, when working with large amounts of fixed data, the volume involved often makes it inconvenient to store the fixed data in the Data Memory. To overcome this problem, Holtek microcontrollers allow an area of Program Memory to be setup as a table where data can be directly stored. A set of easy to use instructions provides the means by which this fixed data can be referenced and retrieved from the Program Memory.

#### **Other Operations**

In addition to the above functional instructions, a range of other instructions also exist such as the "HALT" instruction for Power-down operations and instructions to control the operation of the Watchdog Timer for reliable program operations under extreme electric or electromagnetic environments. For their relevant operations, refer to the functional related sections.

#### **Instruction Set Summary**

The following table depicts a summary of the instruction set categorised according to function and can be consulted as a basic instruction reference using the following listed conventions.

Table conventions:

x: Bits immediate data

m: Data Memory address

A: Accumulator

i: 0~7 number of bits

addr: Program memory address

| Mnemonic              | Description                                                     | Cycles            | Flag Affected |  |
|-----------------------|-----------------------------------------------------------------|-------------------|---------------|--|
| Arithmetic            |                                                                 |                   |               |  |
| ADD A,[m]             | Add Data Memory to ACC                                          | 1                 | Z, C, AC, OV  |  |
| ADDM A,[m]            | Add ACC to Data Memory                                          | 1 <sup>Note</sup> | Z, C, AC, OV  |  |
| ADD A,x               | Add immediate data to ACC                                       | 1                 | Z, C, AC, OV  |  |
| ADC A,[m]             | Add Data Memory to ACC with Carry                               | 1                 | Z, C, AC, OV  |  |
| ADCM A,[m]            | Add ACC to Data memory with Carry                               | 1 <sup>Note</sup> | Z, C, AC, OV  |  |
| SUB A,x               | Subtract immediate data from the ACC                            | 1                 | Z, C, AC, OV  |  |
| SUB A,[m]             | Subtract Data Memory from ACC                                   | .1                | Z, C, AC, OV  |  |
| SUBM A,[m]            | Subtract Data Memory from ACC with result in Data Memory        | 1 <sup>Note</sup> | Z, C, AC, OV  |  |
| SBC A,[m]             | Subtract Data Memory from ACC with Carry                        | 1                 | Z, C, AC, OV  |  |
| SBCM A,[m]            | Subtract Data Memory from ACC with Carry, result in Data Memory | 1 <sup>Note</sup> | Z, C, AC, OV  |  |
| DAA [m]               | Decimal adjust ACC for Addition with result in Data Memory      | 1 <sup>Note</sup> | С             |  |
| Logic Operation       | on                                                              |                   |               |  |
| AND A,[m]             | Logical AND Data Memory to ACC                                  | 1                 | Z             |  |
| OR A,[m]              | Logical OR Data Memory to ACC                                   | 1                 | Z             |  |
| XOR A,[m]             | Logical XOR Data Memory to ACC                                  | 1                 | Z             |  |
| ANDM A,[m]            | Logical AND ACC to Data Memory                                  | 1 <sup>Note</sup> | Z             |  |
| ORM A,[m]             | Logical OR ACC to Data Memory                                   | 1 <sup>Note</sup> | Z             |  |
| XORM A,[m]            | Logical XOR ACC to Data Memory                                  | 1 <sup>Note</sup> | Z             |  |
| AND A,x               | Logical AND immediate Data to ACC                               | 1                 | Z             |  |
| OR A,x                | Logical OR immediate Data to ACC                                | 1                 | Z             |  |
| XOR A,x               | Logical XOR immediate Data to ACC                               | 1                 | Z             |  |
| CPL [m]               | Complement Data Memory                                          | 1 <sup>Note</sup> | Z             |  |
| CPLA [m]              | Complement Data Memory with result in ACC                       | 1                 | Z             |  |
| Increment & Decrement |                                                                 |                   |               |  |
| INCA [m]              | Increment Data Memory with result in ACC                        | 1                 | Z             |  |
| INC [m]               | Increment Data Memory                                           | 1 <sup>Note</sup> | Z             |  |
| DECA [m]              | Decrement Data Memory with result in ACC                        | .1                | Z             |  |
| DEC [m]               | Decrement Data Memory                                           | 1 <sup>Note</sup> | Z             |  |

Rev. 1.10 23 September 20, 2007



| Mnemonic           | Description                                                                                                                         | Cycles            | Flag Affected   |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|
| Rotate             |                                                                                                                                     |                   |                 |
| RRA [m]            | Rotate Data Memory right with result in ACC                                                                                         | 1                 | None            |
| RR [m]             | Rotate Data Memory right                                                                                                            | 1 <sup>Note</sup> | None            |
| RRCA [m]           | Rotate Data Memory right through Carry with result in ACC Rotate Data Memory right through Carry                                    | 1                 | C               |
| RRC [m]            |                                                                                                                                     | 1 <sup>Note</sup> | C               |
| RLA [m]            | Rotate Data Memory left with result in ACC Rotate Data Memory left                                                                  | 1                 | None            |
| RL [m]             |                                                                                                                                     | 1 <sup>Note</sup> | None            |
| RLCA [m]           | Rotate Data Memory left through Carry with result in ACC                                                                            | 1                 | C               |
| RLC [m]            | Rotate Data Memory left through Carry                                                                                               | 1 <sup>Note</sup> | C               |
| Data Move          |                                                                                                                                     |                   |                 |
| MOV A,[m]          | Move Data Memory to ACC Move ACC to Data Memory Move immediate data to ACC                                                          | 1                 | None            |
| MOV [m],A          |                                                                                                                                     | 1 <sup>Note</sup> | None            |
| MOV A,x            |                                                                                                                                     | 1                 | None            |
| Bit Operation      |                                                                                                                                     |                   |                 |
| CLR [m].i          | Clear bit of Data Memory                                                                                                            | 1 Note            | None            |
| SET [m].i          | Set bit of Data Memory                                                                                                              | 1 Note            | None            |
| Branch             |                                                                                                                                     |                   |                 |
| JMP addr           | Jump unconditionally                                                                                                                | 2                 | None            |
| SZ [m]             | Skip if Data Memory is zero                                                                                                         | 1 <sup>Note</sup> | None            |
| SZA [m]            | Skip if Data Memory is zero with data movement to ACC Skip if bit i of Data Memory is zero Skip if bit i of Data Memory is not zero | 1 note            | None            |
| SZ [m].i           |                                                                                                                                     | 1 Note            | None            |
| SNZ [m].i          |                                                                                                                                     | 1 Note            | None            |
| SIZ [m]            | Skip if increment Data Memory is zero Skip if decrement Data Memory is zero                                                         | 1 Note            | None            |
| SDZ [m]            |                                                                                                                                     | 1 Note            | None            |
| SIZA [m]           | Skip if increment Data Memory is zero with result in ACC                                                                            | 1 Note            | None            |
| SDZA [m]           | Skip if decrement Data Memory is zero with result in ACC                                                                            | 1 Note            | None            |
| CALL addr<br>RET   | Subroutine call Return from subroutine                                                                                              | 2 2               | None<br>None    |
| RET A,x<br>RETI    | Return from subroutine and load immediate data to ACC Return from interrupt                                                         | 2 2               | None<br>None    |
| Table Read         |                                                                                                                                     |                   |                 |
| TABRDC [m]         | Read table (current page) to TBLH and Data Memory Read table (last page) to TBLH and Data Memory                                    | 2 <sup>Note</sup> | None            |
| TABRDL [m]         |                                                                                                                                     | 2 <sup>Note</sup> | None            |
| Miscellaneous      |                                                                                                                                     |                   |                 |
| NOP                | No operation                                                                                                                        | 1                 | None            |
| CLR [m]            | Clear Data Memory                                                                                                                   | 1 <sup>Note</sup> | None            |
| SET [m]<br>CLR WDT | Set Data Memory Clear Watchdog Timer                                                                                                | 1 <sup>Note</sup> | None<br>TO, PDF |
| CLR WDT1           | Pre-clear Watchdog Timer Pre-clear Watchdog Timer Swap nibbles of Data Memory                                                       | 1                 | TO, PDF         |
| CLR WDT2           |                                                                                                                                     | 1                 | TO, PDF         |
| SWAP [m]           |                                                                                                                                     | 1 <sup>Note</sup> | None            |
| SWAPA [m]<br>HALT  | Swap nibbles of Data Memory with result in ACC Enter power down mode                                                                | 1                 | None<br>TO, PDF |

Note: 1. For skip instructions, if the result of the comparison involves a skip then two cycles are required, if no skip takes place only one cycle is required.

- 2. Any instruction which changes the contents of the PCL will also require 2 cycles for execution.
- 3. For the "CLR WDT1" and "CLR WDT2" instructions the TO and PDF flags may be affected by the execution status. The TO and PDF flags are cleared after both "CLR WDT1" and "CLR WDT2" instructions are consecutively executed. Otherwise the TO and PDF flags remain unchanged.

Rev. 1.10 24 September 20, 2007



#### **Instruction Definition**

ADC A,[m] Add Data Memory to ACC with Carry

Description The contents of the specified Data Memory, Accumulator and the carry flag are added. The

result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC + [m] + C$ 

Affected flag(s) OV, Z, AC, C

ADCM A,[m] Add ACC to Data Memory with Carry

Description The contents of the specified Data Memory, Accumulator and the carry flag are added. The

result is stored in the specified Data Memory.

Operation  $[m] \leftarrow ACC + [m] + C$ 

Affected flag(s) OV, Z, AC, C

ADD A,[m] Add Data Memory to ACC

Description The contents of the specified Data Memory and the Accumulator are added. The result is

stored in the Accumulator.

Operation  $ACC \leftarrow ACC + [m]$  Affected flag(s) OV, Z, AC, C

ADD A,x Add immediate data to ACC

Description The contents of the Accumulator and the specified immediate data are added. The result is

stored in the Accumulator.

Operation  $ACC \leftarrow ACC + x$   $Affected flag(s) \qquad OV, Z, AC, C$ 

ADDM A,[m] Add ACC to Data Memory

Description The contents of the specified Data Memory and the Accumulator are added. The result is

stored in the specified Data Memory.

 $\label{eq:continuous} \begin{array}{ll} \text{Operation} & & [m] \leftarrow \text{ACC} + [m] \\ \\ \text{Affected flag(s)} & & \text{OV, Z, AC, C} \\ \end{array}$ 

AND A,[m] Logical AND Data Memory to ACC

Description Data in the Accumulator and the specified Data Memory perform a bitwise logical AND op-

eration. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "AND" [m]$ 

Affected flag(s) Z

AND A,x Logical AND immediate data to ACC

Description Data in the Accumulator and the specified immediate data perform a bitwise logical AND

operation. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "AND" x$ 

Affected flag(s) Z

ANDM A,[m] Logical AND ACC to Data Memory

Description Data in the specified Data Memory and the Accumulator perform a bitwise logical AND op-

eration. The result is stored in the Data Memory.

Operation  $[m] \leftarrow ACC "AND" [m]$ 

Affected flag(s) Z





CALL addr Subroutine call

Description Unconditionally calls a subroutine at the specified address. The Program Counter then in-

crements by 1 to obtain the address of the next instruction which is then pushed onto the stack. The specified address is then loaded and the program continues execution from this new address. As this instruction requires an additional operation, it is a two cycle instruc-

tion.

Operation Stack ← Program Counter + 1

Program Counter ← addr

Affected flag(s) None

CLR [m] Clear Data Memory

Description Each bit of the specified Data Memory is cleared to 0.

Operation  $[m] \leftarrow 00H$ Affected flag(s) None

CLR [m].i Clear bit of Data Memory

Description Bit i of the specified Data Memory is cleared to 0.

 $\label{eq:continuous} \begin{array}{ll} \text{Operation} & [m].i \leftarrow 0 \\ \\ \text{Affected flag(s)} & \text{None} \end{array}$ 

CLR WDT Clear Watchdog Timer

Description The TO, PDF flags and the WDT are all cleared.

Operation WDT cleared

 $TO \leftarrow 0$  $PDF \leftarrow 0$ 

Affected flag(s) TO, PDF

CLR WDT1 Pre-clear Watchdog Timer

Description The TO, PDF flags and the WDT are all cleared. Note that this instruction works in conjunc-

tion with CLR WDT2 and must be executed alternately with CLR WDT2 to have effect. Repetitively executing this instruction without alternately executing CLR WDT2 will have no

effect.

Operation WDT cleared

 $TO \leftarrow 0$  $PDF \leftarrow 0$ 

Affected flag(s) TO, PDF

CLR WDT2 Pre-clear Watchdog Timer

Description The TO, PDF flags and the WDT are all cleared. Note that this instruction works in conjunc-

tion with CLR WDT1 and must be executed alternately with CLR WDT1 to have effect. Repetitively executing this instruction without alternately executing CLR WDT1 will have no

effect.

Operation WDT cleared

 $TO \leftarrow 0$  $PDF \leftarrow 0$ 

Affected flag(s) TO, PDF



CPL [m] Complement Data Memory

Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits

which previously contained a 1 are changed to 0 and vice versa.

Operation  $[m] \leftarrow \overline{[m]}$ 

Affected flag(s) Z

CPLA [m] Complement Data Memory with result in ACC

Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits

which previously contained a 1 are changed to 0 and vice versa. The complemented result is stored in the Accumulator and the contents of the Data Memory remain unchanged.

Operation  $ACC \leftarrow \overline{[m]}$ 

Affected flag(s) Z

DAA [m] Decimal-Adjust ACC for addition with result in Data Memory

Description Convert the contents of the Accumulator value to a BCD (Binary Coded Decimal) value re-

sulting from the previous addition of two BCD variables. If the low nibble is greater than 9 or if AC flag is set, then a value of 6 will be added to the low nibble. Otherwise the low nibble remains unchanged. If the high nibble is greater than 9 or if the C flag is set, then a value of 6 will be added to the high nibble. Essentially, the decimal conversion is performed by adding 00H, 06H, 60H or 66H depending on the Accumulator and flag conditions. Only the C flag may be affected by this instruction which indicates that if the original BCD sum is

greater than 100, it allows multiple precision decimal addition.

Operation  $[m] \leftarrow ACC + 00H \text{ or }$ 

[m]  $\leftarrow$  ACC + 06H or [m]  $\leftarrow$  ACC + 60H or [m]  $\leftarrow$  ACC + 66H

Affected flag(s) C

**DEC [m]** Decrement Data Memory

Description Data in the specified Data Memory is decremented by 1.

Operation  $[m] \leftarrow [m] - 1$ 

Affected flag(s) Z

**DECA [m]** Decrement Data Memory with result in ACC

Description Data in the specified Data Memory is decremented by 1. The result is stored in the Accu-

mulator. The contents of the Data Memory remain unchanged.

Operation  $ACC \leftarrow [m] - 1$ 

Affected flag(s) Z

**HALT** Enter power down mode

Description This instruction stops the program execution and turns off the system clock. The contents

of the Data Memory and registers are retained. The WDT and prescaler are cleared. The

power down flag PDF is set and the WDT time-out flag TO is cleared.

Operation  $TO \leftarrow 0$ 

PDF ← 1

Affected flag(s) TO, PDF





INC [m] Increment Data Memory

Description Data in the specified Data Memory is incremented by 1.

Operation  $[m] \leftarrow [m] + 1$ 

Affected flag(s) Z

INCA [m] Increment Data Memory with result in ACC

Description Data in the specified Data Memory is incremented by 1. The result is stored in the Accumu-

lator. The contents of the Data Memory remain unchanged.

Operation  $ACC \leftarrow [m] + 1$ 

Affected flag(s) Z

JMP addr Jump unconditionally

Description The contents of the Program Counter are replaced with the specified address. Program

execution then continues from this new address. As this requires the insertion of a dummy

instruction while the new address is loaded, it is a two cycle instruction.

Operation Program Counter ← addr

Affected flag(s) None

MOV A,[m] Move Data Memory to ACC

Description The contents of the specified Data Memory are copied to the Accumulator.

Operation  $ACC \leftarrow [m]$ 

Affected flag(s) None

MOV A,x Move immediate data to ACC

Description The immediate data specified is loaded into the Accumulator.

Operation  $ACC \leftarrow x$ Affected flag(s) None

MOV [m],A Move ACC to Data Memory

Description The contents of the Accumulator are copied to the specified Data Memory.

 $\begin{tabular}{ll} Operation & [m] \leftarrow ACC \\ Affected flag(s) & None \\ \end{tabular}$ 

NOP No operation

Description No operation is performed. Execution continues with the next instruction.

Operation No operation

Affected flag(s) None

OR A,[m] Logical OR Data Memory to ACC

Description Data in the Accumulator and the specified Data Memory perform a bitwise logical OR oper-

ation. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "OR" [m]$ 

Affected flag(s) Z





OR A,x Logical OR immediate data to ACC

Description Data in the Accumulator and the specified immediate data perform a bitwise logical OR op-

eration. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "OR" x$ 

Affected flag(s) Z

ORM A,[m] Logical OR ACC to Data Memory

Description Data in the specified Data Memory and the Accumulator perform a bitwise logical OR oper-

ation. The result is stored in the Data Memory.

Operation  $[m] \leftarrow ACC "OR" [m]$ 

Affected flag(s) Z

**RET** Return from subroutine

Description The Program Counter is restored from the stack. Program execution continues at the re-

stored address.

Operation Program Counter ← Stack

Affected flag(s) None

**RET A,x** Return from subroutine and load immediate data to ACC

Description The Program Counter is restored from the stack and the Accumulator loaded with the

specified immediate data. Program execution continues at the restored address.

 $\mathsf{ACC} \leftarrow \mathsf{x}$ 

Affected flag(s) None

RETI Return from interrupt

Description The Program Counter is restored from the stack and the interrupts are re-enabled by set-

ting the EMI bit. EMI is the master interrupt global enable bit. If an interrupt was pending when the RETI instruction is executed, the pending Interrupt routine will be processed be-

fore returning to the main program.

Operation Program Counter ← Stack

 $\mathsf{EMI} \leftarrow 1$ 

Affected flag(s) None

RL [m] Rotate Data Memory left

Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit

0.

Operation [m].(i+1)  $\leftarrow$  [m].i; (i = 0 $\sim$ 6)

 $[m].0 \leftarrow [m].7$ 

Affected flag(s) None

RLA [m] Rotate Data Memory left with result in ACC

Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit

0. The rotated result is stored in the Accumulator and the contents of the Data Memory re-

main unchanged.

Operation ACC.(i+1)  $\leftarrow$  [m].i; (i = 0~6)

 $ACC.0 \leftarrow [m].7$ 

Affected flag(s) None



RLC [m] Rotate Data Memory left through Carry

Description The contents of the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7

replaces the Carry bit and the original carry flag is rotated into bit 0.

Operation [m].(i+1)  $\leftarrow$  [m].i; (i = 0 $\sim$ 6)

 $[m].0 \leftarrow C$  $C \leftarrow [m].7$ 

Affected flag(s) C

RLCA [m] Rotate Data Memory left through Carry with result in ACC

Description Data in the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces

the Carry bit and the original carry flag is rotated into the bit 0. The rotated result is stored in

the Accumulator and the contents of the Data Memory remain unchanged.

Operation ACC.(i+1)  $\leftarrow$  [m].i; (i = 0~6)

 $\begin{array}{c} \mathsf{ACC.0} \leftarrow \mathsf{C} \\ \mathsf{C} \leftarrow [\mathsf{m}].7 \end{array}$ 

Affected flag(s) C

RR [m] Rotate Data Memory right

Description The contents of the specified Data Memory are rotated right by 1 bit with bit 0 rotated into

bit 7.

Operation [m].i  $\leftarrow$  [m].(i+1); (i = 0 $\sim$ 6)

 $[m].7 \leftarrow [m].0$ 

Affected flag(s) None

RRA [m] Rotate Data Memory right with result in ACC

Description Data in the specified Data Memory and the carry flag are rotated right by 1 bit with bit 0 ro-

tated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data

Memory remain unchanged.

Operation  $ACC.i \leftarrow [m].(i+1); (i = 0~6)$ 

 $ACC.7 \leftarrow [m].0$ 

Affected flag(s) None

RRC [m] Rotate Data Memory right through Carry

Description The contents of the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0

replaces the Carry bit and the original carry flag is rotated into bit 7.

 $\label{eq:continuous} \text{Operation} \qquad \qquad [m].i \leftarrow [m].(i+1); \, (i=0\text{$\sim$}6)$ 

 $[m].7 \leftarrow C \\ C \leftarrow [m].0$ 

Affected flag(s) C

RRCA [m] Rotate Data Memory right through Carry with result in ACC

Description Data in the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 re-

places the Carry bit and the original carry flag is rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged.

September 20, 2007

Operation ACC.i  $\leftarrow$  [m].(i+1); (i = 0~6)

 $ACC.7 \leftarrow C$  $C \leftarrow [m].0$ 

Affected flag(s) C





SBC A,[m] Subtract Data Memory from ACC with Carry

Description The contents of the specified Data Memory and the complement of the carry flag are sub-

tracted from the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or

zero, the C flag will be set to 1.

Operation  $ACC \leftarrow ACC - [m] - \overline{C}$ 

Affected flag(s) OV, Z, AC, C

SBCM A,[m] Subtract Data Memory from ACC with Carry and result in Data Memory

Description The contents of the specified Data Memory and the complement of the carry flag are sub-

tracted from the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is

positive or zero, the C flag will be set to 1.

Operation  $[m] \leftarrow ACC - [m] - \overline{C}$ 

Affected flag(s) OV, Z, AC, C

SDZ [m] Skip if decrement Data Memory is 0

Description The contents of the specified Data Memory are first decremented by 1. If the result is 0 the

following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program

proceeds with the following instruction.

Operation  $[m] \leftarrow [m] - 1$ 

Skip if [m] = 0

Affected flag(s) None

SDZA [m] Skip if decrement Data Memory is zero with result in ACC

Description The contents of the specified Data Memory are first decremented by 1. If the result is 0, the

following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not

0, the program proceeds with the following instruction.

Operation  $ACC \leftarrow [m] - 1$ 

Skip if ACC = 0

Affected flag(s) None

SET [m] Set Data Memory

Description Each bit of the specified Data Memory is set to 1.

 $\label{eq:continuous} \mbox{Operation} \qquad \mbox{ [m]} \leftarrow \mbox{FFH}$   $\mbox{Affected flag(s)} \qquad \mbox{None}$ 

SET [m].i Set bit of Data Memory

Description Bit i of the specified Data Memory is set to 1.

 $\label{eq:continuous} \begin{array}{ll} \text{Operation} & & [m].i \leftarrow 1 \\ \\ \text{Affected flag(s)} & & \text{None} \end{array}$ 





SIZ [m] Skip if increment Data Memory is 0

Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the

following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program

proceeds with the following instruction.

Operation  $[m] \leftarrow [m] + 1$ 

Skip if [m] = 0

Affected flag(s) None

SIZA [m] Skip if increment Data Memory is zero with result in ACC

Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the

following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not

0 the program proceeds with the following instruction.

Operation  $ACC \leftarrow [m] + 1$ 

Skip if ACC = 0

Affected flag(s) None

SNZ [m].i Skip if bit i of Data Memory is not 0

Description If bit i of the specified Data Memory is not 0, the following instruction is skipped. As this re-

quires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is 0 the program proceeds with the following instruction.

Operation Skip if [m].  $i \neq 0$ 

Affected flag(s) None

SUB A,[m] Subtract Data Memory from ACC

Description The specified Data Memory is subtracted from the contents of the Accumulator. The result

is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1.

Operation  $ACC \leftarrow ACC - [m]$ Affected flag(s) OV, Z, AC, C

SUBM A,[m] Subtract Data Memory from ACC with result in Data Memory

Description The specified Data Memory is subtracted from the contents of the Accumulator. The result

is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1.

 $\label{eq:continuous} \begin{array}{ll} \text{Operation} & & [m] \leftarrow \mathsf{ACC} - [m] \\ \\ \text{Affected flag(s)} & & \mathsf{OV, Z, AC, C} \end{array}$ 

SUB A,x Subtract immediate data from ACC

Description The immediate data specified by the code is subtracted from the contents of the Accumu-

lator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will

be set to 1.

 $\label{eq:acceleration} \mbox{ Operation } \mbox{ ACC} \leftarrow \mbox{ACC} - \mbox{x}$   $\mbox{ Affected flag(s) } \mbox{ OV, Z, AC, C}$ 



**SWAP [m]** Swap nibbles of Data Memory

Description The low-order and high-order nibbles of the specified Data Memory are interchanged.

Operation  $[m].3\sim[m].0 \leftrightarrow [m].7\sim[m].4$ 

Affected flag(s) None

SWAPA [m] Swap nibbles of Data Memory with result in ACC

Description The low-order and high-order nibbles of the specified Data Memory are interchanged. The

result is stored in the Accumulator. The contents of the Data Memory remain unchanged.

Operation ACC.3 ~ ACC.0  $\leftarrow$  [m].7 ~ [m].4

 $ACC.7 \sim ACC.4 \leftarrow [m].3 \sim [m].0$ 

Affected flag(s) None

SZ [m] Skip if Data Memory is 0

Description If the contents of the specified Data Memory is 0, the following instruction is skipped. As

this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruc-

tion.

Operation Skip if [m] = 0

Affected flag(s) None

SZA [m] Skip if Data Memory is 0 with data movement to ACC

Description The contents of the specified Data Memory are copied to the Accumulator. If the value is

zero, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the

program proceeds with the following instruction.

Operation  $ACC \leftarrow [m]$ 

Skip if [m] = 0

Affected flag(s) None

SZ [m].i Skip if bit i of Data Memory is 0

Description If bit i of the specified Data Memory is 0, the following instruction is skipped. As this re-

quires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0, the program proceeds with the following instruction.

Operation Skip if [m].i = 0

Affected flag(s) None

TABRDC [m] Read table (current page) to TBLH and Data Memory

Description The low byte of the program code (current page) addressed by the table pointer (TBLP) is

moved to the specified Data Memory and the high byte moved to TBLH.

Operation  $[m] \leftarrow program code (low byte)$ 

 $\mathsf{TBLH} \leftarrow \mathsf{program} \; \mathsf{code} \; (\mathsf{high} \; \mathsf{byte})$ 

Affected flag(s) None

TABRDL [m] Read table (last page) to TBLH and Data Memory

Description The low byte of the program code (last page) addressed by the table pointer (TBLP) is

moved to the specified Data Memory and the high byte moved to TBLH.

Operation  $[m] \leftarrow program code (low byte)$ 

TBLH ← program code (high byte)

Affected flag(s) None





XOR A,[m] Logical XOR Data Memory to ACC

Description Data in the Accumulator and the specified Data Memory perform a bitwise logical XOR op-

eration. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "XOR" [m]$ 

Affected flag(s) Z

XORM A,[m] Logical XOR ACC to Data Memory

Description Data in the specified Data Memory and the Accumulator perform a bitwise logical XOR op-

eration. The result is stored in the Data Memory.

Operation  $[m] \leftarrow ACC "XOR" [m]$ 

Affected flag(s) Z

XOR A,x Logical XOR immediate data to ACC

Description Data in the Accumulator and the specified immediate data perform a bitwise logical XOR

operation. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "XOR" x$ 

Affected flag(s) Z



## **Package Information**

## 16-pin NSOP (150mil) Outline Dimensions







| C:l    | Dimensions in mil |    |      |  |
|--------|-------------------|----|------|--|
| Symbol | Min.              |    | Max. |  |
| А      | 228               | _  | 244  |  |
| В      | 149               | _  | 157  |  |
| С      | 14                | _  | 20   |  |
| C'     | 386               | _  | 394  |  |
| D      | 53                | _  | 69   |  |
| E      | _                 | 50 | _    |  |
| F      | 4                 | _  | 10   |  |
| G      | 22                | _  | 28   |  |
| Н      | 4                 | _  | 12   |  |
| α      | 0°                | _  | 10°  |  |

Rev. 1.10 35 September 20, 2007



## 18-pin DIP (300mil) Outline Dimensions







| Complete I | Dimensions in mil |      |      |  |
|------------|-------------------|------|------|--|
| Symbol     | Min.              | Nom. | Max. |  |
| A          | 895               | _    | 915  |  |
| В          | 240               | _    | 260  |  |
| С          | 125               | _    | 135  |  |
| D          | 125               | _    | 145  |  |
| E          | 16                | _    | 20   |  |
| F          | 50                | _    | 70   |  |
| G          | _                 | 100  | _    |  |
| Н          | 295               | _    | 315  |  |
| I          | 335               | _    | 375  |  |
| α          | 0°                | _    | 15°  |  |

Rev. 1.10 36 September 20, 2007



## 20-pin SOP (300mil) Outline Dimensions







| Cumbal |      | Dimensions in mil |      |  |  |
|--------|------|-------------------|------|--|--|
| Symbol | Min. |                   | Max. |  |  |
| Α      | 394  | _                 | 419  |  |  |
| В      | 290  | _                 | 300  |  |  |
| С      | 14   | _                 | 20   |  |  |
| C'     | 490  | _                 | 510  |  |  |
| D      | 92   | _                 | 104  |  |  |
| E      | _    | 50                | _    |  |  |
| F      | 4    | _                 | _    |  |  |
| G      | 32   | _                 | 38   |  |  |
| Н      | 4    | _                 | 12   |  |  |
| α      | 0°   | _                 | 10°  |  |  |

Rev. 1.10 37 September 20, 2007



## 20-pin SSOP (150mil) Outline Dimensions







| Cumbal |      | Dimensions in mil |      |  |  |
|--------|------|-------------------|------|--|--|
| Symbol | Min. |                   | Max. |  |  |
| А      | 228  | _                 | 244  |  |  |
| В      | 150  | _                 | 158  |  |  |
| С      | 8    | _                 | 12   |  |  |
| C'     | 335  | _                 | 347  |  |  |
| D      | 49   | _                 | 65   |  |  |
| E      | _    | 25                | _    |  |  |
| F      | 4    | _                 | 10   |  |  |
| G      | 15   | _                 | 50   |  |  |
| Н      | 7    | _                 | 10   |  |  |
| α      | 0°   | _                 | 8°   |  |  |

Rev. 1.10 38 September 20, 2007



## **Product Tape and Reel Specifications**

## **Reel Dimensions**



## SOP 16N (150mil)

| Symbol | Description           | Dimensions in mm |
|--------|-----------------------|------------------|
| Α      | Reel Outer Diameter   | 330±1            |
| В      | Reel Inner Diameter   | 62±1.5           |
| С      | Spindle Hole Diameter | 13+0.5<br>-0.2   |
| D      | Key Slit Width        | 2±0.5            |
| T1     | Space Between Flange  | 16.8+0.3<br>-0.2 |
| T2     | Reel Thickness        | 22.2±0.2         |

## SOP 20W

| Symbol | Description           | Dimensions in mm |
|--------|-----------------------|------------------|
| Α      | Reel Outer Diameter   | 330±1            |
| В      | Reel Inner Diameter   | 62±1.5           |
| С      | Spindle Hole Diameter | 13+0.5<br>-0.2   |
| D      | Key Slit Width        | 2±0.5            |
| T1     | Space Between Flange  | 24.8+0.3<br>-0.2 |
| T2     | Reel Thickness        | 30.2±0.2         |

Rev. 1.10 39 September 20, 2007



## SSOP 20S (<u>150mil</u>)

| Symbol | Description           | Dimensions in mm |
|--------|-----------------------|------------------|
| Α      | Reel Outer Diameter   | 330±1            |
| В      | Reel Inner Diameter   | 62±1.5           |
| С      | Spindle Hole Diameter | 13+0.5<br>-0.2   |
| D      | Key Slit Width        | 2±0.5            |
| T1     | Space Between Flange  | 16.8+0.3<br>-0.2 |
| T2     | Reel Thickness        | 22.2±0.2         |

## **Carrier Tape Dimensions**



## SOP 16N (150mil)

| Symbol | Description                              | Dimensions in mm |
|--------|------------------------------------------|------------------|
| W      | Carrier Tape Width                       | 16±0.3           |
| Р      | Cavity Pitch                             | 8±0.1            |
| E      | Perforation Position                     | 1.75±0.1         |
| F      | Cavity to Perforation (Width Direction)  | 7.5±0.1          |
| D      | Perforation Diameter                     | 1.55+0.1         |
| D1     | Cavity Hole Diameter                     | 1.5+0.25         |
| P0     | Perforation Pitch                        | 4±0.1            |
| P1     | Cavity to Perforation (Length Direction) | 2±0.1            |
| A0     | Cavity Length                            | 6.5±0.1          |
| В0     | Cavity Width                             | 10.3±0.1         |
| K0     | Cavity Depth                             | 2.1±0.1          |
| t      | Carrier Tape Thickness                   | 0.3±0.05         |
| С      | Cover Tape Width                         | 13.3             |

Rev. 1.10 40 September 20, 2007



## SOP 20W

| Symbol | Description                              | Dimensions in mm |
|--------|------------------------------------------|------------------|
| W      | Carrier Tape Width                       | 24+0.3<br>-0.1   |
| Р      | Cavity Pitch                             | 12±0.1           |
| Е      | Perforation Position                     | 1.75±0.1         |
| F      | Cavity to Perforation (Width Direction)  | 11.5±0.1         |
| D      | Perforation Diameter                     | 1.5+0.1          |
| D1     | Cavity Hole Diameter                     | 1.5+0.25         |
| P0     | Perforation Pitch                        | 4±0.1            |
| P1     | Cavity to Perforation (Length Direction) | 2±0.1            |
| A0     | Cavity Length                            | 10.8±0.1         |
| В0     | Cavity Width                             | 13.3±0.1         |
| K0     | Cavity Depth                             | 3.2±0.1          |
| t      | Carrier Tape Thickness                   | 0.3±0.05         |
| С      | Cover Tape Width                         | 21.3             |

## SSOP 20S (150mil)

| Symbol | Description                              | Dimensions in mm |
|--------|------------------------------------------|------------------|
| W      | Carrier Tape Width                       | 16+0.3<br>-0.1   |
| Р      | Cavity Pitch                             | 8±0.1            |
| Е      | Perforation Position                     | 1.75±0.1         |
| F      | Cavity to Perforation (Width Direction)  | 7.5±0.1          |
| D      | Perforation Diameter                     | 1.5+0.1          |
| D1     | Cavity Hole Diameter                     | 1.5+0.25         |
| P0     | Perforation Pitch                        | 4±0.1            |
| P1     | Cavity to Perforation (Length Direction) | 2±0.1            |
| A0     | Cavity Length                            | 6.5±0.1          |
| В0     | Cavity Width                             | 9±0.1            |
| K0     | Cavity Depth                             | 2.3±0.1          |
| t      | Carrier Tape Thickness                   | 0.3±0.05         |
| С      | Cover Tape Width                         | 13.3             |

Rev. 1.10 41 September 20, 2007



#### Holtek Semiconductor Inc. (Headquarters)

No.3, Creation Rd. II, Science Park, Hsinchu, Taiwan Tel: 886-3-563-1999

Fax: 886-3-563-1189 http://www.holtek.com.tw

Holtek Semiconductor Inc. (Taipei Sales Office)
4F-2, No. 3-2, YuanQu St., Nankang Software Park, Taipei 115, Taiwan

Tel: 886-2-2655-7070 Fax: 886-2-2655-7373

Fax: 886-2-2655-7383 (International sales hotline)

#### Holtek Semiconductor Inc. (Shanghai Sales Office)

7th Floor, Building 2, No.889, Yi Shan Rd., Shanghai, China 200233 Tel: 86-21-6485-5560 Fax: 86-21-6485-0313 http://www.holtek.com.cn

#### Holtek Semiconductor Inc. (Shenzhen Sales Office)

5/F, Unit A, Productivity Building, Cross of Science M 3rd Road and Gaoxin M 2nd Road, Science Park, Nanshan District, Shenzhen, China 518057

Tel: 86-755-8616-9908, 86-755-8616-9308

Fax: 86-755-8616-9722

### Holtek Semiconductor Inc. (Beijing Sales Office)

Suite 1721, Jinyu Tower, A129 West Xuan Wu Men Street, Xicheng District, Beijing, China 100031 Tel: 86-10-6641-0030, 86-10-6641-7751, 86-10-6641-7752

Fax: 86-10-6641-0125

Holtek Semiconductor Inc. (Chengdu Sales Office) 709, Building 3, Champagne Plaza, No.97 Dongda Street, Chengdu, Sichuan, China 610016

Tel: 86-28-6653-6590 Fax: 86-28-6653-6591

#### Holtek Semiconductor (USA), Inc. (North America Sales Office)

46729 Fremont Blvd., Fremont, CA 94538

Tel: 1-510-252-9880 Fax: 1-510-252-9885 http://www.holtek.com

## Copyright © 2007 by HOLTEK SEMICONDUCTOR INC.

The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek's products are not authorized for use as critical components in life support devices or systems. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw.

Rev. 1.10 42 September 20, 2007