- Single 5-V Supply
- Differential Line Operation
- Dual Channels
- TTL Compatibility
- Short-Circuit Protection of Outputs
- Output Clamp Diodes to Terminate Line Transients
- High-Current Outputs
- Quad Inputs
- Single-Ended or Differential AND/NAND Outputs
- Designed for Use With Dual Differential Drivers SN55182 and SN75182
- Designed to Be Interchangeable With National Semiconductor DS7830 and DS8830

#### description

The DS8830, SN55183, and SN75183 dual differential line drivers are designed to provide differential output signals with high current capability for driving balanced lines, such as twisted pair, at normal line impedances without high power dissipation. These devices can be used as TTL expander/phase splitters, because the output stages are similar to TTL totem-pole outputs.







NC - No internal connection

# THE DS8830 AND SN55183 ARE NOT RECOMMENDED FOR NEW DESIGNS

The driver is of monolithic single-chip construction, and both halves of the dual circuits use common power supply and ground terminals.

The SN55183 is characterized for operation over the full military temperature range of –55°C to 125°C. The DS8830 and SN75183 are characterized for operation from 0°C to 70°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



### logic symbol†



 $<sup>^\</sup>dagger$  This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, N, and W packages.

#### logic diagram (positive logic)



Pin numbers shown are for the D, J, N, and W packages.



### schematic (each driver)



Pin numbers shown are for the D, J, N, and W packages.

SLLS093D - OCTOBER 1972 - REVISED APRIL 1998

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub> (see Note 1)                                 |                              |
|------------------------------------------------------------------------------|------------------------------|
| Input voltage, V <sub>I</sub>                                                |                              |
| Duration of output short circuit (see Note 2)                                | 1 s                          |
| Continuous total power dissipation                                           | See Dissipation Rating Table |
| Storage temperature range, T <sub>stq</sub>                                  | –65°C to 150°C               |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: D or N package |                              |
| Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: J package      | 300°C                        |
| Case temperature for 60 seconds, T <sub>c</sub> : FK package                 | 260°C                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values, except differential voltages, are with respect to network ground terminal.
  - 2. Not more than one output should be shorted to ground at any one time.

#### **DISSIPATION RATING TABLE**

| PACKAGE         | $T_A \le 25^{\circ}C$ DERATING FACTOR POWER RATING ABOVE $T_A = 25^{\circ}C$ |            | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |  |  |
|-----------------|------------------------------------------------------------------------------|------------|---------------------------------------|----------------------------------------|--|--|
| D               | 950 mW                                                                       | 7.6 mW/°C  | 608 mW                                | _                                      |  |  |
| FK <sup>‡</sup> | 1375 mW                                                                      | 11.0 mW/°C | 880 mW                                | 275 mW                                 |  |  |
| J‡              | 1375 mW                                                                      | 11.0 mW/°C | 880 mW                                | 275 mW                                 |  |  |
| N               | 1150 mW                                                                      | 9.2 mW/°C  | 736 mW                                | -                                      |  |  |
| w‡              | 1000 mW                                                                      | 8.0 mW/°C  | 640 mW                                | 200 mW                                 |  |  |

<sup>‡</sup> In the FK, J, and W packages, SN55183 chips are alloy mounted and SN75183 chips are glass mounted.

### recommended operating conditions

|                                                | SN55183 |     |     | !           | UNIT |      |    |
|------------------------------------------------|---------|-----|-----|-------------|------|------|----|
|                                                | MIN     | NOM | MAX | MIN NOM MAX |      |      |    |
| Supply voltage, V <sub>CC</sub>                | 4.5     | 5   | 5.5 | 4.75        | 5    | 5.25 | V  |
| High-level input voltage, VIH                  | 2       |     |     | 2           |      |      | V  |
| Low-level input voltage, V <sub>IL</sub>       |         |     | 0.8 |             |      | 0.8  | V  |
| High-level output current, IOH                 |         |     | -40 |             |      | -40  | mA |
| Low-level output current, IOL                  |         |     | 40  |             |      | 40   | mA |
| Operating free-air temperature, T <sub>A</sub> | -55     |     | 125 | 0           |      | 70   | °C |

SLLS093D - OCTOBER 1972 - REVISED APRIL 1998

### electrical characteristics over recommended ranges of V<sub>CC</sub> and operating free-air temperature (unless otherwise noted)

|     | PARAMETER                    |                  | TE                      | EST CONDITIONS             | MIN | TYP <sup>†</sup> | MAX  | UNIT |
|-----|------------------------------|------------------|-------------------------|----------------------------|-----|------------------|------|------|
| Vou | High-level output voltage    | Y (AND) outputs  | V <sub>IH</sub> = 2 V   | $I_{OH} = -0.8 \text{ mA}$ | 2.4 |                  |      | V    |
| VOH | High-level output voltage    | Y (AND) outputs  | VIH = 2 V               | I <sub>OH</sub> = -40 mA   | 1.8 | 3.3              |      | V    |
| Voi | Low-level output voltage     | Y (AND) outputs  | V <sub>II</sub> = 0.8 V | I <sub>OL</sub> = 32 mA    |     | 0.2              |      | ٧    |
| VOL | Low-level output voltage     | T (AND) outputs  | VIL = 0.8 V             | $I_{OL} = 40 \text{ mA}$   |     | 0.22             | 0.4  | V    |
| VOH | High-level output voltage    | Z (NAND) outputs | V <sub>II</sub> = 0.8 V | $I_{OH} = -0.8 \text{ mA}$ | 2.4 |                  |      | V    |
| VOH | r light-level output voltage | Z (NAND) outputs | V L = 0.6 V             | $I_{OH} = -40 \text{ mA}$  | 1.8 | 3.3              |      | V    |
| Voi | Low-level output voltage     | Z (NAND) outputs | V <sub>IH</sub> = 2 V   | I <sub>OL</sub> = 32 mA    |     | 0.2              |      | V    |
| VOL | Low-level output voltage     | 2 (NAND) outputs | VIH = 2 V               | I <sub>OL</sub> = 40 mA    |     | 0.22             | 0.4  | V    |
| lін | High-level input current     |                  | V <sub>IH</sub> = 2.4 V |                            |     |                  | 120  | μΑ   |
| Ц   | Input current at maximum     | input voltage    | V <sub>IH</sub> = 5.5 V |                            |     |                  | 2    | mA   |
| IIL | Low-level input current      |                  | V <sub>IL</sub> = 0.4 V |                            |     |                  | -4.8 | mA   |
| los | Short-circuit output current | ‡                | $V_{CC} = 5 V$ ,        | T <sub>A</sub> =125°C§     | -40 | -100             | -120 | mA   |
| Icc | Supply current (average pe   | er driver)       | $V_{CC} = 5 V$ ,        | All inputs at 5 V, No load |     | 10               | 18   | mA   |

## switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

|                  | PARAMETER                                                         | TEST C                                                   | CONDITIONS                                 | MIN | TYP | MAX | UNIT |
|------------------|-------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------|-----|-----|-----|------|
| tPLH             | Propagation delay time, low- to high-level Y output               | AND gates                                                | C <sub>L</sub> = 15 pF,<br>See Figure 1(a) |     | 8   | 12  | ns   |
| tPHL             | Propagation delay time, high- to low-level Y output               | AND gates                                                | C <sub>L</sub> = 15 pF,<br>See Figure 1(a) |     | 12  | 18  | ns   |
| tPLH             | Propagation delay time, low- to high-level Z output               | NAND gates                                               | C <sub>L</sub> = 15 pF,<br>See Figure 1(a) |     | 6   | 12  | ns   |
| tPHL             | Propagation delay time, high- to low-level Z output               | NAND gates                                               | C <sub>L</sub> = 15 pF,<br>See Figure 1(a) |     | 6   | 8   | ns   |
| tPLH             | Propagation delay time,<br>low- to high-level differential output | Y output with re $R_L = 100 \Omega$ in s See Figure 1(b) |                                            | 9   | 16  | ns  |      |
| <sup>t</sup> PHL | Propagation delay time,<br>high- to low-level differential output | Y output with re $R_L = 100 \Omega$ in s See Figure 1(b) |                                            | 8   | 16  | ns  |      |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. ‡ Not more than one output should be shorted to ground at a time, and duration of the short circuit should not exceed one second. § T<sub>A</sub> = 125°C is applicable to SN55183 only.

#### PARAMETER MEASUREMENT INFORMATION





(b) DIFFERENTIAL OUTPUT

NOTES: A. The pulse generators have the following characteristics:  $Z_O$  = 50  $\Omega$ ,  $t_f$   $\leq$  10 ns,  $t_W$  = 0.5  $\mu$ s, PRR  $\leq$  1 MHz.

- B. C<sub>L</sub> includes probe and jig capacitance.
- C. Waveforms are monitored on an oscilloscope with  $r_i \ge 1 \text{ M}\Omega$ .

Figure 1. Test Circuits and Voltage Waveforms

#### TYPICAL CHARACTERISTICS<sup>†</sup>









<sup>†</sup> Operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied.

#### TYPICAL CHARACTERISTICS<sup>†</sup>



<sup>†</sup>Operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied.

#### **APPLICATION INFORMATION**



NOTES: A. When the inputs are open circuited, the output is high. A capacitor may be used for dc isolation of the line-terminating resistor.

At the frequency of operation, the impedance of the capacitor should be relatively small.

$$\begin{split} &\text{Example: let} \quad f = 5 \text{ MHz} \\ &\quad C = 0.002 \text{ } \mu\text{F} \\ &Z_{\text{(circuit)}} = \frac{1}{2\pi fC} = \frac{1}{2\pi (5 \times 10^6)(0.002 \times 10^{-6})} \\ &Z_{\text{(circuit)}} \approx 16\Omega \end{split}$$

B. Use of a capacitor to control response time is optional.

Figure 8. Transmission of Digital Data Over Twisted-Pair Line

25-Sep-2013

#### **PACKAGING INFORMATION**

| Orderable Device | Status   | Package Type |         | Pins | U    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking                   | Samples |
|------------------|----------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------------------------|---------|
|                  | (1)      |              | Drawing |      | Qty  | (2)                        |                  | (3)                |              | (4/5)                            |         |
| 5962-7900901VCA  | ACTIVE   | CDIP         | J       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | 5962-7900901VC<br>A<br>SNV55183J | Samples |
| 7900901CA        | ACTIVE   | CDIP         | J       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | 7900901CA<br>SNJ55183J           | Samples |
| 7900901DA        | ACTIVE   | CFP          | W       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | 7900901DA<br>SNJ55183W           | Samples |
| DS8830N          | OBSOLETE | PDIP         | N       | 14   |      | TBD                        | Call TI          | Call TI            | 0 to 70      |                                  |         |
| SN55183J         | ACTIVE   | CDIP         | J       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SN55183J                         | Samples |
| SN75183D         | ACTIVE   | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SN75183                          | Samples |
| SN75183DE4       | ACTIVE   | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SN75183                          | Samples |
| SN75183DG4       | ACTIVE   | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SN75183                          | Samples |
| SN75183N         | ACTIVE   | PDIP         | N       | 14   | 25   | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN75183N                         | Samples |
| SN75183NE4       | ACTIVE   | PDIP         | N       | 14   | 25   | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN75183N                         | Samples |
| SN75183NSR       | ACTIVE   | SO           | NS      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SN75183                          | Samples |
| SN75183NSRE4     | ACTIVE   | SO           | NS      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SN75183                          | Samples |
| SN75183NSRG4     | ACTIVE   | SO           | NS      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SN75183                          | Samples |
| SNJ55183FK       | ACTIVE   | LCCC         | FK      | 20   | 1    | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | 79009012A<br>SNJ55<br>183FK      | Samples |
| SNJ55183J        | ACTIVE   | CDIP         | J       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | 7900901CA<br>SNJ55183J           | Samples |
| SNJ55183W        | ACTIVE   | CFP          | W       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | 7900901DA<br>SNJ55183W           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

#### PACKAGE OPTION ADDENDUM



25-Sep-2013

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL. Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN55183, SN55183-SP, SN75183:

Catalog: SN75183, SN55183

Military: SN55183

Space: SN55183-SP

NOTE: Qualified Version Definitions:





25-Sep-2013

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application

### PACKAGE MATERIALS INFORMATION

14-Jul-2012 www.ti.com

**TAPE DIMENSIONS** 

#### TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**







| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75183NSR | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| ĺ | Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
|   | SN75183NSR | SO           | NS              | 14   | 2000 | 367.0       | 367.0      | 38.0        |  |

#### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# W (R-GDFP-F14)

### CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F14 and JEDEC MO-092AB



## FK (S-CQCC-N\*\*)

### LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



## N (R-PDIP-T\*\*)

### PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



## D (R-PDSO-G14)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **MECHANICAL DATA**

### NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>