

Data sheet acquired from Harris Semiconductor

SCHS187C

#### January 1998 - Revised July 2003

# CD54/74HC533, CD54/74HCT533, CD54/74HC563, CD74HCT563

# **High-Speed CMOS Logic Octal Inverting Transparent Latch, Three-State Outputs**

### Features

- Common Latch-Enable Control
- Common Three-State Output Enable Control
- Buffered Inputs
- · Three-State Outputs
- . Bus Line Driving Capacity
- Typical Propagation Delay = 13ns at V<sub>CC</sub> = 5V,  $C_L = 15pF$ ,  $T_A = 25^{\circ}C$  (Data to Output)
- Fanout (Over Temperature Range)
  - Standard Outputs........... 10 LSTTL Loads
  - Bus Driver Outputs ...... 15 LSTTL Loads
- Wide Operating Temperature Range . . . -55°C to 125°C
- Balanced Propagation Delay and Transition Times
- Significant Power Reduction Compared to LSTTL Logic ICs
- HC Types
  - 2V to 6V Operation
  - High Noise Immunity:  $N_{IL}$  = 30%,  $N_{IH}$  = 30% of  $V_{CC}$ at  $V_{CC} = 5V$
- HCT Types
  - 4.5V to 5.5V Operation
  - Direct LSTTL Input Logic Compatibility,  $V_{IL} = 0.8V (Max), V_{IH} = 2V (Min)$
  - CMOS Input Compatibility,  $I_I \le 1 \mu A$  at  $V_{OI}$ ,  $V_{OH}$

# Description

The 'HC533, 'HCT533, 'HC563, and CD74HCT563 are high-speed Octal Transparent Latches manufactured with silicon gate CMOS technology. They possess the low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LSTTL devices.

The outputs are transparent to the inputs when the latch enable  $(\overline{LE})$  is high. When the latch enable  $(\overline{LE})$  goes low the data is latched. The output enable  $(\overline{OE})$  controls the three-state outputs. When the output enable  $(\overline{OE})$  is high the outputs are in the high impedance state. The latch operation is independent of the state of the output enable.

The 'HC533 and 'HCT533 are identical in function to the 'HC563 and CD74HCT563 but have different pinouts. The 'HC533 and 'HCT533 are similar to the 'HC373 and 'HCT373; the latter are non-inverting types.

### Ordering Information

| PART NUMBER   | TEMP. RANGE<br>( <sup>O</sup> C) | PACKAGE      |
|---------------|----------------------------------|--------------|
| CD54HC533F3A  | -55 to 125                       | 20 Ld CERDIP |
| CD54HC563F3A  | -55 to 125                       | 20 Ld CERDIP |
| CD54HCT533F3A | -55 to 125                       | 20 Ld CERDIP |
| CD74HC533E    | -55 to 125                       | 20 Ld PDIP   |
| CD74HC563E    | -55 to 125                       | 20 Ld PDIP   |
| CD74HC563M    | -55 to 125                       | 20 Ld SOIC   |
| CD74HCT533E   | -55 to 125                       | 20 Ld PDIP   |
| CD74HCT563E   | -55 to 125                       | 20 Ld PDIP   |
| CD74HCT563M   | -55 to 125                       | 20 Ld SOIC   |

### **Pinouts**



# Functional Block Diagram

#### HC/HCT533



**TRUTH TABLE** 

| OUTPUT ENABLE | LATCH ENABLE | DATA | Q OUTPUT |
|---------------|--------------|------|----------|
| L             | Н            | Н    | L        |
| L             | Н            | L    | Н        |
| L             | L            | I    | Н        |
| L             | L            | h    | L        |
| Н             | Х            | X    | Z        |

H = High Voltage Level, L = Low Voltage Level, X = Don't Care, Z = High Impedance State, I = Low voltage level one set-up time prior to the high to low latch enable transition, h = High voltage level one set-up time prior to the high to low latch enable transition.

# **Absolute Maximum Ratings**

### 

### **Thermal Information**

| Thermal Resistance (Typical, Note 1)     | $\theta_{JA}$ (oC/W) |
|------------------------------------------|----------------------|
| E (PDIP) Package                         | . 69                 |
| M (SOIC) Package                         |                      |
| Maximum Junction Temperature             |                      |
| Maximum Storage Temperature Range        | -65°C to 150°C       |
| Maximum Lead Temperature (Soldering 10s) | 300°C                |
| (SOIC - Lead Tips Only)                  |                      |

### **Operating Conditions**

| Temperature Range, $T_A$ 55 $^{0}$ C to 125 $^{0}$ C Supply Voltage Range, $V_{CC}$ |
|-------------------------------------------------------------------------------------|
|                                                                                     |
| HC Types2V to 6V                                                                    |
| HCT Types                                                                           |
| DC Input or Output Voltage, V <sub>I</sub> , V <sub>O</sub> 0V to V <sub>CC</sub>   |
| Input Rise and Fall Time                                                            |
| 2V                                                                                  |
| 4.5V 500ns (Max)                                                                    |
| 6V                                                                                  |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1. The package thermal impedance is calculated in accordance with JESD 51-7.

### **DC Electrical Specifications**

|                             |                 |                           | ST<br>ITIONS        |                     | 25°C |     |      | -40°C T | O 85°C | -55°C TO 125°C |      |       |  |  |
|-----------------------------|-----------------|---------------------------|---------------------|---------------------|------|-----|------|---------|--------|----------------|------|-------|--|--|
| PARAMETER                   | SYMBOL          | V <sub>I</sub> (V)        | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN  | TYP | MAX  | MIN     | MAX    | MIN            | MAX  | UNITS |  |  |
| HC TYPES                    |                 |                           |                     |                     |      |     |      |         |        |                |      |       |  |  |
| High Level Input            | V <sub>IH</sub> | -                         | -                   | 2                   | 1.5  | -   | -    | 1.5     | -      | 1.5            | -    | V     |  |  |
| Voltage                     |                 |                           |                     | 4.5                 | 3.15 | -   | -    | 3.15    | -      | 3.15           | -    | V     |  |  |
|                             |                 |                           |                     | 6                   | 4.2  | -   | -    | 4.2     | -      | 4.2            | -    | V     |  |  |
| Low Level Input             | V <sub>IL</sub> | -                         | -                   | 2                   | -    | -   | 0.5  | -       | 0.5    | -              | 0.5  | V     |  |  |
| Voltage                     |                 |                           |                     | 4.5                 | -    | -   | 1.35 | -       | 1.35   | -              | 1.35 | V     |  |  |
|                             |                 |                           |                     | 6                   | -    | -   | 1.8  | -       | 1.8    | -              | 1.8  | V     |  |  |
| High Level Output           | V <sub>OH</sub> | V <sub>IH</sub> or        | -0.02               | 2                   | 1.9  | -   | -    | 1.9     | -      | 1.9            | -    | V     |  |  |
| Voltage<br>CMOS Loads       |                 | V <sub>IL</sub>           | -0.02               | 4.5                 | 4.4  | -   | -    | 4.4     | -      | 4.4            | -    | V     |  |  |
|                             |                 |                           | -0.02               | 6                   | 5.9  | -   | -    | 5.9     | -      | 5.9            | -    | V     |  |  |
| High Level Output           | 1               |                           | -6                  | 4.5                 | 3.98 | -   | -    | 3.84    | -      | 3.7            | -    | V     |  |  |
| Voltage<br>TTL Loads        |                 |                           | -7.8                | 6                   | 5.48 | 1   | 1    | 5.34    | -      | 5.2            | -    | V     |  |  |
| Low Level Output            | V <sub>OL</sub> | V <sub>IH</sub> or        | 0.02                | 2                   | -    | -   | 0.1  | -       | 0.1    | -              | 0.1  | V     |  |  |
| Voltage<br>CMOS Loads       |                 | V <sub>IL</sub>           | 0.02                | 4.5                 | -    | -   | 0.1  | -       | 0.1    | -              | 0.1  | V     |  |  |
| 000 20000                   |                 |                           | 0.02                | 6                   | -    | -   | 0.1  | -       | 0.1    | -              | 0.1  | V     |  |  |
| Low Level Output            | 1               |                           | 6                   | 4.5                 | -    | -   | 0.26 | -       | 0.33   | -              | 0.4  | V     |  |  |
| Voltage<br>TTL Loads        |                 |                           | 7.8                 | 6                   | -    | -   | 0.26 | Ī       | 0.33   | -              | 0.4  | V     |  |  |
| Input Leakage<br>Current    | Ι <sub>Ι</sub>  | V <sub>CC</sub> or<br>GND | -                   | 6                   | -    | -   | ±0.1 | -       | ±1     | -              | ±1   | μА    |  |  |
| Quiescent Device<br>Current | Icc             | V <sub>CC</sub> or<br>GND | 0                   | 6                   | -    |     | 8    | -       | 80     | -              | 160  | μА    |  |  |

# DC Electrical Specifications (Continued)

|                                                                      |                              |                                       | ST<br>ITIONS                                  |                     |      | 25°C |      | -40°C TO 85°C |      | -55°C T | O 125°C |       |
|----------------------------------------------------------------------|------------------------------|---------------------------------------|-----------------------------------------------|---------------------|------|------|------|---------------|------|---------|---------|-------|
| PARAMETER                                                            | SYMBOL                       | V <sub>I</sub> (V)                    | I <sub>O</sub> (mA)                           | V <sub>CC</sub> (V) | MIN  | TYP  | MAX  | MIN           | MAX  | MIN     | MAX     | UNITS |
| Three-State Leakage<br>Current                                       | -                            | V <sub>IL</sub> or<br>V <sub>IH</sub> | V <sub>O</sub> =<br>V <sub>CC</sub> or<br>GND | 6                   | -    | -    | ±0.5 | -             | ±5   | -       | ±10     | μА    |
| HCT TYPES                                                            | •                            |                                       | •                                             |                     | •    |      | •    |               | •    | •       | •       |       |
| High Level Input<br>Voltage                                          | V <sub>IH</sub>              | -                                     | -                                             | 4.5 to<br>5.5       | 2    | -    | -    | 2             | -    | 2       | -       | V     |
| Low Level Input<br>Voltage                                           | V <sub>IL</sub>              | -                                     | -                                             | 4.5 to<br>5.5       | -    | -    | 0.8  | -             | 0.8  | -       | 0.8     | V     |
| High Level Output<br>Voltage<br>CMOS Loads                           | V <sub>OH</sub>              | V <sub>IH</sub> or<br>V <sub>IL</sub> | -0.02                                         | 4.5                 | 4.4  | -    | -    | 4.4           | -    | 4.4     | -       | V     |
| High Level Output<br>Voltage<br>TTL Loads                            |                              |                                       | -6                                            | 4.5                 | 3.98 | -    | -    | 3.84          | -    | 3.7     | -       | V     |
| Low Level Output<br>Voltage<br>CMOS Loads                            | V <sub>OL</sub>              | V <sub>IH</sub> or<br>V <sub>IL</sub> | 0.02                                          | 4.5                 | -    | -    | 0.1  | -             | 0.1  | -       | 0.1     | V     |
| Low Level Output<br>Voltage<br>TTL Loads                             |                              |                                       | 6                                             | 4.5                 | -    | -    | 0.26 | -             | 0.33 | -       | 0.4     | V     |
| Input Leakage<br>Current                                             | lı                           | V <sub>CC</sub> to<br>GND             | -                                             | 5.5                 | -    | -    | ±0.1 | -             | ±1   | -       | ±1      | μА    |
| Quiescent Device<br>Current                                          | Icc                          | V <sub>CC</sub> or<br>GND             | 0                                             | 5.5                 | -    | -    | 8    | -             | 80   | -       | 160     | μА    |
| Three-State Leakage<br>Current                                       | -                            | V <sub>IL</sub> or<br>V <sub>IH</sub> | V <sub>O</sub> =<br>V <sub>CC</sub> or<br>GND | 5.5                 | -    | -    | ±0.5 | -             | ±5   | -       | ±10     | μА    |
| Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load | ΔI <sub>CC</sub><br>(Note 2) | V <sub>CC</sub><br>-2.1               | -                                             | 4.5 to<br>5.5       | -    | 100  | 360  | -             | 450  | -       | 490     | μА    |

### NOTE:

# **HCT Input Loading Table**

| INPUT   | UNIT LOADS |  |  |  |  |
|---------|------------|--|--|--|--|
| D0 - D7 | 0.15       |  |  |  |  |
| ΙΕ      | 0.30       |  |  |  |  |
| ŌĒ      | 0.55       |  |  |  |  |

NOTE: Unit Load is  $\Delta I_{CC}$  limit specified in DC Electrical Specifications table, e.g., 360 $\mu A$  max at  $25^{o}C.$ 

<sup>2.</sup> For dual-supply systems theoretical worst case ( $V_I = 2.4V$ ,  $V_{CC} = 5.5V$ ) specification is 1.8mA.

# **Prerequisite For Switching Specifications**

|                             |                 | TEST       | V <sub>CC</sub> |     | 25°C |     | -40°C T | O 85°C | -55°C T | O 125 <sup>0</sup> C |       |  |  |
|-----------------------------|-----------------|------------|-----------------|-----|------|-----|---------|--------|---------|----------------------|-------|--|--|
| PARAMETER                   | SYMBOL          | CONDITIONS | (V)             | MIN | TYP  | MAX | MIN     | MAX    | MIN     | MAX                  | UNITS |  |  |
| HC TYPES                    |                 |            |                 |     |      |     |         |        |         |                      |       |  |  |
| LE Pulse Width              | t <sub>W</sub>  | -          | 2               | 80  | -    | -   | 100     | -      | 120     | -                    | ns    |  |  |
|                             |                 |            | 4.5             | 16  | -    | -   | 20      | -      | 24      | -                    | ns    |  |  |
|                             |                 |            | 6               | 14  | -    | -   | 17      | -      | 20      | -                    | ns    |  |  |
| Set-up Time Data to LE      | t <sub>SU</sub> | -          | 2               | 50  | -    | -   | 65      | -      | 75      | -                    | ns    |  |  |
|                             |                 |            | 4.5             | 10  | -    | -   | 13      | -      | 15      | -                    | ns    |  |  |
|                             |                 |            | 6               | 9   | -    | -   | 11      | -      | 13      | -                    | ns    |  |  |
| Hold Time, Data to LE       | t <sub>H</sub>  | -          | 2               | 35  | -    | -   | 45      | -      | 55      | -                    | ns    |  |  |
| (533)                       |                 |            | 4.5             | 7   | -    | -   | 9       | -      | 11      | -                    | ns    |  |  |
|                             |                 |            | 6               | 6   | -    | -   | 8       | -      | 7       | -                    | ns    |  |  |
| Hold Time, Data to LE       | t <sub>H</sub>  | -          | 2               | 4   | -    | -   | 4       | -      | 4       | -                    | ns    |  |  |
| (563)                       |                 |            | 4.5             | 4   | -    | -   | 4       | -      | 4       | -                    | ns    |  |  |
|                             |                 |            | 6               | 4   | -    | -   | 4       | -      | 4       | -                    | ns    |  |  |
| HCT TYPES                   |                 | •          |                 |     |      |     |         |        | •       |                      |       |  |  |
| LE Pulse Width              | t <sub>w</sub>  | -          | 4.5             | 16  | -    | -   | 20      | -      | 24      | -                    | ns    |  |  |
| Set-up Time Data to LE      | t <sub>w</sub>  | -          | 4.5             | 10  | -    | -   | 13      | -      | 15      | -                    | ns    |  |  |
| Hold Time, Data to LE (533) | t <sub>H</sub>  | -          | 4.5             | 8   | -    | -   | 10      | -      | 12      | -                    | ns    |  |  |
| Hold Time, Data to LE (563) | t <sub>H</sub>  | -          | 4.5             | 5   | -    | -   | 5       | -      | 5       | -                    | ns    |  |  |

# **Switching Specifications** Input $t_p$ , $t_f = 6ns$

|                                             |                                     | TEST                  |                     | 25°C |     | -40°C TO 85°C | -55°C TO<br>125°C |       |
|---------------------------------------------|-------------------------------------|-----------------------|---------------------|------|-----|---------------|-------------------|-------|
| PARAMETER                                   | SYMBOL                              | CONDITIONS            | V <sub>CC</sub> (V) | TYP  | MAX | MAX           | MAX               | UNITS |
| HC TYPES                                    |                                     |                       |                     |      |     |               |                   |       |
| Propagation Delay,                          | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2                   | -    | 165 | 205           | 250               | ns    |
| Data to Qn<br>(HC533)                       |                                     |                       | 4.5                 | -    | 33  | 41            | 50                | ns    |
| ,                                           |                                     |                       | 6                   | -    | 28  | 35            | 43                | ns    |
|                                             |                                     | C <sub>L</sub> = 15pF | 5                   | 13   | -   | -             | -                 | ns    |
| Propagation Delay,<br>Data to Qn<br>(HC563) | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2                   | -    | 150 | 190           | 225               | ns    |
|                                             |                                     |                       | 4.5                 | -    | 30  | 38            | 45                | ns    |
|                                             |                                     |                       | 6                   | -    | 26  | 33            | 38                | ns    |
|                                             |                                     | C <sub>L</sub> = 15pF | 5                   | 12   | -   | -             | -                 | ns    |
| Propagation Delay,                          | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2                   | -    | 175 | 220           | 265               | ns    |
| LE to Qn<br>(HC533)                         |                                     |                       | 4.5                 | -    | 35  | 44            | 53                | ns    |
| (,                                          |                                     |                       | 6                   | -    | 30  | 37            | 45                | ns    |
|                                             |                                     | C <sub>L</sub> = 15pF | 5                   | 14   | -   | -             | -                 | ns    |
| Propagation Delay,                          | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2                   | -    | 165 | 205           | 250               | ns    |
| LE to Qn<br>(HC563)                         |                                     |                       | 4.5                 | -    | 33  | 41            | 50                | ns    |
|                                             |                                     |                       | 6                   | -    | 28  | 35            | 43                | ns    |
|                                             |                                     | C <sub>L</sub> = 15pF | 5                   | 13   | -   | -             | -                 | ns    |

# Switching Specifications Input $t_r$ , $t_f = 6ns$ (Continued)

|                                                  |                                       | TEST                  |                     | 25  | °c  | -40°C TO 85°C | -55°C TO<br>125°C |       |
|--------------------------------------------------|---------------------------------------|-----------------------|---------------------|-----|-----|---------------|-------------------|-------|
| PARAMETER                                        | SYMBOL                                | CONDITIONS            | V <sub>CC</sub> (V) | TYP | MAX | MAX           | MAX               | UNITS |
| Enable Times                                     | t <sub>PZH</sub> , t <sub>PZL</sub>   | C <sub>L</sub> = 50pF | 2                   | -   | 150 | 190           | 225               | ns    |
| (HC533)                                          |                                       |                       | 4.5                 | -   | 30  | 38            | 45                | ns    |
|                                                  |                                       |                       | 6                   | -   | 26  | 33            | 38                | ns    |
|                                                  |                                       | C <sub>L</sub> = 15pF | 5                   | 12  | -   | -             | -                 | ns    |
| Disable Times                                    | t <sub>PHZ</sub> , t <sub>PLZ</sub>   | C <sub>L</sub> = 50pF | 2                   | -   | 150 | 190           | 225               | ns    |
| (HC533)                                          |                                       |                       | 4.5                 | -   | 30  | 38            | 45                | ns    |
|                                                  |                                       |                       | 6                   | -   | 26  | 33            | 38                | ns    |
|                                                  |                                       | C <sub>L</sub> = 15pF | 5                   | 12  | -   | -             | -                 | ns    |
| Enable and Disable Times                         | t <sub>PZH</sub> , t <sub>PZL</sub> , | C <sub>L</sub> = 50pF | 2                   | -   | 150 | 190           | 225               | ns    |
| (HC563)                                          | t <sub>PHZ</sub> , t <sub>PLZ</sub>   |                       | 4.5                 | -   | 30  | 38            | 45                | ns    |
|                                                  |                                       |                       | 6                   | -   | 26  | 33            | 38                | ns    |
|                                                  |                                       | C <sub>L</sub> = 15pF | 5                   | 12  | -   | -             | -                 | ns    |
| Input Capacitance                                | Cl                                    | -                     | -                   | -   | 10  | 10            | 10                | pF    |
| Three-State Output<br>Capacitance                | CO                                    | -                     | -                   | -   | 20  | 20            | 20                | pF    |
| Power Dissipation<br>Capacitance<br>(Notes 3, 4) | C <sub>PD</sub>                       | -                     | 5                   | 42  | -   | -             | -                 | pF    |
| HCT TYPES                                        |                                       |                       |                     |     |     |               |                   |       |
| Propagation Delay,<br>Data to Qn                 | t <sub>PLH</sub> , t <sub>PHL</sub>   | C <sub>L</sub> = 50pF | 4.5                 | -   | 34  | 43            | 51                | ns    |
| (HC/HCT533)                                      |                                       | C <sub>L</sub> = 15pF | 5                   | 14  | -   | -             | -                 | ns    |
| Propagation Delay,                               | t <sub>PLH</sub> , t <sub>PHL</sub>   | C <sub>L</sub> = 50pF | 4.5                 | -   | 30  | 38            | 45                | ns    |
| Data to Qn<br>(HC/HCT563)                        |                                       | C <sub>L</sub> = 15pF | 5                   | 12  | -   | -             | -                 | ns    |
| Propagation Delay,                               | t <sub>PLH</sub> , t <sub>PHL</sub>   | C <sub>L</sub> = 50pF | 4.5                 | ı   | 38  | 48            | 57                | ns    |
| LE to Qn<br>(HC/HCT533)                          |                                       | C <sub>L</sub> = 15pF | 5                   | 16  | -   | -             | -                 | ns    |
| Propagation Delay,                               | t <sub>PZL</sub> , t <sub>PZH</sub>   | C <sub>L</sub> = 50pF | 4.5                 | -   | 35  | 44            | 53                | ns    |
| LE to Qn<br>(HC/HCT563)                          |                                       | C <sub>L</sub> = 15pF | 5                   | 14  | -   | -             | -                 | ns    |
| Enable Times                                     | t <sub>PLZ</sub> , t <sub>PZH</sub>   | C <sub>L</sub> = 50pF | 4.5                 | -   | 35  | 44            | 53                | ns    |
| (HC/HCT533)                                      |                                       | C <sub>L</sub> = 15pF | 5                   | 14  | -   | -             | -                 | ns    |
| Disable Times                                    | t <sub>TLH</sub> , t <sub>THL</sub>   | C <sub>L</sub> = 50pF | 4.5                 | -   | 30  | 38            | 45                | ns    |
| (HC/HCT533)                                      |                                       | C <sub>L</sub> = 15pF | 5                   | 12  | -   | -             | -                 | ns    |
| Enable and Disable Times                         | t <sub>PZH</sub> , t <sub>PZL</sub> , | C <sub>L</sub> = 50pF | 4.5                 | -   | 35  | 44            | 53                | ns    |
| (HC/HCT563)                                      | t <sub>PHZ</sub> , t <sub>PLZ</sub>   | C <sub>L</sub> = 15pF | 5                   | 14  | -   | -             | -                 | ns    |
| Input Capacitance                                | C <sub>I</sub>                        | -                     | -                   | -   | 10  | 10            | 10                | pF    |
| Power Dissipation<br>Capacitance<br>(Notes 3, 4) | C <sub>PD</sub>                       | -                     | 5                   | 42  | -   | -             | -                 | pF    |

- 3.  $\ensuremath{\text{C}_{\text{PD}}}$  is used to determine the no-load dynamic power consumption, per latch.
- 4. P<sub>D</sub> (total power per latch) = C<sub>PD</sub> V<sub>CC</sub><sup>2</sup> f<sub>i</sub> + Σ C<sub>L</sub> V<sub>CC</sub><sup>2</sup> f<sub>o</sub> where f<sub>i</sub> = Input Frequency, f<sub>o</sub> = Output Frequency, C<sub>L</sub> = Output Load Capacitance, V<sub>CC</sub> = Supply Voltage.

### Test Circuits and Waveforms



NOTE: Outputs should be switching from 10% V $_{CC}$  to 90% V $_{CC}$  in accordance with device truth table. For  $f_{MAX}$ , input duty cycle = 50%.

FIGURE 1. HC CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH



FIGURE 3. HC TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC



FIGURE 5. HC SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS



NOTE: Outputs should be switching from 10% V $_{CC}$  to 90% V $_{CC}$  in accordance with device truth table. For f $_{MAX}$ , input duty cycle = 50%.

FIGURE 2. HCT CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH



FIGURE 4. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC



FIGURE 6. HCT SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS

#### Test Circuits and Waveforms (Continued) – 6ns 6ns 3V V<sub>CC</sub> OUTPUT OUTPUT 90% **DISABLE** 50% DISABLE 10% 0.3 GND GND t<sub>PZL</sub> → - t<sub>PLZ</sub> → t<sub>PZL</sub> ► t<sub>PLZ</sub> → **OUTPUT LOW** OUTPUT LOW 50% TO OFF TO OFF 1.3V 10% 10% ◆ t<sub>PHZ</sub> ◆ - t<sub>PZH</sub> · t<sub>PHZ</sub> → tpzh -90% 90% **OUTPUT HIGH OUTPUT HIGH** 50% TO OFF TO OFF 1.3V OUTPUTS **OUTPUTS OUTPUTS OUTPUTS OUTPUTS OUTPUTS ENABLED** ENABLED **DISABLED ENABLED** DISABLED **ENABLED**

FIGURE 7. HC THREE-STATE PROPAGATION DELAY WAVEFORM

FIGURE 8. HCT THREE-STATE PROPAGATION DELAY WAVEFORM



NOTE: Open drain waveforms  $t_{PLZ}$  and  $t_{PZL}$  are the same as those for three-state shown on the left. The test circuit is Output  $R_L = 1k\Omega$  to  $V_{CC}$ ,  $C_L = 50pF$ .

FIGURE 9. HC AND HCT THREE-STATE PROPAGATION DELAY TEST CIRCUIT

www.ti.com

29-May-2025

### **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)               |
|-----------------------|------------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|--------------------------------|
| 5962-8606201RA        | Active     | Production    | CDIP (J)   20  | 20   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-8606201RA<br>CD54HC563F3A |
| 5962-8681301RA        | Active     | Production    | CDIP (J)   20  | 20   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-8681301RA<br>CD54HC533F3A |
| CD54HC533F3A          | Active     | Production    | CDIP (J)   20  | 20   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-8681301RA<br>CD54HC533F3A |
| CD54HC533F3A.A        | Active     | Production    | CDIP (J)   20  | 20   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-8681301RA<br>CD54HC533F3A |
| CD54HC563F3A          | Active     | Production    | CDIP (J)   20  | 20   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-8606201RA<br>CD54HC563F3A |
| CD54HC563F3A.A        | Active     | Production    | CDIP (J)   20  | 20   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-8606201RA<br>CD54HC563F3A |
| CD54HCT533F3A         | Active     | Production    | CDIP (J)   20  | 20   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD54HCT533F3A                  |
| CD54HCT533F3A.A       | Active     | Production    | CDIP (J)   20  | 20   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD54HCT533F3A                  |
| CD74HC533E            | Active     | Production    | PDIP (N)   20  | 20   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD74HC533E                     |
| CD74HC533E.A          | Active     | Production    | PDIP (N)   20  | 20   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD74HC533E                     |
| CD74HC563E            | Active     | Production    | PDIP (N)   20  | 20   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD74HC563E                     |
| CD74HC563E.A          | Active     | Production    | PDIP (N)   20  | 20   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD74HC563E                     |
| CD74HCT533E           | Active     | Production    | PDIP (N)   20  | 20   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD74HCT533E                    |
| CD74HCT533E.A         | Active     | Production    | PDIP (N)   20  | 20   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD74HCT533E                    |
| CD74HCT563E           | Active     | Production    | PDIP (N)   20  | 20   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD74HCT563E                    |
| CD74HCT563E.A         | Active     | Production    | PDIP (N)   20  | 20   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD74HCT563E                    |
| CD74HCT563M           | Active     | Production    | SOIC (DW)   20 | 25   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | HCT563M                        |
| CD74HCT563M.A         | Active     | Production    | SOIC (DW)   20 | 25   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | HCT563M                        |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

# PACKAGE OPTION ADDENDUM

www.ti.com 29-May-2025

(4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD54HC533, CD54HC563, CD54HCT533, CD74HC533, CD74HC563, CD74HCT533:

Catalog: CD74HC533, CD74HC563, CD74HCT533

Military: CD54HC533, CD54HC563, CD54HCT533

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

Military - QML certified for Military and Defense Applications

www.ti.com 23-May-2025

### **TUBE**



\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD74HC533E    | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CD74HC533E.A  | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CD74HC563E    | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CD74HC563E.A  | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CD74HCT533E   | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CD74HCT533E.A | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CD74HCT563E   | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CD74HCT563E.A | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CD74HCT563M   | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| CD74HCT563M.A | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated