

#### ACPL-K43T, ACPL-K44T

# Automotive R<sup>2</sup>Coupler™ Wide Operating Temperature 1-MBd Digital Optocoupler in a **Stretched 8-Pin Surface-Mount Plastic Package**

#### Description

The Broadcom® ACPL-K43T is a single-channel, high-temperature, high-CMR, high-speed digital optocoupler in an eight-lead miniature footprint specifically used in the automotive applications. The ACPL-K44T is a dual-channel equivalent of the ACPL-K43T. Both products are available in the stretched SO-8 package outline designed to be compatible with standard surface-mount processes.

This digital optocoupler uses an insulating layer between the light-emitting diode and an integrated photo detector to provide electrical insulation between input and output. Separate connections for the photodiode bias and output transistor collector increase the speed up to a hundred times over that of a conventional photo-transistor coupler by reducing the base-collector capacitance.

Broadcom R<sup>2</sup>Coupler™ isolation products provide with reinforced insulation and reliability that deliver safe signal isolation, which is critical in automotive and high-temperature industrial applications.

#### **Features**

- High temperature and reliability low-speed digital interface for automotive applications
- Ultra-low drive for status feedback at  $I_F = 0.8$  mA or 1.5 mA
- 30 kV/µs (typ.) high common-mode rejection at  $V_{CM} = 1500V$
- Compact, auto-insertable stretched SO8 packages
- Qualified to AEC Q100 Grade 1 test guidelines
- Wide operating temperature range: -40°C to +125°C
- High speed: 1 MBd
- Low propagation delay: 1 µs max. at I<sub>F</sub> = 10 mA
- Worldwide safety approval:
  - UL 1577 approval, 5 kV<sub>RMS</sub>/1 min.
  - CSA approval
  - IEC/EN/DIN EN 60747-5-5

#### **Applications**

- Automotive IPM driver for DC-DC converters and motor inverters
- Status feedback and wake-up signal isolation
- CANBus and SPI communications interface
- High-temperature digital/analog signal isolation

CAUTION! Take normal static precautions in handling and assembly of this component to prevent damage, degradation, or both, which may be induced by ESD.

#### **Functional Diagram**



#### **Truth Table**

| LED | v <sub>o</sub> |
|-----|----------------|
| ON  | LOW            |
| OFF | HIGH           |

The connection of a 0.1-µF bypass capacitor between pins 5 and 8 is recommended.

#### **Ordering Information**

Specify part number followed by option number (if desired).

| Part Number | Option<br>(RoHS Compliant) | Package   | Surface<br>Mount | Tape and Reel | UL 5000 Vrms /<br>1-Minute Rating | IEC/EN/DIN<br>EN 60747-5-5 | Quantity      |
|-------------|----------------------------|-----------|------------------|---------------|-----------------------------------|----------------------------|---------------|
| ACPL-K43T   | -000E                      | Stretched | Χ                |               | X                                 |                            | 80 per tube   |
|             | -060E<br>-500E             | SO-8      | Х                |               | Х                                 | Х                          | 80 per tube   |
|             |                            |           | Х                | Х             | Х                                 |                            | 1000 per reel |
|             | -560E                      |           | Х                | Х             | Х                                 | Х                          | 1000 per reel |
| ACPL-K44T   | -000E                      | Stretched | Х                |               | Х                                 |                            | 80 per tube   |
|             | -060E                      | SO-8      | Х                |               | Х                                 | Х                          | 80 per tube   |
|             | -500E                      |           | X                | Х             | Х                                 |                            | 1000 per reel |
|             | -560E                      |           | Χ                | Х             | Х                                 | Х                          | 1000 per reel |

To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry.

#### Example 1:

ACPL-K43T-560E to order product of SSO-8 Surface Mount package in Tape and Reel packaging with IEC/EN/DIN EN 60747-5-5 Safety Approval in RoHS compliant.

Option data sheets are available. Contact your Broadcom sales representative or authorized distributor for information.

AV02-3179EN Broadcom

#### **Schematic**

#### ACPL-K43T



# 

USE OF 0.1  $\mu\text{F}$  BYPASS CAPACITOR CONNECTED BETWEEN PINS 5 AND 8 IS RECOMMENDED.

## **Package Outline Dimensions (Stretched SO8)**



Dimensions in millimeters and (inches).

Note:

 $\label{eq:Lead_coplanarity} \begin{subarray}{ll} Lead coplanarity = 0.1 mm (0.004 inches). \\ Floating lead protrusion = 0.25 mm (10 mils) max. \\ \end{subarray}$ 

#### **Recommended Pb-Free IR Profile**

Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision).

NOTE: Use non-halide flux.

#### **Regulatory Information**

The ACPL-K43T and ACPL-K44T are approved by the following organizations.

| UL                      | UL 1577, component recognition program up to $V_{ISO} = 5 \text{ kV}_{RMS}$ . |
|-------------------------|-------------------------------------------------------------------------------|
| CSA                     | CSA Component Acceptance Notice #5.                                           |
| IEC/EN/DIN EN 60747-5-5 | IEC 60747-5-5                                                                 |
|                         | EN 60747-5-5                                                                  |
|                         | DIN EN 60747-5-5                                                              |

# **Insulation and Safety-Related Specifications**

| Parameter                                         | Symbol | ACPL-K43T<br>ACPL-K44T | Units | Conditions                                                                                                                         |
|---------------------------------------------------|--------|------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| Minimum External Air Gap (Clearance)              | L(101) | 8                      | mm    | Measured from input terminals to output terminals, shortest distance through air.                                                  |
| Minimum External Tracking (Creepage)              | L(102) | 8                      | mm    | Measured from input terminals to output terminals, shortest distance path along body.                                              |
| Minimum Internal Plastic Gap (Internal Clearance) |        | 0.08                   | mm    | Through insulation distance conductor to conductor, usually the straight line distance thickness between the emitter and detector. |
| Tracking Resistance (Comparative Tracking Index)  | CTI    | 175                    | V     | DIN IEC 112/VDE 0303 Part 1                                                                                                        |
| Isolation Group (DIN VDE0109)                     |        | Illa                   |       | Material Group (DIN VDE 0109)                                                                                                      |

# IEC/EN/DIN EN 60747-5-5 Insulation-Related Characteristics (Options 060E and 560E)

| Description                                                                                        | Symbol                 | Characteristic   | Units             |
|----------------------------------------------------------------------------------------------------|------------------------|------------------|-------------------|
| Installation classification per DIN VDE 0110/1.89, Table 1                                         |                        |                  |                   |
| for rated mains voltage ≤ 150 Vrms                                                                 |                        | I-IV             |                   |
| for rated mains voltage ≤ 300 Vrms                                                                 |                        | I-IV             |                   |
| for rated mains voltage ≤ 450 Vrms                                                                 |                        | I-IV             |                   |
| for rated mains voltage ≤ 600 Vrms                                                                 |                        | I-IV             |                   |
| for rated mains voltage ≤ 1000 Vrms                                                                |                        | I-III            |                   |
| Climatic Classification                                                                            |                        | 55/100/21        |                   |
| Pollution Degree (DIN VDE 0110/1.89)                                                               |                        | 2                |                   |
| Maximum Working Insulation Voltage                                                                 | V <sub>IORM</sub>      | 1140             | $V_{peak}$        |
| Input to Output Test Voltage, Method b                                                             | $V_{PR}$               | 2137             | $V_{peak}$        |
| $V_{IORM} \times 1.875 = V_{PR}$ , 100% Production Test with $t_m = 1s$ , Partial discharge < 5 pC |                        |                  | •                 |
| Input to Output Test Voltage, Method a                                                             | $V_{PR}$               | 1824             | V <sub>peak</sub> |
| $V_{IORM} \times 1.6 = V_{PR}$ , Type and Sample Test, $t_m = 10$ s, Partial discharge < 5 pC      |                        |                  |                   |
| Highest Allowable Overvoltage (Transient Overvoltage t <sub>ini</sub> = 60s)                       | V <sub>IOTM</sub>      | 8000             | V <sub>peak</sub> |
| Safety Limiting Values (Maximum values allowed in the event of a failure)                          |                        |                  |                   |
| Case Temperature                                                                                   | T <sub>S</sub>         | 175              | °C                |
| Input Current                                                                                      | I <sub>S, INPUT</sub>  | 230              | mA                |
| Output Power                                                                                       | P <sub>S, OUTPUT</sub> | 600              | mW                |
| Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500V                                   | R <sub>S</sub>         | >10 <sup>9</sup> | Ω                 |

# **Absolute Maximum Ratings**

| Parameter                                  |                       | Symbol                | Min.        | Max. | Units | Notes |
|--------------------------------------------|-----------------------|-----------------------|-------------|------|-------|-------|
| Storage Temperature                        |                       | T <sub>STG</sub>      | <b>-</b> 55 | 150  | °C    |       |
| Operating Ambient Temperature              |                       | T <sub>A</sub>        | -40         | 125  | °C    |       |
| Average Forward Input Current              |                       | I <sub>F(avg)</sub>   | _           | 20   | mA    |       |
| Peak Forward Input Current (50% duty cyc   | le, 1-ms pulse width) | I <sub>F(peak)</sub>  | _           | 40   | mA    |       |
| Peak Transient Input Current (≤ 1-µs pulse | e width, 300 ps)      | I <sub>F(trans)</sub> | _           | 100  | mA    |       |
| Reversed Input Voltage                     | $V_{R}$               | _                     | 5           | V    |       |       |
| Input Power Dissipation (per channel)      |                       | P <sub>IN</sub>       | _           | 30   | mW    |       |
| Output Power Dissipation                   |                       | P <sub>O</sub>        | _           | 100  | mW    |       |
| Average Output Current                     |                       | Io                    | _           | 8    | mA    |       |
| Peak Output Current                        |                       | I <sub>O(pk)</sub>    |             | 16   | mA    |       |
| Supply Voltage                             |                       | V <sub>CC</sub>       | -0.5        | 30   | V     |       |
| Output Voltage                             | V <sub>O</sub>        | -0.5                  | 20          | V    |       |       |
| Lead Soldering Cycle                       | Temperature           |                       | _           | 260  | °C    |       |
|                                            | Time                  |                       | _           | 10   | S     |       |

# **Recommended Operating Conditions**

| Parameter             | Symbol          | Min. | Max. | Units | Notes |
|-----------------------|-----------------|------|------|-------|-------|
| Supply Voltage        | V <sub>CC</sub> | _    | 20   | V     |       |
| Operating Temperature | T <sub>A</sub>  | -40  | 125  | °C    |       |

# **Electrical Specifications (DC)**

Over recommended operating  $T_A$  = -40°C to 125°C, unless otherwise specified.

| Parameter                           | Symbol                    | Min. | Тур.               | Max. | Units |                           | Test Conditions                                            | Figure  | Notes |
|-------------------------------------|---------------------------|------|--------------------|------|-------|---------------------------|------------------------------------------------------------|---------|-------|
| Current Transfer                    | CTR                       | 32   | 65                 | 100  | %     | T <sub>A</sub> = 25°C     | $V_{CC} = 4.5V, V_{O} = 0.4V,$                             | 1, 2, 4 | а     |
| Ratio                               |                           | 24   | 65                 | _    |       |                           | I <sub>F</sub> = 10 mA                                     |         |       |
|                                     |                           | 33   | 160                | _    |       |                           | $V_{CC} = 4.5V, V_{O} = 0.4V,$<br>$I_{F} = 1.5 \text{ mA}$ |         |       |
|                                     |                           | 25   | 165                | _    |       |                           | $V_{CC}$ = 4.5V, $V_{O}$ = 0.4V, $I_{F}$ = 0.8 mA          |         |       |
| Logic Low Output                    | V <sub>OL</sub>           | _    | 0.1                | 0.5  | V     | $V_{CC} = 4.5V$ ,         | I <sub>O</sub> = 2.4 mA, I <sub>F</sub> = 10 mA            |         |       |
| Voltage                             |                           | _    | 0.1                | _    |       | V <sub>CC</sub> = 4.5V,   | I <sub>O</sub> = 0.5 mA, I <sub>F</sub> = 1.5 mA           |         |       |
|                                     |                           | _    | 0.1                | _    |       | V <sub>CC</sub> = 4.5V,   |                                                            |         |       |
| Logic High Output                   | I <sub>OH</sub>           | _    | 3×10 <sup>-5</sup> | 0.5  | μA    | T <sub>A</sub> = 25°C     | $V_{O} = V_{CC} = 5.5V, I_{F} = 0 \text{ mA}$              | 13, 14  |       |
| Current                             |                           | _    | 8×10 <sup>-5</sup> | 5    |       |                           | $V_{O} = V_{CC} = 20V, I_{F} = 0 \text{ mA}$               |         |       |
| Logic Low Supply                    | I <sub>CCL</sub>          | _    | 85                 | 200  | μA    | I <sub>F</sub> = 10 mA, \ | V <sub>O</sub> = open, V <sub>CC</sub> = 20V               |         |       |
| Current (per<br>Channel)            |                           | _    | 15                 | _    |       | I <sub>F</sub> = 1.5 mA,  | V <sub>O</sub> = open, V <sub>CC</sub> = 20V               |         |       |
| Logic High Supply                   | I <sub>CCH</sub>          | _    | 0.02               | 1    | μΑ    | $T_A = 25^{\circ}C$       | I <sub>F</sub> = 0 mA, V <sub>O</sub> = open,              |         |       |
| Current (per<br>Channel)            |                           | _    | _                  | 2.5  |       |                           | V <sub>CC</sub> = 20V                                      |         |       |
| Input Forward                       | V <sub>F</sub>            | 1.45 | 1.55               | 1.75 | V     | T <sub>A</sub> = 25°C     | I <sub>F</sub> = 10 mA                                     | 3       |       |
| Voltage                             |                           | 1.25 | 1.55               | 1.85 |       |                           |                                                            |         |       |
| Input Reversed<br>Breakdown Voltage | BV <sub>R</sub>           | 5    |                    | _    | V     | I <sub>R</sub> = 10 μA    |                                                            |         |       |
| Temperature                         | $\Delta V_F / \Delta T_A$ | _    | -1.5               | _    | mV/°C | I <sub>F</sub> =10 mA     |                                                            |         |       |
| Coefficient of<br>Forward Voltage   |                           | _    | -1.8               | _    |       | I <sub>F</sub> =1.5 mA    |                                                            |         |       |
| Input Capacitance                   | C <sub>IN</sub>           | _    | 90                 | _    | pF    | F = 1 MHz, \              |                                                            |         |       |

a. Current transfer ratio in percent is defined as the ratio of output collector current,  $I_0$ , to the forward LED input current,  $I_F$ , times 100.

#### **Switching Specifications (AC)**

Over recommended operating ( $T_A = -40$ °C to 125°C),  $V_{CC} = 5.0$ V unless otherwise specified.

| Parameter                                                 | Symbol           | Min  | Тур  | Max  | Units | Test<br>Conditions      |                                                                                 |                                                     | Figure               | Note    |
|-----------------------------------------------------------|------------------|------|------|------|-------|-------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------|----------------------|---------|
| Propagation Delay                                         | t <sub>PHL</sub> | 0.07 | 0.15 | 8.0  | μs    | T <sub>A</sub> = 25°C   | I <sub>F</sub> = 10 mA,                                                         | Pulse: f = 10 kHz,                                  | 5, 6, 7,             | a, b    |
| Time to Logic Low at Output                               |                  | 0.06 |      | 1.0  |       |                         |                                                                                 | Duty cycle = 50%,<br>V <sub>CC</sub> = 5.0V,        | 8, 9, 10,<br>11, 12, |         |
| Catput                                                    |                  | _    | 0.7  | 5    |       |                         | $I_F$ = 1.5 mA,<br>$R_L$ = 10 kΩ                                                | C <sub>L</sub> = 15 pF,<br>V <sub>THHL</sub> = 1.5V | 15                   |         |
|                                                           |                  | _    | 1    | 10   |       |                         | $I_F = 0.8 \text{ mA},$<br>$R_L = 27 \text{ k}\Omega$                           |                                                     |                      |         |
| Propagation Delay                                         | t <sub>PLH</sub> | 0.15 | 0.5  | 8.0  | μs    | T <sub>A</sub> = 25°C   |                                                                                 | Pulse: f = 10 kHz,                                  | 5, 6, 7,             | a, b    |
| Time to Logic High at Output                              |                  | 0.03 |      | 1.0  | -     |                         | $R_L = 1.9 \text{ k}\Omega$                                                     | Duty cycle = 50%,<br>V <sub>CC</sub> = 5.0V,        | 8, 9, 10,<br>11, 12, |         |
| σαιραί                                                    |                  |      | 0.9  | 5    |       |                         | $I_F$ = 1.5 mA,<br>$R_L$ = 10 kΩ                                                | $C_{L} = 15 \text{ pF},$ $V_{THHL} = 2.0V$          | 15                   |         |
|                                                           |                  | _    | 2    | 10   |       |                         | $I_F = 0.8 \text{ mA},$<br>$R_L = 27 \text{ k}\Omega$                           | THHL                                                |                      |         |
| Pulse Width                                               | PWD              |      | 0.35 | 0.45 | μs    | T <sub>A</sub> = 25°C   | Pulse: f = 10                                                                   | ,                                                   |                      | a, b, c |
| Distortion                                                |                  | _    | _    | 0.85 |       |                         | $V_{CC} = 5.0V,$                                                                | / <sub>THHL</sub> = 1.5V,                           |                      |         |
| Propagation Delay                                         | PDD              | _    | 0.35 | 0.5  | μs    | T <sub>A</sub> = 25°C   | Pulse: f = 10                                                                   | ,                                                   |                      | a, b, d |
| Difference Between<br>Any 2 Parts                         |                  | _    | _    | 0.9  |       |                         | $V_{CC} = 5.0V,$                                                                | $I_{THHL} = 1.5V$ ,                                 |                      |         |
| Common Mode<br>Transient Immunity at<br>Logic High Output | CM <sub>H</sub>  | 15   | 30   | _    | kV/µs | I <sub>F</sub> = 0 mA   | $V_{CM} = 1500$<br>$V_{CC} = 5 \text{ V, T}$                                    | $V_{p-p}, R_L = 1.9 \text{ k}\Omega,$<br>A = 25°C   | 16                   | е       |
| Common Mode<br>Transient Immunity at<br>Logic Low Output  | CM <sub>L</sub>  | 15   | 30   | _    | kV/µs | I <sub>F</sub> = 10 mA  |                                                                                 |                                                     |                      |         |
| Common Mode<br>Transient Immunity at<br>Logic High Output | CM <sub>H</sub>  | _    | 5    | _    | kV/µs | I <sub>F</sub> = 0 mA   | $V_{CM} = 1500 V_{p-p}, R_L = 10 k\Omega,$<br>$V_{CC} = 5 V, T_A = 25^{\circ}C$ |                                                     | 16                   | е       |
| Common Mode<br>Transient Immunity at<br>Logic Low Output  | CM <sub>L</sub>  | _    | 5    | _    | kV/µs | I <sub>F</sub> = 1.5 mA |                                                                                 |                                                     |                      |         |

- a. Use of a  $0.1-\mu F$  bypass capacitor connected between pins 5 and 8 is recommended.
- b. The 1.9-k $\Omega$  load represents one TTL unit load of 1.6 mA and the 5.6-k $\Omega$  pull-up resistor.
- c. Pulse Width Distortion (PWD) is defined as  $|t_{PHL} t_{PLH}|$  for any given device.
- d. The difference between  $t_{\mbox{\scriptsize PLH}}$  and  $t_{\mbox{\scriptsize PHL}}$  between any two parts under the same test condition.
- e. Common transient immunity in a Logic High level is the maximum tolerable (positive)  $dV_{CM}/dt$  on the rising edge of the common mode pulse,  $V_{CM}$ , to assure that the output will remain in a Logic High state (that is,  $V_O > 2.0V$ ). Common mode transient immunity in a Logic Low level is the maximum tolerable (negative)  $dV_{CM}/dt$  on the falling edge of the common mode pulse signal,  $V_{CM}$  to assure that the output will remain in a Logic Low state (that is,  $V_O < 0.8 \ V$ ).

# **Package Characteristics**

| Parameter                                             | Symbol           | Min. | Тур.             | Max. | Units  | Test Conditions                                  | Figure | Note |
|-------------------------------------------------------|------------------|------|------------------|------|--------|--------------------------------------------------|--------|------|
| Input-Output Momentary Withstand Voltage <sup>a</sup> | V <sub>ISO</sub> | 5000 | _                | _    | 1 (11) | RH ≤ 50%, t = 1 minute,<br>T <sub>A</sub> = 25°C |        | b, c |
| Input-Output Resistance                               | R <sub>I-O</sub> | _    | 10 <sup>14</sup> |      | Ω      | V <sub>I-O</sub> = 500 Vdc                       |        | b    |
| Input-Output Capacitance                              | C <sub>I-O</sub> | _    | 0.6              | _    | pF     | f = 1 MHz, V <sub>I-O</sub> = 0 Vdc              |        | b    |

- a. The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating.
- b. The device is considered a two terminal device: pins 1, 2, 3, and 4 shorted together, and pins 5, 6, 7, and 8 are shorted together.
- c. In accordance with UL 1577, each optocoupler is proof-tested by applying an insulation test voltage  $\geq$  6000 V<sub>RMS</sub> for 1 second.

Figure 1: DC and Pulsed Transfer Characteristics



Figure 3: Input Current vs. Forward Voltage



Figure 5: Propagation Delay Time vs. Temperature.  $I_F$  = 10 mA,  $R_L$  = 1.9 k $\Omega$ ,  $C_L$  = 15 pF.



Figure 2: Current Transfer Ratio vs. Input Current.  $V_O = 0.4V$ ,  $V_{CC} = 5$  V,  $T_A = 25$ °C.



Figure 4: Current Transfer Ratio vs. Temperature



Figure 6: Propagation Delay Time vs. Temperature.  $I_F$  = 10 mA,  $R_L$  = 20 k $\Omega$ ,  $C_L$  = 100 pF.



Figure 7: Propagation Delay Time vs. Load Resistance



Figure 9: Propagation Delay Time vs. Input Current.  $R_L = 1.9 \text{ k}\Omega$ ,  $C_L = 15 \text{ pF}$ ,  $T_A = 25^{\circ}C$ .



Figure 11: Propagation Delay Time vs. Input Current.  $R_L = 10 \text{ k}\Omega$ ,  $C_L = 15 \text{ pF}$ ,  $T_A = 25^{\circ}\text{C}$ .



Figure 8: Propagation Delay Time vs. Load Resistance



Figure 10: Propagation Delay Time vs. Input Current.  $R_L$  = 20 k $\Omega$ ,  $C_L$  = 15 pF,  $T_A$  = 25°C.



Figure 12: Propagation Delay Time vs. Input Current.  $R_L = 27 \text{ k}\Omega$ ,  $C_L = 15 \text{ pF}$ ,  $T_A = 25^{\circ}\text{C}$ .



Figure 13: Logic High Output Current vs Supply Voltage



Figure 14: Logic High Output Current vs Temperature



Figure 15: Switching Test Circuit





Figure 16: Test Circuit for Transient Immunity and Typical Waveforms





#### **Thermal Resistance Model for ACPL-K43T**

The diagram of ACPL-K43T for measurement is shown in Figure 17. Here, one die is heated first and the temperatures of all the dice are recorded after thermal equilibrium is reached. Then, the second die is heated and all the dice temperatures are recorded. With the known ambient temperature, the die junction temperature and power dissipation, the thermal resistance can be calculated. The thermal resistance calculation can be cast in matrix form. This yields a 2 by 2 matrix for the case of two heat sources.

$$\begin{array}{c|cccc} R_{11} & R_{12} & & & P_1 \\ R_{21} & R_{22} & & & P_2 \end{array} = \begin{array}{c|cccc} \Delta T_1 \\ \Delta T_2 \end{array}$$

Figure 17: Diagram of ACPL-K43T for Measurement



R<sub>11</sub> : Thermal Resistance of Die1 due to heating of Die1 (°C/W)
R<sub>12</sub> : Thermal Resistance of Die1 due to heating of Die2 (°C/W)
R<sub>21</sub> : Thermal Resistance of Die2 due to heating of Die1 (°C/W)
R<sub>22</sub> : Thermal Resistance of Die2 due to heating of Die2 (°C/W)

P<sub>1</sub> : Power dissipation of Die1 (W)P<sub>2</sub> : Power dissipation of Die2 (W)

T<sub>1</sub> : Junction temperature of Die1 due to heat from all dice (°C)
 T<sub>2</sub> : Junction temperature of Die2 due to heat from all dice (°C)

T<sub>a</sub> : Ambient temperature (°C)

 $\Delta T_1$ : Temperature difference between Die1 junction and ambient (°C)  $\Delta T_2$ : Temperature deference between Die2 junction and ambient (°C)

$$T_1 = (R_{11} \times P_1 + R_{12} \times P_2) + T_a$$
  
 $T_2 = (R_{21} \times P_1 + R_{22} \times P_2) + T_a$ 

Measurement data on a low K board:

$$R_{11} = 160$$
°C/W,  $R_{12} = R_{21} = 74$ °C/W,  $R_{22} = 115$ °C/W

## **Thermal Resistance Model for ACPL-K44T**

The diagram of ACPL-K44T for measurement is shown in Figure 18. Here, one die is heated first and the temperatures of all the dice are recorded after thermal equilibrium is reached. Then, the second, third, and fourth die are heated and all the dice temperatures are recorded. With the known ambient temperature, the die junction temperature and power dissipation, the thermal resistance can be calculated. The thermal resistance calculation can be cast in matrix form. This yields a 4 by 4 matrix for the case of two heat sources.

Figure 18: Diagram of ACPL-K44T for Measurement



: Thermal Resistance of Die1 due to heating of Die1 (°C/W)  $R_{11}$ : Thermal Resistance of Die1 due to heating of Die2 (°C/W) R<sub>12</sub> : Thermal Resistance of Die1 due to heating of Die3 (°C/W)  $R_{13}$ R<sub>14</sub> : Thermal Resistance of Die1 due to heating of Die4 (°C/W) : Thermal Resistance of Die2 due to heating of Die1 (°C/W)  $R_{21}$ : Thermal Resistance of Die2 due to heating of Die2 (°C/W)  $R_{22}$ : Thermal Resistance of Die2 due to heating of Die3 (°C/W)  $R_{23}$ : Thermal Resistance of Die2 due to heating of Die4 (°C/W)  $R_{24}$ : Thermal Resistance of Die3 due to heating of Die1 (°C/W)  $R_{31}$ : Thermal Resistance of Die3 due to heating of Die2 (°C/W)  $R_{32}$ : Thermal Resistance of Die3 due to heating of Die3 (°C/W)  $R_{33}$ : Thermal Resistance of Die3 due to heating of Die4 (°C/W)  $R_{34}$ : Thermal Resistance of Die4 due to heating of Die1 (°C/W)  $R_{41}$ : Thermal Resistance of Die4 due to heating of Die2 (°C/W)  $R_{42}$ : Thermal Resistance of Die4 due to heating of Die3 (°C/W)  $R_{43}$ : Thermal Resistance of Die4 due to heating of Die4 (°C/W)  $R_{44}$ 

P<sub>1</sub> : Power dissipation of Die1 (W)
 P<sub>2</sub> : Power dissipation of Die2 (W)
 P<sub>3</sub> : Power dissipation of Die3 (W)
 P<sub>4</sub> : Power dissipation of Die4 (W)

T<sub>1</sub> : Junction temperature of Die1 due to heat from all dice (°C)
 T<sub>2</sub> : Junction temperature of Die2 due to heat from all dice (°C)
 T<sub>3</sub> : Junction temperature of Die3 due to heat from all dice (°C)

 $\mathsf{T}_4$  : Junction temperature of Die4 due to heat from all dice (°C)

T<sub>a</sub> : Ambient temperature (°C)

 $\begin{array}{lll} \Delta T_1 & : \text{Temperature difference between Die1 junction and ambient (°C)} \\ \Delta T_2 & : \text{Temperature deference between Die2 junction and ambient (°C)} \\ \Delta T_3 & : \text{Temperature difference between Die3 junction and ambient (°C)} \\ \Delta T_4 & : \text{Temperature deference between Die4 junction and ambient (°C)} \\ \end{array}$ 

$$T_1 = (R_{11} \times P_1 + R_{12} \times P_2 + R_{13} \times P_3 + R_{14} \times P_4) + T_a - (1)$$

$$T_2 = (R_{21} \times P_1 + R_{22} \times P_2 + R_{23} \times P_3 + R_{24} \times P_4) + T_a - (2)$$

$$T_3 = (R_{31} \times P_1 + R_{32} \times P_2 + R_{33} \times P_3 + R_{34} \times P_4) + T_a - (3)$$

$$T_4 = (R_{41} \times P_1 + R_{42} \times P_2 + R_{43} \times P_3 + R_{44} \times P_4) + T_a - (4)$$

#### Measurement data on a low K board:

| R <sub>11</sub> | R <sub>12</sub> | R <sub>13</sub> | R <sub>14</sub> | R <sub>21</sub> | R <sub>22</sub> | R <sub>23</sub> | R <sub>24</sub> | R <sub>31</sub> | R <sub>32</sub> | R <sub>33</sub> | R <sub>34</sub> | R <sub>41</sub> | R <sub>42</sub> | R <sub>43</sub> | R <sub>44</sub> |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| 160             | 76              | 76              | 76              | 76              | 115             | 76              | 76              | 76              | 76              | 160             | 76              | 76              | 76              | 76              | 115             |

Broadcom, the pulse logo, Connecting everything, Avago Technologies, Avago, the A logo, and R<sup>2</sup>Coupler are among the trademarks of Broadcom and/or its affiliates in the United States, certain other countries, and/or the EU.

Copyright © 2012–2018 Broadcom. All Rights Reserved.

The term "Broadcom" refers to Broadcom Inc. and/or its subsidiaries. For more information, please visit www.broadcom.com.

Broadcom reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design. Information furnished by Broadcom is believed to be accurate and reliable. However, Broadcom does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.



