

#### **FEATURES**

- Controlled Baseline
  - One Assembly/Test Site, One Fabrication Site
- Extended Temperature Performance of –40°C to 125°C and –55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree (1)
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Operates From 2 V to 3.6 V
- Inputs Accept Voltages to 5.5 V
- Max t<sub>pd</sub> of 7.5 ns at 3.3 V
- (1) Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

- Typical V<sub>OLP</sub> (Output Ground Bounce)
   <0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot)
   >2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Supports Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V V<sub>CC</sub>)
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation

#### **DB, DW OR PW PACKAGE** (TOP VIEW) 20 VCC OE [ 1Q [ 19 8Q 1D 🛮 3 18 8D 2D ∏ 17 7D 2Q 🛮 5 16 7Q 3Q ∏ 6 15 ¶ 6Q 3D [ 14 6D 4D **1**8 13 5D 4Q 9 12∏ 5Q GND ∏ 10 11 ∏ LE

# **DESCRIPTION/ORDERING INFORMATION**

The SN74LVC373A octal transparent D-type latch is designed for 2.7-V to 3.6-V  $V_{CC}$  operation.

While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs.

A buffered output-enable  $(\overline{OE})$  input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.

OE does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

The SN74LVC373A is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

#### ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> |              | T <sub>A</sub> PACKAGE <sup>(2)</sup> ORDERABLE PART NUMBER |         | TOP-SIDE MARKING |
|----------------|------------------------|--------------|-------------------------------------------------------------|---------|------------------|
| −40°C to 125°C | SOIC - DW              | Reel of 2000 | SN74LVC373AQDWREP                                           | C373AEP |                  |
| -40 C to 125 C | TSSOP – PW             | Reel of 2000 | SN74LVC373AQPWREP                                           | C373AEP |                  |
| –55°C to 125°C | SSOP - DB              | Reel of 2000 | SN74LVC373AMDBREP                                           | C373AEP |                  |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.
- (2) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SCAS737C-NOVEMBER 2003-REVISED MARCH 2007



# **DESCRIPTION/ORDERING INFORMATION (CONTINUED)**

To ensure the high-impedance state during power up or power down,  $\overline{\text{OE}}$  should be tied to  $V_{\text{CC}}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment.

# FUNCTION TABLE (each latch)

|    | OUTPUT |   |       |
|----|--------|---|-------|
| ŌĒ | LE     | D | Q     |
| L  | Н      | Н | Н     |
| L  | Н      | L | L     |
| L  | L      | X | $Q_0$ |
| Н  | X      | X | Z     |

# **LOGIC DIAGRAM (POSITIVE LOGIC)**



To Seven Other Channels

# SN74LVC373A-EP OCTAL TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS

SCAS737C-NOVEMBER 2003-REVISED MARCH 2007

# **Absolute Maximum Ratings**(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                                                    |                                           | MIN  | MAX                   | UNIT |
|------------------|----------------------------------------------------|-------------------------------------------|------|-----------------------|------|
| $V_{CC}$         | Supply voltage range                               |                                           | -0.5 | 6.5                   | V    |
| $V_{I}$          | Input voltage range (2)                            |                                           | -0.5 | 6.5                   | V    |
| Vo               | Voltage range applied to any output in the high-im | pedance or power-off state <sup>(2)</sup> | -0.5 | 6.5                   | V    |
| Vo               | Voltage range applied to any output in the high or | low state <sup>(2)(3)</sup>               | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| $I_{IK}$         | Input clamp current                                | V <sub>I</sub> < 0                        |      | -50                   | mA   |
| I <sub>OK</sub>  | Output clamp current                               | V <sub>O</sub> < 0                        |      | -50                   | mA   |
| Io               | Continuous output current                          |                                           |      | ±50                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND  |                                           |      | ±100                  | mA   |
|                  |                                                    | DB package                                |      | 120                   |      |
| $\theta_{JA}$    | Package thermal impedance <sup>(4)</sup>           | DW package                                |      | 58                    | °C/W |
|                  |                                                    | PW package                                |      | 83                    |      |
| T <sub>stg</sub> | Storage temperature range <sup>(5)</sup>           |                                           | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

(3) The value of V<sub>CC</sub> is provided in the recommended operating conditions table.

(4) The package thermal impedance is calculated in accordance with JESD 51-7.

# Recommended Operating Conditions<sup>(1)</sup>

|                 |                                    |                                            | MIN | MAX      | UNIT |
|-----------------|------------------------------------|--------------------------------------------|-----|----------|------|
| \/              | Cumply yeltogo                     | Operating                                  | 2   | 3.6      | V    |
| $V_{CC}$        | Supply voltage                     | Data retention only                        | 1.5 |          | V    |
| $V_{IH}$        | High-level input voltage           | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2   |          | V    |
| $V_{IL}$        | Low-level input voltage            | V <sub>CC</sub> = 2.7 V to 3.6 V           |     | 0.8      | V    |
| VI              | Input voltage                      |                                            | 0   | 5.5      | V    |
| \/              | Output voltage                     | High or low state                          | 0   | $V_{CC}$ | V    |
| Vo              | Output voltage                     | 3-state                                    | 0   | 5.5      | V    |
|                 | Lligh lovel output ourrent         | $V_{CC} = 2.7 \text{ V}$                   |     | -12      | A    |
| I <sub>OH</sub> | High-level output current          | V <sub>CC</sub> = 3 V                      |     | -24      | mA   |
|                 | Low lovel output ourrent           | V <sub>CC</sub> = 2.7 V                    |     | 12       | mA   |
| I <sub>OL</sub> | Low-level output current           | V <sub>CC</sub> = 3 V                      |     | 24       | IIIA |
| Δt/Δν           | Input transition rise or fall rate |                                            |     | 10       | ns/V |
| _               | Operating free air temperature     | Q suffix                                   | -40 | 125      | °C   |
| $T_A$           | Operating free-air temperature     | M suffix                                   | -55 | 125      | ٠.   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

<sup>(5)</sup> Long-term high-temperature storage and/or extended use at maximum recommended operating conditions may result in a reduction of overall device life. See http://www.ti.com/ep\_quality for additional information on enhanced plastic packaging.

# SN74LVC373A-EP **OCTAL TRANSPARENT D-TYPE LATCH** WITH 3-STATE OUTPUTS

SCAS737C-NOVEMBER 2003-REVISED MARCH 2007



### **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS                                                                                 | V <sub>cc</sub> | MIN            | TYP <sup>(1)</sup> | MAX  | UNIT |
|-----------------|-------------------------------------------------------------------------------------------------|-----------------|----------------|--------------------|------|------|
|                 | $I_{OH} = -100 \mu\text{A}$                                                                     | 2.7 V to 3.6 V  | $V_{CC} - 0.2$ |                    |      |      |
| V               | 12 m                                                                                            | 2.7 V           | 2.2            |                    |      | V    |
| V <sub>OH</sub> | $I_{OH} = -12 \text{ mA}$                                                                       | 3 V             | 2.4            |                    |      | V    |
|                 | $I_{OH} = -24 \text{ mA}$                                                                       | 3 V             | 2.2            |                    |      |      |
|                 | $I_{OL} = 100 \mu A$                                                                            | 2.7 V to 3.6 V  |                |                    | 0.2  |      |
| V <sub>OL</sub> | I <sub>OL</sub> = 12 mA                                                                         | 2.7 V           |                |                    | 0.4  | V    |
|                 | I <sub>OL</sub> = 24 mA                                                                         | 3 V             |                |                    | 0.55 |      |
| I <sub>I</sub>  | V <sub>I</sub> = 0 to 5.5 V                                                                     | 3.6 V           |                |                    | ±5   | μΑ   |
| I <sub>OZ</sub> | $V_0 = 0 \text{ to } 5.5 \text{ V}$                                                             | 3.6 V           |                |                    | ±15  | μΑ   |
|                 | $V_I = V_{CC}$ or GND, $I_O = 0$                                                                | 3.6 V           |                |                    | 10   | ^    |
| I <sub>CC</sub> | $3.6 \text{ V} \le \text{V}_{\text{I}} \le 5.5 \text{ V}^{(2)}, \qquad \text{I}_{\text{O}} = 0$ | 3.0 V           |                |                    | 10   | μΑ   |
| $\Delta I_{CC}$ | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND                                  | 2.7 V to 3.6 V  |                |                    | 500  | μΑ   |
| C <sub>i</sub>  | $V_I = V_{CC}$ or GND                                                                           | 3.3 V           |                | 4                  | 12   | pF   |
| Co              | $V_O = V_{CC}$ or GND                                                                           | 3.3 V           |                | 5.5                | 12   | pF   |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C. (2) This applies in the disabled state only.

# **Timing Requirements**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

|                 |                             | Vo | <sub>CC</sub> = 2 | .7 V | V <sub>CC</sub> = 3<br>± 0.3 | UNIT |    |
|-----------------|-----------------------------|----|-------------------|------|------------------------------|------|----|
|                 |                             | М  | IIN               | MAX  | MIN                          | MAX  |    |
| t <sub>w</sub>  | Pulse duration, LE high     | 3  | 3.3               |      | 3.3                          |      | ns |
| t <sub>su</sub> | Setup time, data before LE↓ |    | 2                 |      | 2                            |      | ns |
| t <sub>h</sub>  | Hold time, data after LE↓   |    | 2                 |      | 2                            |      | ns |

# **Switching Characteristics**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 2.7 V | V <sub>CC</sub> = 3<br>± 0.3 | 3.3 V<br>5 V | UNIT |
|------------------|-----------------|----------------|-------------------------|------------------------------|--------------|------|
|                  | (INFOT)         | (001701)       | MIN MAX                 | MIN                          | MAX          |      |
|                  | D               | 0              | 8.5                     | 1                            | 7.5          | 20   |
| <sup>I</sup> pd  | LE              | Q              | 9.5                     | 1                            | 8.5          | ns   |
| t <sub>en</sub>  | ŌĒ              | Q              | 8.7                     | 1                            | 7.7          | ns   |
| t <sub>dis</sub> | ŌĒ              | Q              | 8                       | 0.5                          | 7            | ns   |

# **Operating Characteristics**

 $T_A = 25^{\circ}C$ 

|          | PARAMETER                               |                  |            | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V<br>TYP | UNIT |
|----------|-----------------------------------------|------------------|------------|-------------------------|--------------------------------|------|
| _        | Dower discination conscitance per letch | Outputs enabled  | f = 10 MHz | (1)                     | 46                             | pF   |
| $C_{pd}$ | Power dissipation capacitance per latch | Outputs disabled | I = IU MHZ | (1)                     | 3                              | pΕ   |

<sup>(1)</sup> This information was not available at the time of publication.



## PARAMETER MEASUREMENT INFORMATION



| TEST                               | S1                |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

| .,                | INF   | PUTS                           | .,             | V                 | •     |                | .,           |
|-------------------|-------|--------------------------------|----------------|-------------------|-------|----------------|--------------|
| V <sub>CC</sub>   | VI    | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub> | V <sub>LOAD</sub> | CL    | R <sub>L</sub> | $V_{\Delta}$ |
| 2.7 V             | 2.7 V | ≤2.5 ns                        | 1.5 V          | 6 V               | 50 pF | 500 Ω          | 0.3 V        |
| 3.3 V $\pm$ 0.3 V | 2.7 V | ≤2.5 ns                        | 1.5 V          | 6 V               | 50 pF | 500 Ω          | 0.3 V        |



- NOTES: A. C<sub>I</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{O} = 50 \Omega$ .
  - D. The outputs are measured one at a time, with one transition per measurement.
  - E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
  - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
  - G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
  - H. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms

www.ti.com 20-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| SN74LVC373AMDBREP     | Active | Production    | SSOP (DB)   20  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | C373AEP      |
| SN74LVC373AQPWREP     | Active | Production    | TSSOP (PW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C373AEP      |
| V62/04662-01YE        | Active | Production    | TSSOP (PW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | C373AEP      |
| V62/04662-02ZE        | Active | Production    | SSOP (DB)   20  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | C373AEP      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LVC373A-EP:

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# PACKAGE OPTION ADDENDUM

www.ti.com 20-May-2025

● Catalog : SN74LVC373A

■ Military : SN54LVC373A

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

• Military - QML certified for Military and Defense Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LVC373AMDBREP | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LVC373AQPWREP | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |

www.ti.com 24-Jul-2025



## \*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVC373AMDBREP | SSOP         | DB              | 20   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74LVC373AQPWREP | TSSOP        | PW              | 20   | 2000 | 353.0       | 353.0      | 32.0        |





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated