

### SY89809L

# 3.3V 1:9 High-Performance, Low-Voltage Bus Clock Driver

## **General Description**

The SY89809L is a High-Performance Bus Clock Driver with 9 differential HSTL (High-Speed Transceiver Logic) output pairs. The part is designed for use in low-voltage (3.3V/1.8V) applications, which require a large number of outputs to drive precisely aligned, ultra-low skew signals to their destination. The input is multiplexed from either HSTL or LVPECL (Low-Voltage Positive-Emitter-Coupled Logic) by the CLK\_SEL pin. The Output Enable (OE) is synchronous so that the outputs will only be enabled/disabled when they are already in the LOW state. This avoids any chance of generating a runt clock pulse when the device is enabled/disabled as can happen with an asynchronous control.

The SY89809L features low pin-to-pin skew (50ps max.) and low part-to-part skew (200ps max.)—performance previously unachievable in a standard product having such a high number of outputs. The SY89809L is available in a single space saving package, enabling a lower overall cost solution.

Datasheets and support documentation can be found on Micrel's web site at: www.micrel.com.

# Logic Symbol



Precision Edge®

### **Features**

- 3.3V core supply, 1.8V output supply for reduced power
- LVPECL and HSTL inputs
- 9 differential HSTL (low-voltage swing) output pairs
- HSTL outputs drive  $50\Omega$ -to-ground with no offset voltage
- 500MHz maximum clock frequency
- Low part-to-part skew (200ps max.)
- Low pin-to-pin skew (50ps max.)
- · Available in 32-pin TQFP

### **Applications**

- High-performance PCs
- Workstations
- · Parallel processor-based systems
- · Other high-performance computing
- Communications

| Level        | Direction | Signal                  |
|--------------|-----------|-------------------------|
| HSTL         | Input     | HSTL_CLK, /HSTL_CLK     |
| HSTL         | Output    | Q0 – Q8, /Q0 – /Q8      |
| LVPECL       | Input     | LVPECL_CLK, /LVPECL_CLK |
| LVCMOS/LVTTL | Input     | CLK_SEL, OE             |

**Table 1. Signal Groups** 

| OE <sup>(1)</sup> | CLK_SEL | Q0 – Q8    | /Q0 – /Q8   |
|-------------------|---------|------------|-------------|
| 0                 | 0       | LOW        | HIGH        |
| 0                 | 1       | LOW        | HIGH        |
| 1                 | 0       | HSTL_CLK   | /HSTL_CLK   |
| 1                 | 1       | LVPECL CLK | /LVPECL CLK |

Table 2. Truth Table

### Note:

 The OE (output enable) signal is synchronized with the low level of the HSTL\_CLK and LVPECL\_CLK signal.

Precision Edge is a registered trademark of Micrel, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

# Ordering Information<sup>(1)</sup>

| Part Number                    | Package<br>Type | Operating<br>Range | Package Marking                            | Lead<br>Finish    |
|--------------------------------|-----------------|--------------------|--------------------------------------------|-------------------|
| SY89809LTC                     | T32-1           | Commercial         | SY89809LTC                                 | Sn-Pb             |
| SY89809LTCTR <sup>(2)</sup>    | T32-1           | Commercial         | SY89809LTC                                 | Sn-Pb             |
| SY89809LTH <sup>(3)</sup>      | T32-1           | Commercial         | SY89809LTH with Pb-Free bar-line indicator | NiPdAu<br>Pb-Free |
| SY89809LTHTR <sup>(2, 3)</sup> | T32-1           | Commercial         | SY89809LTH with Pb-Free bar-line indicator | NiPdAu<br>Pb-Free |

#### Notes:

- 1. Contact factory for die availability. Dice are guaranteed at  $T_A = 25$ °C, DC Electricals only.
- 2. Tape and Reel.
- 3. Pb-Free package is recommended for new designs.

# **Pin Configuration**



# **Pin Description**

| Pin Number                               | Pin Name                   | Туре                | Pin Function                                                                                                                                                                                                                                                                       |
|------------------------------------------|----------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2, 3                                     | HSTL_CLK,<br>/HSTL_CLK     | HSTL Input          | Differential input: This HSTL input can be selected by CLK_SEL. If it is not used, it can be left floating. This produces a LOW at the output. If driven by an HSTL driver, an external $50\Omega$ to ground termination is required at the input.                                 |
| 5, 6                                     | LVPECL_CLK,<br>/LVPECL_CLK | LVPECL<br>Input     | Differential input: This LVPECL input can be selected by CLK_SEL. If it is not used, it can be left floating. This produces a LOW at the output (internal $75k\Omega$ pull-downs).                                                                                                 |
| 4                                        | CLK_SEL                    | LVTTL Input         | Selected HSTL_CLK input when LOW and LVPECL_CLK output when HIGH. 11k $\Omega$ pull-up.                                                                                                                                                                                            |
| 8                                        | OE                         | LVTTL Input         | Single-ended input: This LVTTL input disables and enables the Q0-Q8 output pairs. It is internally synchronized to prevent glitching of the Q0-Q8 output pairs. It is internally connected to a 11k $\Omega$ pull-up resistor and will default to a logic HIGH state if left open. |
| 31, 29, 27,<br>23, 21, 19,<br>15, 13, 11 | Q0 – Q8                    | HSTL Output         | Differential clock outputs from HSTL_CLK when CLK_SEL = LOW and LVPECL outputs when CLK_SEL = HIGH. HSTL outputs must be terminated with 50 $\Omega$ to GND. Q0-Q8 outputs are static LOW when OE = LOW. Unused output pairs may be left floating.                                 |
| 30, 28, 26,<br>22, 20, 18,<br>14, 12, 10 | /Q0 – /Q8                  | HSTL Output         | Differential clock outputs from HSTL_CLK when CLK_SEL = LOW and LVPECL outputs when CLK_SEL = HIGH. HSTL outputs must be terminated with $50\Omega$ to GND. /Q0-/Q8 outputs are static HIGH when OE = LOW. Unused output pairs may be left floating.                               |
| 1                                        | VCCI                       | VCC Core<br>Power   | Core $V_{CC}$ connected to 3.3V supply. Bypass with 0.1 $\mu$ F in parallel with 0.01 $\mu$ F low ESR capacitors as close to $V_{CCI}$ pin as possible.                                                                                                                            |
| 9, 16, 17,<br>24, 25, 32                 | VCCO                       | VCC Output<br>Power | Output Buffer VCC connected to 1.8V supply. Bypass with $0.1\mu F$ in parallel with $0.01\mu F$ low ESR capacitors as close to $V_{\text{CCO}}$ pins as possible. All $V_{\text{CCO}}$ pins should be connected together on the PCB.                                               |
| 7                                        | GND                        | Ground              | Ground.                                                                                                                                                                                                                                                                            |

# **Absolute Maximum Ratings**(1)

### 

# Operating Ratings<sup>(2)</sup>

| Supply Voltage                        |                |
|---------------------------------------|----------------|
| (V <sub>CCI</sub> )                   | +3.0V to +3.6V |
| (V <sub>CCO</sub> )                   | +1.6V to +2.0V |
| Ambient Temperature (T <sub>A</sub> ) | 0°C to +85°C   |
| Package Thermal Resistance            |                |
| $TQFP(\theta_{JA})$                   |                |
| -Still-Air                            | 50°C/W         |
| –500lfpm                              | 42°C/W         |
| TQFP (θ <sub>IC</sub> )               | 20°C/W         |

### **DC Electrical Characteristics**

 $T_A = 0$ °C to +85°C, unless noted.

### **Power Supply**

| Symbol           | Parameter              | Condition | Min | Тур | Max | Units |
|------------------|------------------------|-----------|-----|-----|-----|-------|
| V <sub>CCI</sub> | V <sub>CC</sub> Core   |           | 3.0 | 3.3 | 3.6 | V     |
| V <sub>CCO</sub> | V <sub>CC</sub> Output |           | 1.6 | 1.8 | 2.0 | V     |
| I <sub>CCI</sub> | I <sub>CC</sub> Core   |           |     | 115 | 140 | mA    |

#### **HSTL**

| Symbol          | Parameter                          | Condition | Min                 | Тур | Max                 | Units |
|-----------------|------------------------------------|-----------|---------------------|-----|---------------------|-------|
| V <sub>OH</sub> | Output HIGH Voltage <sup>(3)</sup> |           | 1.0                 |     | 1.2                 | V     |
| V <sub>OL</sub> | Output LOW Voltage <sup>(3)</sup>  |           | 0.2                 |     | 0.4                 | V     |
| V <sub>IH</sub> | Input HIGH Voltage                 |           | V <sub>X</sub> +0.1 |     | 1.6                 | V     |
| V <sub>IL</sub> | Input LOW Voltage                  |           | -0.3                |     | V <sub>X</sub> –0.1 | V     |
| V <sub>X</sub>  | Input Crossover Voltage            |           | 0.68                |     | 0.9                 | V     |
| I <sub>IH</sub> | Input HIGH Current                 |           | +20                 |     | -350                | μΑ    |
| I <sub>IL</sub> | Input LOW Current                  |           |                     |     | -500                | μΑ    |

### **LVPECL**

| Symbol          | Parameter          | Condition | Min                     | Тур | Max                     | Units |
|-----------------|--------------------|-----------|-------------------------|-----|-------------------------|-------|
| V <sub>IH</sub> | Input HIGH Voltage |           | V <sub>CCI</sub> -1.165 |     | V <sub>CCI</sub> -0.880 | V     |
| V <sub>IL</sub> | Input LOW Voltage  |           | V <sub>CCI</sub> -1.810 |     | V <sub>CCI</sub> -1.475 | V     |
| I <sub>IH</sub> | Input HIGH Current |           |                         |     | +150                    | μA    |
| I <sub>IL</sub> | Input LOW Current  |           | 0.5                     |     |                         | μΑ    |

### LVCMOS/LVTTL

| Symbol          | Parameter          | Condition | Min | Тур | Max  | Units |
|-----------------|--------------------|-----------|-----|-----|------|-------|
| V <sub>IH</sub> | Input HIGH Voltage |           | 2.0 |     |      | V     |
| V <sub>IL</sub> | Input LOW Voltage  |           |     |     | 0.8  | V     |
| I <sub>IH</sub> | Input HIGH Current |           | +20 |     | -250 | μΑ    |
| I <sub>IL</sub> | Input LOW Current  |           |     |     | -600 | μA    |

#### Notes:

- 1. Exceeding the absolute maximum rating may damage the device.
- 2. The device is not guaranteed to function outside its operating rating.
- Outputs loaded with 50Ω to ground.

# AC Electrical Characteristics<sup>(4)</sup>

 $T_A = 0$ °C to +85°C, unless noted.

| Symbol                          | Parameter                                       | Condition            | Min  | Тур   | Max  | Units |
|---------------------------------|-------------------------------------------------|----------------------|------|-------|------|-------|
| t <sub>PD</sub>                 | Propagation Delay <sup>(5)</sup>                |                      | 825  | 1050  | 1275 | ps    |
| f <sub>MAX</sub>                | Maximum Operating Frequency <sup>(6)</sup>      |                      | 500  |       |      | MHz   |
| t <sub>SKEW</sub>               | Within-Device Skew <sup>(7)</sup>               |                      |      |       | 50   | ps    |
| t <sub>SKPP</sub>               | Part-to-Part Skew <sup>(8)</sup>                |                      |      |       | 200  | ps    |
| t <sub>JITTER</sub>             | Phase Noise(RMS)                                | 12kHz-20MHz @ 500MHz |      | 0.241 | 1    | ps    |
|                                 |                                                 | See Figure 3         |      |       |      |       |
| V <sub>PP</sub>                 | Minimum Input Swing <sup>(9)</sup> LVPECL_CLK   |                      | 600  |       |      | mV    |
| $V_{CMR}$                       | Common Mode Range <sup>(10)</sup><br>LVPECL_CLK |                      | -1.5 |       | -0.4 | V     |
| ts                              | OE Set-Up Time <sup>(11)</sup>                  |                      | 1.0  |       |      | ns    |
| t <sub>H</sub>                  | OE Hold Time                                    |                      | 0.5  |       |      | ns    |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time<br>(20% to 80%)           |                      | 300  |       | 650  | ps    |

#### Notes:

- 4. Outputs loaded with 50Ω to ground. Airflow  $\ge 300$ lfpm.
- 5. Differential propagation delay is defined as the delay from the crossing point of the differential input signals to the crossing point of the differential output signals.
- 6. Output swing greater than 450mV.
- 7. The within-device skew is defined as the worst-case difference between any two similar delay paths within a single device operating at the same voltage and temperature.
- 8. The part-to-part skew is defined as the absolute worst-case difference between any two delay paths on any two devices operating at the same voltage and temperature.
- 9. The V<sub>PP</sub>(min) is defined as the minimum input differential voltage which will cause no increase in the propagation delay.
- 10. V<sub>CMR</sub> is defined as the range within which the VIH level may vary with the device still meeting the propagation delay specification. The numbers in the table are referenced to V<sub>CCI</sub>. The VIL level must be such that the peak-to-peak voltage is less than 1.0V and greater than or equal to V<sub>PP</sub>(min).
- 11. OE set-up time is defined with respect to the rising edge of the clock. OE HIGH-to-LOW transition ensures outputs remain disabled during the next clock cycle.

# **Output Waveforms**



Figure 1. 100MHz Output Waveform



Figure 2. 300MHz Output Waveform



Figure 4. Phase Noise Plot

SY89809L Micrel, Inc.

### **Package Information**





SIDE VIEW



BOTTOM VIEW



DETAIL "A"

DIMENSIONS ARE IN MM[INCHES].

CONTROLLING DIMENSION: MM.

DIMENSION DOES NOT INCLUDE MOLD FLASH OR PROTRUSIONS, EITHER OF WHICH SHALL NOT EXCEED 0.254 [0.010].

LEAD DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION.

MAXIMUM AND MINIMUM SPECIFICATIONS ARE INDICATED AS FOLLOWS: MAX/MIN.

THESE DIMENSIONS TO BE DETERMINED AT DATUM PLANE —H—

PACKAGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENSIONS AND TOP OF PACKAGE WILL NOT OVERHANG BOTTOM OF PACKAGE.

32-Pin TQFP (T32-1)

### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2005 Micrel, Incorporated.