

### MIC5162

Dual Regulator Controller for DDR3 GDDR3/4/5 Memory and High-Speed Bus Termination

### **General Description**

The MIC5162 is a dual regulator controller designed for high speed bus termination. It offers a simple, low-cost JEDEC compliant solution for terminating high-speed, low-voltage digital buses (i.e. DDR, DDR2, DDR3, SCSI, GTL, SSTL, HSTL, LV-TTL, Rambus, LV-PECL, LV-ECL, etc).

The MIC5162 controls two external N-Channel MOSFETs to form two separate regulators. It operates by switching between either the high-side MOSFET or the low-side MOSFET depending upon whether the current is being sourced to the load or sunk by the regulator.

Designed to provide a universal solution for bus termination regardless of input voltage, output voltage, or load current. The desired MIC5162 output voltage can be programmed by forcing the reference voltage externally to desired voltage.

The MIC5162 operates from an input of 1.35V to 6V, with a second bias supply input required for operation. It is available in a tiny MSOP-10 package with operating junction temperature range of -40°C to +125°C.

Data sheets and support documentation can be found on Micrel's web site at: www.micrel.com.

#### **Features**

- Input voltage range: 1.35V to 6V
- Up to 7A V<sub>TT</sub> Current
- Tracking programmable output
- · Wide bandwidth
- Logic controlled enable input
- Requires minimal external components
- DDR, DDR2, DDR3, memory termination
- $-40^{\circ}$ C < T<sub>J</sub> <  $+125^{\circ}$ C
- JEDEC Compliant Bus Termination for SCSI, GTL, SSTL, HSTL, LV-TTL, Rambus, LV-PECL, LV-ECL, etc
- Tiny MSOP-10 package

### **Applications**

- · Desktop Computers
- · Notebook computers
- Communication systems
- · Video cards
- DDR/DDR2/DDR3 memory termination

## **Typical Application**





Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

March 2010 M9999-033110

# **Ordering Information**

| Part Number | Temperature Range | Package     | Lead Finish |
|-------------|-------------------|-------------|-------------|
| MIC5162YMM  | –40° to +125°C    | 10-Pin MSOP | Pb-Free     |

Note: MSOP is a Green RoHS compliant package. Lead finish is NiPdAu. Mold compound is Halogen Free.

# **Pin Configuration**



# **Pin Description**

| Pin Number | Pin Name | Pin Function                                                                                                                                                                                                                                                                     |
|------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | VCC      | Bias Supply Input. Apply 3V-6V to this input for internal bias to the controller.                                                                                                                                                                                                |
| 2          | EN       | Enable (Input): CMOS compatible input. Logic high = enable, logic low = shutdown. The enable pin can be tied directly to $V_{\text{DDQ}}$ or $V_{\text{CC}}$ for functionality. Do not float the enable pin. Floating this pin causes the enable to be in an undetermined state. |
| 3          | VDDQ     | Input Supply Voltage.                                                                                                                                                                                                                                                            |
| 4          | VREF     | Reference voltage equal to half of VDDQ. For internal use only.                                                                                                                                                                                                                  |
| 5          | GND      | Ground.                                                                                                                                                                                                                                                                          |
| 6          | FB       | Feedback input to the internal error amplifier.                                                                                                                                                                                                                                  |
| 7          | COMP     | Compensation (Output): Connect a capacitor and resistor from COMP pin to feedback pin for compensation of the internal control loop.                                                                                                                                             |
| 8          | LD       | Low-side drive: Connects to the Gate of the external low-side MOSFET.                                                                                                                                                                                                            |
| 9          | HD       | High-side drive: Connects to the Gate of the external high-side MOSFET.                                                                                                                                                                                                          |
| 10         | NC       | Not internally connected.                                                                                                                                                                                                                                                        |

# Absolute Maximum Ratings<sup>(1)</sup>

# Operating Ratings<sup>(2)</sup>

| Supply Voltage (V <sub>CC</sub> )                                  | 0.3V to +7V                                         |
|--------------------------------------------------------------------|-----------------------------------------------------|
| Supply Voltage (V <sub>DDQ</sub> )                                 | 0.3V to +7V                                         |
| Enable Input Voltage (V <sub>EN</sub> )                            | $-0.3V$ to $(V_{IN}+0.3V)$                          |
| Junction Temperature Range (T <sub>J</sub> )                       | $-40^{\circ}$ C < T <sub>J</sub> < $+125^{\circ}$ C |
| Lead Temperature (Soldering 10sec.).                               | 260°C                                               |
| Storage Temperature (T <sub>S</sub> )<br>ESD Rating <sup>(3)</sup> | 65°C to +150°C                                      |
| ESD Rating <sup>(3)</sup>                                          | +2kV                                                |

| Supply volt | age (v <sub>cc</sub> )  | 3V to 6V              |
|-------------|-------------------------|-----------------------|
| Supply Volt | age (V <sub>DDQ</sub> ) | 1.35V to 6V           |
|             |                         | 0V to V <sub>IN</sub> |
| Junction Th | ermal Resistance        |                       |
| MSOP-       | 10 (θ <sub>JA</sub> )   | 130.5°C/W             |
| MSOP-       | 10 (θ <sub>JC</sub> )   | 42.6°C/W              |
|             |                         |                       |

# **Electrical Characteristics**(4)

 $T_A$  = 25°C with  $V_{DDQ}$  = 2.5V;  $V_{CC}$  = 5V,  $V_{EN}$  =  $V_{CC}$ , **bold** values indicate -40°C  $\leq T_J \leq +125$ °C, unless otherwise specified. See test circuit 1 for test circuit configuration.

| Parameter                                          | Condition                                         | Min              | Тур          | Max               | Units                    |
|----------------------------------------------------|---------------------------------------------------|------------------|--------------|-------------------|--------------------------|
| V <sub>REF</sub> Voltage Accuracy                  |                                                   | -1%              | $0.5V_{DDQ}$ | +1%               | V                        |
| V <sub>TT</sub> Voltage Accuracy ( <b>Note 5</b> ) | Sourcing; 100mA to 3A                             | -5<br><b>-10</b> | 0.4          | +5<br><b>+10</b>  | mV<br>mV                 |
|                                                    | Sinking; -100mA to -3A                            | -5<br><b>-10</b> | 0.6          | +5<br><b>+10</b>  | mV<br>mV                 |
| Supply Current (I <sub>DDQ</sub> )                 | V <sub>EN</sub> = 1.2V (controller ON)<br>No Load |                  | 120          | 140<br><b>200</b> | μ <b>Α</b><br>μ <b>Α</b> |
| Supply Current (I <sub>CC</sub> )                  | No Load                                           |                  | 15           | 20<br><b>25</b>   | mA<br>mA                 |
| I <sub>CC</sub> Shutdown Current ( <b>Note 6</b> ) | V <sub>EN</sub> = 0.2V (controller OFF)           |                  | 10           | 35                | μA                       |
| Start-up Time (Note 7)                             | $V_{CC}$ = 5V external bias; $V_{EN}$ = $V_{IN}$  |                  | 8            | 15<br><b>30</b>   | μs<br>μs                 |
| Enable Input                                       |                                                   |                  |              |                   |                          |
| Enable Input Threshold                             | Regulator Enable                                  | 1.2              |              |                   | V                        |
| Enable input Threshold                             | Regulator Shutdown                                |                  |              | 0.3               | V                        |
| Enable Hysteresis                                  |                                                   |                  | 40           |                   | mV                       |
| Enable Pin Input Current                           | V <sub>IL</sub> < 0.2V (controller shutdown)      |                  | 0.01         |                   | μA                       |
| Enable Pin Input Current                           | V <sub>IH</sub> > 1.2V (controller enable)        |                  | 5.5          |                   | μA                       |
| Driver                                             |                                                   | ·                |              |                   | •                        |
| High Side Gate Drive Voltage                       | High Side MOSFET Fully ON                         | 4.8              | 4.97         |                   | V                        |
| riigii side Gale Drive vollage                     | High Side MOSFET Fully OFF                        |                  | 0.03         | 0.2               | V                        |
| Low Side Cate Drive Voltage                        | Low Side MOSFET Fully ON                          | 4.8              | 4.97         |                   | V                        |
| Low Side Gate Drive Voltage                        | Low Side MOSFET Fully OFF                         |                  | 0.03         | 0.2               | V                        |

#### Notes:

- 1. Exceeding the absolute maximum rating may damage the device.
- 2. The device is not guaranteed to function outside its operating rating.
- 3. Devices are ESD sensitive. Handling precautions recommended. Human body model 1.5k $\Omega$  in series with 100pF.
- 4. Specification for packaged product only.
- 5. The  $V_{TT}$  voltage accuracy is measured as a delta voltage from the reference output ( $V_{TT}$   $V_{REF}$ ).
- 6. Shutdown current is measured only on the  $V_{CC}$  pin. The  $V_{DDQ}$  pin will always draw a minimum amount of current when voltage is applied.
- 7. Start-up time is defined as the amount of time from EN =  $V_{CC}$  to HSD = 90% of  $V_{CC}$ .

# **Test Circuit**



# **Typical Characteristics**













# **Functional Diagram**



### **Application Information**

performance memory requires high speed signaling. This means special attention must be paid to maintain signal integrity. Bus termination provides a means to increase signaling speed while maintaining good signal integrity. An example of bus termination is the Series Stub Termination Logic or SSTL. Figure 1 is an example of an SSTL 2 single ended series parallel terminated output. SSTL 2 is a JEDEC signaling standard operating off a 2.5V supply. It consists of a series resistor (R<sub>S</sub>) and a terminating resistor (R<sub>T</sub>). Values of  $R_S$  range between  $10\Omega$  to  $30\Omega$  with a typical of 22Ω, while  $R_T$  ranges from 22Ω to 28Ω with a typical value of 25 $\Omega$ . V<sub>REF</sub> must maintain 1/2 VDD with a ±1% tolerance, while V<sub>TT</sub> will dynamically sink and source current to maintain a termination voltage of ±40mV from the V<sub>REF</sub> line under all conditions. This method of bus termination reduces common mode noise, settling time, voltage swings, EMI/RFI and improves slew rates.

The MIC5162 is a high performance linear controller, utilizing scalable N-Channel MOSFETs to provide JEDEC-compliant bus termination. Termination is achieved by dividing down the  $V_{\rm DDQ}$  voltage by half, providing the reference ( $V_{\rm REF}$ ) voltage. An internal error amplifier compares the termination voltage ( $V_{\rm TT}$ ) and  $V_{\rm REF}$ , controlling 2 external N-Channel MOSFETs to sink and source current to maintain a termination voltage ( $V_{\rm TT}$ ) equal to  $V_{\rm REF}$ . The N-Channels receive their enhancement voltage from a separate  $V_{\rm CC}$  pin on the device.

Although this document focuses mostly on SSTL, the MIC5162 is also capable of providing bus terminations for SCSI, GTL, HSTL, LV-TTL, Rambus, LV-PECL, DDR, DDR2, DDR3 memory termination and other systems.



Figure 1. SSTL-2 Termination

### $V_{DDQ}$

The  $V_{DDQ}$  pin on the MIC5162 provides the source current through the high-side N-Channel and the reference voltage to the device. The MIC5162 can operate at  $V_{DDQ}$  voltages as low as 1.35V. Due to the possibility of large transient currents being sourced from this line, significant bypass capacitance will aid in performance by improving the source impedance at higher frequencies. Since the reference is simply  $V_{DDQ}/2$ , perturbations on the  $V_{DDQ}$  will also appear at half the amplitude on the reference. For this reason, low ESR capacitors such as ceramics or OS-CON are recommended on  $V_{DDQ}$ .

#### $V_{TT}$

 $V_{TT}$  is the actual termination point.  $V_{TT}$  is regulated to  $V_{REF}$ . Due to high speed signaling, the load current seen by  $V_{TT}$  is constantly changing. To maintain adequate large signal transient response, large OS-CON and ceramics are recommended on  $V_{TT}$ . The proper combination and placement of the OS-CON and ceramic capacitors is important to reduce both ESR and ESL such that high-current and high-speed transients do not exceed the dynamic voltage tolerance requirement of  $V_{TT}$ . The larger OS-CON capacitors provide bulk charge storage while the smaller ceramic capacitors provide current during the fast edges of the bus transition. Using several smaller ceramic capacitors distributed near the termination resistors is typically important to reduce the effects of PCB trace inductance.

#### $V_{REF}$

Two resistors dividing down the  $V_{DDQ}$  voltage provide  $V_{REF}$  (Figure 3). The resistors are valued at around 17k $\Omega$ . A minimum capacitor value of 120pF from  $V_{REF}$  to ground is required to remove high frequency signals reflected from the source. Large capacitance values (>1500pF) should be avoided. Values greater than 1500pF slow down  $V_{REF}$  and detract from the reference voltage's ability to track  $V_{DDQ}$  during high speed load transients.



Figure 2. MIC5162 as a DDR Memory Termination for 3.5A Application



Figure 3. VREF Follows VDDQ

 $V_{REF}$  can also be manipulated for different applications. A separate voltage source can be used to externally set the reference point, bypassing the divider network. Also, external resistors can be added from  $V_{REF}$ -to- $V_{DDQ}$  or  $V_{REF}$ -to-ground to shift the reference point up or down.

### $V_{cc}$

 $V_{CC}$  supplies the internal circuitry of the MIC5162 and provides the drive voltage to enhance the external N-Channel MOSFETs. A 1µF ceramic capacitor is recommended for bypassing the  $V_{CC}$  pin. The minimum  $V_{CC}$  voltage should be a gate-source voltage above  $V_{TT}$  or greater than 3V without exceeding 6V. For example, on an SSTL compliant terminator,  $V_{DDQ}$  equals 2.5V and  $V_{TT}$  equals 1.25V. If the N-Channel MOSFET selected requires a gate source voltage of 2.5V,  $V_{CC}$  should be a minimum of 3.75V.

#### **Feedback and Compensation**

The feedback provides the path for the error amplifier to regulate  $V_{TT}$ . An external resistor must be placed between the feedback and  $V_{TT}$ . This allows the error amplifier to be correctly externally compensated.

The COMP pin on the MIC5162 is the output of the internal error amplifier. By placing a capacitor between the COMP pin and the feedback pin, this coupled with the feedback resistor places an external pole on the error amplifier. With a  $1k\Omega$  or  $510\Omega$  feedback resistor, a minimum 220pF capacitor is recommended for a 3.5A peak termination circuit. Increases in load, multiple N-MOSFETs Channel and/or increase in capacitance may require feedback and/or compensation capacitor values to be increased to maintain stability. Feedback resistor values should not exceed 10kΩ and compensation capacitors should not be less than 40pF.

#### **Enable**

The MIC5162 features an active-high enable (EN) input. In the off-mode state, leakage currents are reduced to microamperes. EN has thresholds compatible with TTL/CMOS for simple logic interfacing. EN can be tied directly to  $V_{\text{DDQ}}$  or  $V_{\text{CC}}$  for functionality. Do not float the EN pin. Floating this pin causes the enable circuitry to be in an undetermined state.

#### **Input Capacitance**

Although the MIC5162 does not require an input capacitor for stability, using one greatly improves device performance. Due to the high-speed nature of the MIC5162, low ESR capacitors such as OS-CON and ceramics are recommended for bypassing the input. The recommended value of capacitance will depend greatly upon proximity to the bulk capacitance. Although a  $10\mu$ F ceramic capacitor will suffice for most applications, input capacitance may need to be increased in cases where the termination circuit is greater than 1 inch away from the bulk capacitance.

#### **Output Capacitance**

Large, low ESR capacitors are recommended for the output (VTT) of the MIC5162. Although low ESR capacitors are not required for stability, they are recommended to reduce the effects of high-speed current transients on VTT. The change in voltage during the transient condition will be the effect of the peak current multiplied by the output capacitor's ESR. For that reason, OS-CON type capacitors are excellent for this application. They have extremely low ESR and large capacitance-to-size ratio. Ceramic capacitors are also well suited to termination due to their low ESR. These capacitors should have a dielectric rating of X5R or X7R. Y5V and Z5U type capacitors are not recommended. due to their poor performance at high frequencies and The minimum temperature. recommended capacitance for a 3 Amp peak circuit is 100µF. Output capacitance can be increased to achieve greater transient performance.

#### **MOSFET Selection**

The MIC5162 utilizes external N-Channel MOSFETs to sink and source current. MOSFET selection will settle to two main categories: size and gate threshold (V<sub>GS</sub>).

#### **MOSFET Power Requirements**

One of the most important factors is to determine the amount of power the MOSFET required to dissipate. Power dissipation in an SSTL circuit will be identical for both the high-side and low-side MOSFETs. Since the supply voltage is divided by half to supply  $V_{TT}$ , both MOSFETs have the same voltage dropped across them. They are also required to be able to sink and source the same amount of current (for either all 0s or all 1s). This equates to each side being able to dissipate the same amount of power. Power dissipation calculation for the high-side driver is as follows:

$$P_D = (V_{DDQ} - V_{TT}) \times I_SOURCE$$

where I\_SOURCE is the average source current. Power dissipation for the low-side MOSFET is as follows:

$$P_D = V_{TT} \times I_SINK$$

where I\_SINK is the average sink current.

In a typical 3A peak SSTL\_2 circuit, power considerations for MOSFET selection would occur as follows.

$$P_D = (V_{DDQ} - V_{TT}) \times I\_SOURCE$$
  
 $P_D = (2.5V - 1.25V) \times 1.6A$   
 $P_D = 2W$ 

This typical SSTL\_2 application would require both highside and low-side N-Channel MOSFETs to be able to handle 2 Watts each. In applications where there is excessive power dissipation, multiple N-Channel MOSFETs may be placed in parallel. These MOSFETs will share current, distributing power dissipation across each device.

The maximum MOSFET die (junction) temperature limits maximum power dissipation. The ability of the device to dissipate heat away from the junction is specified by the junction-to-ambient ( $\theta_{JA}$ ) thermal resistance. This is the sum of junction-to-case ( $\theta_{JC}$ ) thermal resistance, caseto-sink ( $\theta_{CS}$ ) thermal resistance and sink-to-ambient ( $\theta_{SA}$ ) thermal resistance;

$$\theta_{JA} = \theta_{JC} + \theta_{CS} + \theta_{SA}$$

In the example of a 3A peak SSTL\_2 termination circuit, a D-pack N-Channel MOSFET that has a maximum junction temperature of 125°C has been selected. The device has a junction-to-case thermal resistance of 1.5°C/Watt. The application has a maximum ambient temperature of 60°C. The required junction-to-ambient thermal resistance can be calculated as follows:

$$\theta_{JA} = \frac{T_J - T_A}{P_D}$$

Where  $T_J$  is the maximum junction temperature,  $T_A$  is the maximum ambient temperature and  $P_D$  is the power dissipation.

In this example:

$$\theta_{JA} = \frac{T_J - T_A}{P_D}$$

$$\theta_{JA} = \frac{125^{\circ}\text{C} - 60^{\circ}\text{C}}{2W}$$

$$\theta_{IA} = 32.5^{\circ} \text{C} / W$$

This shows that our total thermal resistance must be better than 32.5°C/W. Since the total thermal resistance is a combination of all the individual thermal resistances, the amount of heat sink required can be calculated as follows:

$$\theta_{SA} = \theta_{JA} - (\theta_{JC} + \theta_{CS})$$

In this example:

$$\theta_{SA} = 32.5^{\circ}C/W - (1.5^{\circ}C/W + 0.5^{\circ}C)$$

$$\theta_{SA} = 30.5^{\circ}C/W$$

In most cases, case-to-sink thermal resistance can be assumed to be about 0.5°C/W.

The SSTL termination circuit for this example, using 2 D-pack N-Channel MOSFETs (one high side and one on the low side) will require at least a 30.5°C/W heat sink per MOSFET. This may be accomplished with an external heat sink or even just the copper area that the MOSFET is soldered to. In some cases, airflow may also be required to reduce thermal resistance.

#### **MOSFET Gate Threshold**

N-Channel MOSFETs require an enhancement voltage greater than its source voltage. Typical N-Channel MOSFETs have a gate-source threshold (V<sub>GS</sub>) of 1.8V and higher. Since the source of the high side N-Channel is connected to  $V_{TT}$ , the MIC5162  $V_{CC}$  pin requires a voltage greater than the V<sub>GS</sub> voltage. For example, the SSTL 2 termination circuit has a  $V_{TT}$  voltage of 1.25V. For an N-Channel that has a V<sub>GS</sub> rating of 2.5V, the V<sub>CC</sub> voltage can be as low as 3.75V, but not less than 3.0V. With an N-Channel that has a 4.5V V<sub>GS</sub>, the minimum V<sub>CC</sub> required is 5.75V. Although these N-Channels are driven below their full enhancement threshold, it is recommended that the V<sub>CC</sub> voltage has enough margin to be able to fully enhance the MOSFETs for large signal transient response. In addition, low gate thresholds MOSFETs are recommended to reduce the V<sub>CC</sub> requirements.



Figure 4. DDR2 Termination (Four MOSFETs Support up to 7A)







### **Ripple Measurements**

To properly measure ripple on either input or output of a switching regulator, a proper ring in tip measurement is required. Standard oscilloscope probes come with a grounding clip, or a long wire with an alligator clip. Unfortunately, for high frequency measurements, this ground clip can pick up high frequency noise and erroneously inject it into the measured output ripple.

The standard evaluation board accommodates a home made version by providing probe points for both the input and output supplies and their respective grounds. This requires the removing of the oscilloscope probe sheath and ground clip from a standard oscilloscope probe and wrapping a non-shielded bus wire around the oscilloscope probe. If there does not happen to be any non-shielded bus wire immediately available, the leads from axial resistors will work. By maintaining the shortest possible ground lengths on the oscilloscope probe, true ripple measurements can be obtained.



Figure 5. Low Noise Measurement

### **PCB Layout Guideline**

# Warning!!! To minimize EMI and output noise, follow these layout recommendations.

PCB Layout is critical to achieve reliable, stable and efficient performance. A ground plane is required to control EMI and minimize the inductance in power, signal and return paths.

The following guidelines should be followed to insure proper operation of the MIC5162 controller application.

#### **IC and MOSFET**

- Place the IC close to the point of load (POL).
- The trace connecting controller drive pins to MOSFETs gates should be short and wide to avoid oscillations. These oscillations are the result of tank circuit formed by trace inductance and gate capacitance.
- Use fat traces to route the input and output power lines.
- Signal and power grounds should be kept separate and connected at only one location.

### **Input Capacitor**

- Place the input capacitor next.
- Place the input capacitors on the same side of the board and as close to the MOSFET and IC as possible.
- Place a ceramic bypass capacitor next to MOSFET.
- Keep both the VDDQ and GND connections short.
- Place several vias to the ground plane close to the input capacitor ground terminal, but not between the input capacitors and MOSFET.
- Use either X7R or X5R dielectric input capacitors.
   Do not use Y5V or Z5U type capacitors.
- Do not replace the ceramic input capacitor with any other type of capacitor. Any type of capacitor can be placed in parallel with the input capacitor.
- If a Tantalum input capacitor is placed in parallel with the input capacitor, it must be recommended for switching regulator applications and the operating voltage must be derated by 50%.
- In "Hot-Plug" applications, a Tantalum or Electrolytic bypass capacitor must be used to limit the overvoltage spike seen on the input supply with power is suddenly applied.

#### **Output Capacitor**

- Use a wide trace to connect the output capacitor ground terminal to the input capacitor ground terminal.
- Phase margin will change as the output capacitor value and ESR changes. Contact the factory if the output capacitor is different from what is shown in the BOM.
- The feedback trace should be separate from the power trace and connected as close as possible to the output capacitor. Sensing a long high current load trace can degrade the DC load regulation.

# **Design Example**



Micrel's MIC5162 as a DDR3 Memory Termination Device for 3.5A Application (VDDQ and MOSFET Input Tied Together)

### **Bill of Materials**

| Item              | Part Number        | Manufacturer          | Description                                                 | Qty. |
|-------------------|--------------------|-----------------------|-------------------------------------------------------------|------|
| C1, C2,<br>C3, C4 | GRM21BR60J226ME39L | Murata <sup>(1)</sup> |                                                             |      |
|                   | C2012X5R0J226M     | TDK <sup>(2)</sup>    | TDK <sup>(2)</sup> 22μF, 6.3V, Ceramic capacitor, X5R, 0805 |      |
|                   | 08056D226MAT2A     | AVX <sup>(3)</sup>    |                                                             |      |
|                   | GRM188R60J106ME47D | Murata <sup>(1)</sup> |                                                             |      |
| C5                | C1608X5R0J106M     | TDK <sup>(2)</sup>    | 10μF, 6.3V, Ceramic capacitor, X5R, 0603                    | 1    |
|                   | 06036D106MAT2A     | AVX <sup>(3)</sup>    |                                                             |      |
| C6                | GRM1885C1H390JA01D | Murata <sup>(1)</sup> | 39pF, 50V, Ceramic capacitor, NPO, 0603                     | 1    |
| Co                | C1608C0G1H390J     | TDK <sup>(2)</sup>    | 39pF, 25V, Ceramic capacitor, NPO, 0603                     | '    |
| C7                | 06035C101MAT2A     | AVX <sup>(3)</sup>    | 100pF, 50V, Ceramic capacitor, X7R, 0603                    | 1    |
| C8                | GRM188R71H391KA01D | Murata <sup>(1)</sup> | 390pF, 50V, Ceramic capacitor, X7R, 0603                    | 1    |
|                   | GRM31CR60J476ME19L | Murata <sup>(1)</sup> |                                                             |      |
| C9, C10           | C3216X5R0J476M     | TDK <sup>(2)</sup>    | 47μF, 6.3V, Ceramic capacitor, X5R, 1206                    | 2    |
|                   | 12066D476MAT2A     | AVX <sup>(3)</sup>    |                                                             |      |
| C13               | GRM188R71H102KA01D | Murata <sup>(1)</sup> | 1nF, 50V, Ceramic capacitor, X7R, 0603                      | 1    |
| C14               | GRM188R71H103KA01D | Murata <sup>(1)</sup> | 10nF, 50V, Ceramic capacitor, X7R, 0603                     | 1    |
| C22               | 0603ZD105KAT2A     | AVX <sup>(3)</sup>    | 4.5.40/4.0                                                  | 1    |
| C22               | GRM188R61A105K     | Murata <sup>(1)</sup> | – 1μF, 10V, Ceramic capacitor, X5R, 0603                    |      |
| C22 C42           | VJ0603A121JXACW1BC | Vishay <sup>(4)</sup> | 120nF 25V Coronia conscitor NDO 0602                        | 2    |
| C23, C12          | 06033A121JAT2A     | AVX <sup>(3)</sup>    | - 120pF, 25V, Ceramic capacitor, NPO, 0603                  |      |
| C07               | VJ0603Y221KXACW1BC | Vishay <sup>(4)</sup> | 220pF, 50V, Ceramic capacitor, X7R, 0603                    | 1    |
| C27               | 06033C221JAT2A     | AVX <sup>(3)</sup>    | 220pF, 25V, Ceramic capacitor, X7R, 0603                    |      |
| C26               | TCJB107M006R0070   | AVX <sup>(3)</sup>    | 100μF, 6.3V, Tantalum capacitor, 1210                       | 1    |
| C24, C11          |                    |                       | N.U. 0603 ceramic cap                                       |      |

| Item             | Part Number       | Manufacturer               | Description                                                   | Qty. |
|------------------|-------------------|----------------------------|---------------------------------------------------------------|------|
| C30, C32,<br>C21 | C4532X5R0J107M    | TDK <sup>(2)</sup>         | 100μF, 6.3V, Ceramic capacitor, X5R, 1812                     | 3    |
| C31              | Open (2SEPC2700M) | Sanyo <sup>(5)</sup>       | 2700μF, 2.5V OS-CON Cap                                       | 1    |
| CIN              | EEE-FPA122UAP     | Panasonic <sup>(8)</sup>   | 1200μF, 10V, Electrolytic capacitor, SMD, 10x10.2-case        | 1    |
| L1               | CDEP105ME-1R2MC   | Sumida <sup>(6)</sup>      | 1.2µH, 21A, Inductor, 10.4mmX10.4mm                           | 1    |
| Q1               | 2N7002E(SOT-23)   | Vishay <sup>(4)</sup>      | Signal MOSFET, SOT-23-6                                       | 1    |
| Q21, Q22         | SUD50N02-06P      | Vishay <sup>(4)</sup>      | Low VGS(th) N-Channel 20-V (D-S)                              | 2    |
| R1               | CRCW0603820RFRT1  | Vishay Dale <sup>(4)</sup> | 820Ω, Resistor, 1%, 0603                                      | 1    |
| R2               | CRCW0603698RFRT1  | Vishay Dale <sup>(4)</sup> | 698Ω, Resistor, 1%, 0603                                      | 1    |
| R3               | CRCW06032002FRT1  | Vishay Dale <sup>(4)</sup> | 20K, Resistor, 1%, 0603                                       | 1    |
| R4               | CRCW06034752FRT1  | Vishay Dale <sup>(4)</sup> | 47.5K, Resistor, 1%, 0603                                     | 1    |
| R5               | CRCW06031003FRT1  | Vishay Dale <sup>(4)</sup> | 100K, Resistor, 1%, 0603                                      | 1    |
| R21              | CRCW0805510RFKTA  | Vishay Dale <sup>(4)</sup> | 510Ω, Resistor, 1%, 0805                                      | 1    |
| R23, R24         | CRCW06031K00FKTA  | Vishay Dale <sup>(4)</sup> | 1K, Resistor, 1%, 0603                                        | 2    |
| R22              | CRCW06030000FKTA  | Vishay Dale <sup>(4)</sup> | 0Ω, Resistor, 1%, 0603                                        | 1    |
| U1               | MIC22950YML       | Micrel <sup>(7)</sup>      | Buck Regulator 10A, 0.4MHz-2MHz Synchronous<br>Buck Regulator | 1    |
| U21              | MIC5162YMM        | Micrel <sup>(7)</sup>      | Dual Regulator Controller for DDR3                            | 1    |

#### Notes:

1. Murata: www.murata.com.

2. TDK: www.tdk.com.

3. AVX: www.avx.com.

4. Vishay: www.vishay.com.

5. Sanyo: www.sanyo.com

6. Sumida: www.sumida.com

7. Micrel, Inc.: www.micrel.com.8. Panasonic.: www.panasonic.com

# **PCB Layout Recommendations (VDDQ and MOSFET Input Tied Together)**



Top Layer



**Top Component Layer** 



Middle Layer 1



Middle Layer 2



**Bottom Layer** 

# **Design Example**



Micrel's MIC5162 as a DDR3 Memory Termination Device for 3.5A Application (VDDQ and MOSFET Input Separated)

### **Bill of Materials**

| Item              | Part Number        | Manufacturer          | Description                              | Qty. |
|-------------------|--------------------|-----------------------|------------------------------------------|------|
| C1, C2,<br>C3, C4 | GRM21BR60J226ME39L | Murata <sup>(1)</sup> |                                          |      |
|                   | C2012X5R0J226M     | TDK <sup>(2)</sup>    | 22μF, 6.3V, Ceramic capacitor, X5R, 0805 |      |
|                   | 08056D226MAT2A     | AVX <sup>(3)</sup>    |                                          |      |
|                   | GRM188R60J106ME47D | Murata <sup>(1)</sup> |                                          |      |
| C5                | C1608X5R0J106M     | TDK <sup>(2)</sup>    | 10μF, 6.3V, Ceramic capacitor, X5R, 0603 | 1    |
|                   | 06036D106MAT2A     | AVX <sup>(3)</sup>    |                                          |      |
| C6                | GRM1885C1H390JA01D | Murata <sup>(1)</sup> | 39pF, 50V, Ceramic capacitor, NPO, 0603  | 1    |
| Co                | C1608C0G1H390J     | TDK <sup>(2)</sup>    | 39pF, 25V, Ceramic capacitor, NPO, 0603  |      |
| C7                | 06035C101MAT2A     | AVX <sup>(3)</sup>    | 100pF, 50V, Ceramic capacitor, X7R, 0603 | 1    |
| C8                | GRM188R71H391KA01D | Murata <sup>(1)</sup> | 390pF, 50V, Ceramic capacitor, X7R, 0603 | 1    |
|                   | GRM31CR60J476ME19L | Murata <sup>(1)</sup> |                                          |      |
| C9, C10           | C3216X5R0J476M     | TDK <sup>(2)</sup>    | 47μF, 6.3V, Ceramic capacitor, X5R, 1206 | 2    |
|                   | 12066D476MAT2A     | AVX <sup>(3)</sup>    |                                          |      |
| C13               | GRM188R71H102KA01D | Murata <sup>(1)</sup> | 1nF, 50V, Ceramic capacitor, X7R, 0603   | 1    |
| C14               | GRM188R71H103KA01D | Murata <sup>(1)</sup> | 10nF, 50V, Ceramic capacitor, X7R, 0603  | 1    |
| C22, C28          | 0603ZD105KAT2A     | AVX <sup>(3)</sup>    | 1μF, 10V, Ceramic capacitor, X5R, 0603   | 2    |
| C22, C20          | GRM188R61A105K     | Murata <sup>(1)</sup> | TIP, 10V, Ceramic capacitor, ASR, 0003   |      |
| C23, C12          | VJ0603A121JXACW1BC | Vishay <sup>(4)</sup> | 120nF 25V Coromia conscitor NDO 0602     | 2    |
| C23, C12          | 06033A121JAT2A     | AVX <sup>(3)</sup>    | 120pF, 25V, Ceramic capacitor, NPO, 0603 |      |
| C27               | VJ0603Y221KXACW1BC | Vishay <sup>(4)</sup> | 220pF, 50V, Ceramic capacitor, X7R, 0603 | 1    |
| 021               | 06033C221JAT2A     | AVX <sup>(3)</sup>    | 220pF, 25V, Ceramic capacitor, X7R, 0603 |      |
| C26               | TCJB107M006R0070   | AVX <sup>(3)</sup>    | 100μF, 6.3V, Tantalum capacitor, 1210    | 1    |
| C24, C11          |                    |                       | N.U. 0603 ceramic cap                    |      |

| Item             | Part Number       | Manufacturer               | Description                                                   | Qty. |
|------------------|-------------------|----------------------------|---------------------------------------------------------------|------|
| C30, C32,<br>C21 | C4532X5R0J107M    | TDK <sup>(2)</sup>         | 100μF, 6.3V, Ceramic capacitor, X5R, 1812                     | 3    |
| C31              | Open (2SEPC2700M) | Sanyo <sup>(5)</sup>       | 2700μF, 2.5V OS-CON Cap                                       | 1    |
| CIN              | EEE-FPA122UAP     | Panasonic <sup>(8)</sup>   | 1200μF, 10V, Electrolytic capacitor, SMD, 10x10.2-case        | 1    |
| L1               | CDEP105ME-1R2MC   | Sumida <sup>(6)</sup>      | 1.2µH, 21A, Inductor, 10.4mmX10.4mm                           | 1    |
| Q1               | 2N7002E(SOT-23)   | Vishay <sup>(4)</sup>      | Signal MOSFET, SOT-23-6                                       | 1    |
| Q21, Q22         | SUD50N02-06P      | Vishay <sup>(4)</sup>      | Low VGS(th) N-Channel 20-V (D-S)                              | 2    |
| R1               | CRCW0603820RFRT1  | Vishay Dale <sup>(4)</sup> | 820Ω, Resistor, 1%, 0603                                      | 1    |
| R2               | CRCW0603698RFRT1  | Vishay Dale <sup>(4)</sup> | 698Ω, Resistor, 1%, 0603                                      | 1    |
| R3               | CRCW06032002FRT1  | Vishay Dale <sup>(4)</sup> | 20K, Resistor, 1%, 0603                                       | 1    |
| R4               | CRCW06034752FRT1  | Vishay Dale <sup>(4)</sup> | 47.5K, Resistor, 1%, 0603                                     | 1    |
| R5               | CRCW06031003FRT1  | Vishay Dale <sup>(4)</sup> | 100K, Resistor, 1%, 0603                                      | 1    |
| R21              | CRCW0805510RFKTA  | Vishay Dale <sup>(4)</sup> | 510Ω, Resistor, 1%, 0805                                      | 1    |
| R23, R24         | CRCW06031K00FKTA  | Vishay Dale <sup>(4)</sup> | 1K, Resistor, 1%, 0603                                        | 2    |
| R22              | CRCW06030000FKTA  | Vishay Dale <sup>(4)</sup> | 0Ω, Resistor, 1%, 0603                                        | 1    |
| U1               | MIC22950YML       | Micrel <sup>(7)</sup>      | Buck Regulator 10A, 0.4MHz-2MHz Synchronous<br>Buck Regulator | 1    |
| U21              | MIC5162YMM        | Micrel <sup>(7)</sup>      | Dual Regulator Controller for DDR3                            | 1    |

#### Notes:

1. Murata: www.murata.com.

2. TDK: www.tdk.com.

3. AVX: www.avx.com.

4. Vishay: www.vishay.com.

5. Sanyo: www.sanyo.com

6. Sumida: www.sumida.com

7. Micrel, Inc.: www.micrel.com.8. Panasonic.: www.panasonic.com

March 2010 19 M9999-033110

# PCB Layout Recommendations (VDDQ and MOSFET Input Separated)



**Top Layer** 



**Top Component Layer** 



Middle Layer 1



Middle Layer 2



**Bottom Layer** 

# **Package Information**



#### NOTES:

1. DIMENSIONS ARE IN MM [INCHES].
2. CONTROLLING DIMENSION: MM

DIMENSION DOES NOT INCLUDE MOLD FLASH OR PROTRUSIONS, EITHER OF WHICH SHALL NOT EXCEED 0.20 [0.008] PER SIDE.

10-Pin MSOP (MM)

### **Recommended Landing Pattern**



#### Recommended Land Pattern for MSOP 10 Lead

#### LP # MSOP-10LD-LP-1

All units are in mm Tolerance ± 0.05 if not noted



#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2003 Micrel, Incorporated.