











LM3704

SNVS088F-MAY 2004-REVISED APRIL 2016

# LM3704 Voltage Supervisor With Power-Fail Input, **Low-Line Output and Manual Reset**

#### **Features**

- Available Threshold Voltage of 3.08 V and 2.32 V
- No External Components Required
- Manual-Reset Input
- Available in Both Open-Drain and Push-Pull Configuration
- Reset Time-Out Delay of 200 ms
- Separate Power-Fail Comparator
- ±0.5% Reset Threshold Accuracy at Room Temperature
- ±2% Reset Threshold Accuracy Over Temperature
- 28-µA V<sub>CC</sub> Supply Current

# Applications

- **Embedded Controllers and Processors**
- Intelligent Instruments
- **Automotive Systems**
- Critical µP Power Monitoring

# 3 Description

The LM3704 is a feature-rich, easy-to-use voltage supervisor. It is offered in both push-pull and opendrain configuration with a tight 2% accuracy over temperature.

The LM3704 features include a manual reset, low-line output, and power-fail input detection. The power-fail input allows for a configurable second rail to be monitored helping detect upstream failures. The lowline output is used as a second interrupt line to indicate a fall in  $V_{CC}$  (1.02 x VRST).

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| LM3704      | VSSOP (10) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Typical Application**



Copyright © 2016, Texas Instruments Incorporated



# **Table of Contents**

|   | <b>-</b>                             | 7.4 Davisa Evantianal Madas                         | 4.7  |
|---|--------------------------------------|-----------------------------------------------------|------|
| 1 | Features 1                           | 7.4 Device Functional Modes                         |      |
| 2 | Applications 1                       | 8 Application and Implementation                    |      |
| 3 | Description 1                        | 8.1 Application Information                         | . 12 |
| 4 | Revision History2                    | 8.2 Typical Application                             | . 12 |
| 5 | Pin Configuration and Functions      | 8.3 System Examples                                 | . 14 |
| 6 | Specifications4                      | 9 Power Supply Recommendations                      | . 16 |
| • | 6.1 Absolute Maximum Ratings         | 10 Layout                                           | . 16 |
|   | 6.2 ESD Ratings                      | 10.1 Layout Guidelines                              | . 16 |
|   | 6.3 Recommended Operating Conditions | 10.2 Layout Example                                 | . 16 |
|   | 6.4 Thermal Information              | 11 Device and Documentation Support                 | . 17 |
|   | 6.5 Electrical Characteristics       | 11.1 Device Support                                 | . 17 |
|   | 6.6 Typical Characteristics          | 11.2 Community Resources                            | . 17 |
| 7 | Detailed Description 10              | 11.3 Trademarks                                     | . 17 |
| - | 7.1 Overview 10                      | 11.4 Electrostatic Discharge Caution                | 17   |
|   | 7.2 Functional Block Diagram         | 11.5 Glossary                                       | . 17 |
|   | 7.3 Feature Description              | 12 Mechanical, Packaging, and Orderable Information | . 17 |
|   |                                      |                                                     |      |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision E (November 2012) to Revision F

**Page** 

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section

 $\label{eq:copyright} \ @\ 2004-2016,\ Texas\ Instruments\ Incorporated$  Product Folder Links:  $\ LM3704$ 



# 5 Pin Configuration and Functions



**Pin Functions** 

|     | PIN             | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
|-----|-----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| NO. | NAME            | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
| 1   | V <sub>CC</sub> | I   | Power supply input.                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| 2   | MR              | ı   | Manual-reset input. When $\overline{\text{MR}}$ is less than $V_{\text{MRT}}$ (manual reset threshold) $\overline{\text{RESET}}/\text{RESET}$ is engaged.                                                                                                                                                                               |  |  |  |  |  |  |  |
| 3   | PFI             | I   | Power-fail comparator input. When PFI is less than V <sub>PFT</sub> (power-fail reset threshold), the PFO goes low. Otherwise, PFO remains high.                                                                                                                                                                                        |  |  |  |  |  |  |  |
| 4   | NC              | _   | No connection.                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
| 5   | GND             | _   | Ground reference for all signals.                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
| 6   | NC              | _   | No connection.                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
| 7   | LLO             | 0   | Low-line logic output. Early power-fail warning output. Low when $V_{CC}$ falls below $V_{LLOT}$ (low-line output threshold). This output can be used to generate an NMI (non-maskable interrupt) to provide an early warning of imminent power failure.                                                                                |  |  |  |  |  |  |  |
| 8   | PFO             | 0   | Power-fail logic output. When PFI is below V <sub>PFT</sub> , PFO goes low; otherwise, PFO remains high.                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| 9   | NC              | _   | No connection. Test input used at factory only. Leave floating.                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |
| 10  | RESET           | 0   | Reset logic output. Pulses low for $t_{RP}$ (reset time-out period) when triggered, and stays low whenever $V_{CC}$ is below the reset threshold or when $\overline{MR}$ is below $V_{MRT}$ . It remains low for $t_{RP}$ after either $V_{CC}$ rises above the reset threshold, or after $\overline{MR}$ input rises above $V_{MRT}$ . |  |  |  |  |  |  |  |



# 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                       | MIN  | MAX               | UNIT |
|---------------------------------------|------|-------------------|------|
| Supply voltage, V <sub>CC</sub>       | -0.3 | 6                 | V    |
| All other inputs                      | -0.3 | $V_{CC} + 0.3$    | V    |
| Power dissipation                     | Se   | ee <sup>(2)</sup> |      |
| Storage temperature, T <sub>stg</sub> | -65  | 150               | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J</sub>(MAX), the junction-to-ambient thermal resistance, θ<sub>J-A</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is calculated using:

$$P(MAX) = \frac{T_J(MAX) - T_A}{\theta_{J-A}}$$

Where the value of  $\theta_{J-A}$  for the 10-pin VSSOP package is 195°C/W in a typical printed-circuit board (PCB) mounting and the DSBGA package is 220°C/W.

6.2 ESD Ratings

|                                            |                         |                                                                                | VALUE | UNIT  |
|--------------------------------------------|-------------------------|--------------------------------------------------------------------------------|-------|-------|
| V                                          | Clastrostatia diasharas | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±1500 | \/    |
| V <sub>(ESD)</sub> Electrostatic discharge |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±150  | \ \ \ |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                      | MIN | MAX | UNIT |
|----------------|----------------------|-----|-----|------|
| T <sub>A</sub> | Free-air temperature | -40 | 85  | °C   |

#### 6.4 Thermal Information

|                      |                                              | LM3704      |      |
|----------------------|----------------------------------------------|-------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DGS (VSSOP) | UNIT |
|                      |                                              | 10 PINS     |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 163.7       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 58.3        | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 83.5        | °C/W |
| ΨЈΤ                  | Junction-to-top characterization parameter   | 6           | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 82.2        | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _           | °C/W |

 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



## 6.5 Electrical Characteristics

at  $T_J = 25^{\circ}C$  and  $V_{CC} = 2.2 \text{ V}$  to 5.5 V (unless otherwise noted)

|                                          | PARAMETER                                        | TEST CONDITIONS                                                                                                      |                                                      | MIN                   | TYP                     | MAX  | UNIT |
|------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------|-------------------------|------|------|
| POWER                                    | R SUPPLY                                         |                                                                                                                      |                                                      |                       |                         |      |      |
| V <sub>CC</sub>                          | Operating voltage                                | LM3704, $T_J = -40^{\circ}$ C to 8                                                                                   | 5°C                                                  | 1                     |                         | 5.5  | V    |
|                                          |                                                  | All inputs = V <sub>CC</sub> ,                                                                                       | T <sub>J</sub> = 25°C                                |                       | 28                      |      |      |
| $I_{CC}$                                 | V <sub>CC</sub> supply current                   | all outputs floating                                                                                                 | $T_{J} = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ |                       |                         | 50   | μA   |
| RESET                                    | THRESHOLD                                        |                                                                                                                      | J                                                    |                       |                         |      |      |
|                                          |                                                  |                                                                                                                      | T <sub>J</sub> = 25°C                                | -0.5%                 | V <sub>RST</sub>        | 0.5% |      |
| $V_{RST}$                                | Reset threshold                                  | V <sub>CC</sub> falling                                                                                              | $T_1 = -40^{\circ}\text{C to } 85^{\circ}\text{C}$   | -2%                   | - 101                   | 2%   | -    |
| • 101                                    |                                                  | T CC raming                                                                                                          | $T_J = 0$ °C to 70°C                                 | -1.5%                 |                         | 1.5% |      |
| V <sub>RSTH</sub>                        | Reset threshold hysteresis                       |                                                                                                                      | 1,5 0 0 10 10 0                                      |                       | 0032 × V <sub>RST</sub> |      | mV   |
| КЭПП                                     | ,,,                                              | Poset time out period -                                                                                              | T <sub>J</sub> = 25°C                                |                       | 200                     |      |      |
| $t_{RP}$                                 | Reset time-out period                            | Reset time-out period = C                                                                                            | $T_J = -40^{\circ}\text{C to } 85^{\circ}\text{C}$   | 140                   | 200                     | 280  | ms   |
| too                                      | V <sub>CC</sub> to reset delay                   | V <sub>CC</sub> falling at 1 mV/μs                                                                                   | 13 = 40 0 10 00 0                                    | 140                   | 20                      | 200  | μs   |
| t <sub>RD</sub><br>RESET                 | VCC to reset delay                               | VCC failing at 1 mV/µ3                                                                                               |                                                      |                       | 20                      |      | μο   |
| KESET                                    |                                                  | V > 10 V I = 50 II                                                                                                   | ٨                                                    |                       |                         |      |      |
|                                          |                                                  | $V_{CC} > 1.0 \text{ V}, I_{SINK} = 50 \mu$<br>$T_{.1} = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}$         | Α,                                                   |                       |                         | 0.3  |      |
|                                          | V <sub>CC</sub> > 1.2 V, I <sub>SINK</sub> = 100 | μA,                                                                                                                  |                                                      |                       | 0.2                     |      |      |
|                                          |                                                  | $T_J = -40$ °C to $85$ °C                                                                                            |                                                      |                       |                         | 0.3  |      |
| $V_{OL}$                                 | RESET                                            | $V_{CC} > 2.25 \text{ V}, I_{SINK} = 900$                                                                            | ) μA,                                                |                       |                         | 0.3  | V    |
| • OL                                     | KEGET                                            | $T_J = -40$ °C to 85°C                                                                                               |                                                      |                       |                         | 0.0  |      |
|                                          |                                                  | $V_{CC} > 2.7 \text{ V}, I_{SINK} = 1.2 \text{ r}$<br>$T_1 = -40^{\circ}\text{C to } 85^{\circ}\text{C}$             | nA,                                                  |                       |                         | 0.3  |      |
|                                          |                                                  | ů                                                                                                                    | mΔ                                                   |                       |                         |      |      |
|                                          |                                                  | $V_{CC} > 4.5 \text{ V}, I_{SINK} = 3.2 \text{ r}$<br>$T_{J} = -40^{\circ}\text{C to } 85^{\circ}\text{C}$           | IIA,                                                 |                       |                         | 0.4  |      |
|                                          |                                                  | $V_{CC} > 2.25 \text{ V}, I_{SOURCE} =$                                                                              | 300 μΑ,                                              | 0.0\/                 |                         |      |      |
|                                          |                                                  | $T_J = -40$ °C to 85°C                                                                                               |                                                      | 0.8 × V <sub>CC</sub> |                         |      |      |
| $V_{OH}$                                 | RESET                                            | $V_{CC} > 2.7 \text{ V}, I_{SOURCE} = 5$<br>$T_J = -40 ^{\circ}\text{C} \text{ to } 85 ^{\circ}\text{C}$             | 00 μΑ,                                               | $0.8 \times V_{CC}$   |                         |      | V    |
|                                          |                                                  | $V_{CC} > 4.5 \text{ V}, I_{SOURCE} = 8$<br>$T_{J} = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}$             | 00 μΑ,                                               | V <sub>CC</sub> - 1.5 |                         |      |      |
| PFI/MR                                   |                                                  |                                                                                                                      |                                                      |                       |                         |      |      |
|                                          |                                                  | $T_J = 25^{\circ}C$                                                                                                  |                                                      |                       | 1.225                   |      |      |
| $V_{PFT}$                                | PFI input threshold                              | $T_J = -40$ °C to 85°C                                                                                               |                                                      | 1.2                   |                         | 1.25 | V    |
|                                          | <del></del> -                                    | _                                                                                                                    | MR, low                                              |                       |                         | 0.8  |      |
| $V_{MRT}$                                | MR Input threshold                               | $T_J = -40$ °C to 85°C                                                                                               | MR, high                                             | 2                     |                         |      | V    |
| V <sub>PFTH</sub> /<br>V <sub>MRTH</sub> | PFI/MR threshold hysteresis                      | PFI/ $\overline{MR}$ falling, $V_{CC} = V_R$                                                                         | ST MAX to 5.5 V                                      | 0.0                   | 0032 × V <sub>RST</sub> |      | mV   |
| I <sub>PFI</sub>                         | Input current (PFI only)                         | $T_{\rm J} = -40^{\circ}{\rm C} \text{ to } 85^{\circ}{\rm C}$                                                       |                                                      | -75                   |                         | 75   | nA   |
|                                          |                                                  | T <sub>.1</sub> = 25°C                                                                                               |                                                      |                       | 56                      |      |      |
| $R_{MR}$                                 | MR pullup resistance                             | $T_J = -40^{\circ}\text{C to } 85^{\circ}\text{C}$                                                                   |                                                      | 35                    |                         | 75   | kΩ   |
| t <sub>MD</sub>                          | MR to reset delay                                | ., ., ., ., ., .,                                                                                                    |                                                      |                       | 12                      |      | μS   |
| t <sub>MR</sub>                          | MR pulse width                                   | $T_{J} = -40^{\circ}\text{C to } 85^{\circ}\text{C}$                                                                 |                                                      | 25                    |                         |      | μS   |
| PFO, L                                   |                                                  | ., = 10 0 10 00 0                                                                                                    |                                                      | 20                    |                         |      | μΟ   |
|                                          |                                                  | V <sub>CC</sub> > 2.25 V, I <sub>SINK</sub> = 900                                                                    | ) ιιΔ                                                |                       |                         |      |      |
|                                          | 550 110 111                                      | $T_J = -40$ °C to 85°C                                                                                               |                                                      |                       |                         | 0.3  |      |
| $V_{OL}$                                 | PFO, LLO output low voltage                      | $V_{CC} > 2.7 \text{ V}, I_{SINK} = 1.2 \text{ r}$<br>$T_{J} = -40^{\circ}\text{C to } 85^{\circ}\text{C}$           |                                                      |                       |                         | 0.3  | V    |
|                                          |                                                  | $V_{CC} > 4.5 \text{ V}, I_{SINK} = 3.2 \text{ r}$<br>$T_{J} = -40 ^{\circ}\text{C} \text{ to } 85 ^{\circ}\text{C}$ | mA,                                                  |                       |                         | 0.4  |      |

Copyright © 2004–2016, Texas Instruments Incorporated



# **Electrical Characteristics (continued)**

at  $T_J = 25$ °C and  $V_{CC} = 2.2 \text{ V}$  to 5.5 V (unless otherwise noted)

|                 | PARAMETER                      | TEST COND                                                                                                                                                                                                                     | DITIONS                | MIN                     | TYP                       | MAX                     | UNIT |
|-----------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------|---------------------------|-------------------------|------|
|                 |                                | $V_{CC} > 2.25 \text{ V}, I_{SOURCE} = 3$<br>$T_{J} = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}$                                                                                                                     | 0.8 V <sub>CC</sub>    |                         |                           |                         |      |
| $V_{OH}$        | PFO, LLO output high voltage   | $V_{CC} > 2.7 \text{ V, } I_{SOURCE} = 500  \mu\text{A},$ $T_{J} = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ $V_{CC} > 4.5 \text{ V, } I_{SOURCE} = 800  \mu\text{A},$ $T_{J} = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ |                        | 0.8 V <sub>CC</sub>     |                           |                         | V    |
|                 |                                |                                                                                                                                                                                                                               |                        | V <sub>CC</sub> - 1.5   |                           |                         |      |
| LLO OU          | JTPUT                          |                                                                                                                                                                                                                               |                        |                         |                           |                         |      |
| V               | IIO acceptate the same hald    | \/\/\/                                                                                                                                                                                                                        | $T_J = 25^{\circ}C$    |                         | 1.02 × V <sub>RST</sub>   |                         |      |
| $V_{LLOT}$      | LLO output threshold           | $V_{\overline{LLO}}$ – $V_{RST}$ , $V_{CC}$ falling                                                                                                                                                                           | $T_J = -40$ °C to 85°C | 1.01 × V <sub>RST</sub> |                           | 1.03 × V <sub>RST</sub> | V    |
| $V_{LLOTH}$     | Low-line comparator hysteresis |                                                                                                                                                                                                                               |                        |                         | 0.0032 × V <sub>RST</sub> |                         | mV   |
| t <sub>CD</sub> | Low-line comparator delay      | V <sub>CC</sub> falling at 1 mV/µs                                                                                                                                                                                            |                        |                         | 20                        |                         | μs   |



Figure 1. LM3704 Reset Time With MR



Figure 2. LLO Output





Figure 3. PFI Comparator Timing Diagram

# TEXAS INSTRUMENTS

## 6.6 Typical Characteristics





# **Typical Characteristics (continued)**





## 7 Detailed Description

#### 7.1 Overview

The LM3704 microprocessor supervisory circuit monitors power supplies and battery-controlled functions in systems and does not require external components. There is a standard reset threshold voltage of 3.08 V while other custom reset threshold voltages are available to provide maximum monitoring flexibility. The RESET pin pulses low for the reset time-out period when triggered and stays low whenever  $V_{CC}$  is below the reset threshold or when  $\overline{MR}$  is below  $V_{MRT}$ . Once the  $V_{CC}$  rises above the reset threshold, or after  $\overline{MR}$  input rises above  $V_{MRT}$ , the  $\overline{RESET}$  pin remains low for the reset timeout period before coming up.

## 7.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

#### 7.3 Feature Description

#### 7.3.1 Reset Output

The reset input of a  $\mu P$  initializes the device into a known state. The LM3704 microprocessor supervisory circuit asserts a forced reset output to prevent code execution errors during power-up, power-down, and brownout conditions.

RESET is ensured valid for  $V_{CC} > 1$  V. Once  $V_{CC}$  exceeds the reset threshold, an internal timer maintains the output for the reset time-out period. After this interval, reset goes high. The LM3704 offers an active-low RESET.

Any time  $V_{CC}$  drops below the reset threshold (such as during a brownout), the reset activates. When  $V_{CC}$  again rises above the reset threshold, the internal timer starts. Reset holds until  $V_{CC}$  exceeds the reset threshold for longer than the reset time-out period. After this time, reset releases.



#### **Feature Description (continued)**

The Manual Reset input (MR) initiates a forced reset also. See *Manual Reset Input (MR)*.

#### 7.3.2 Reset Threshold

The LM3704 is available with a reset voltage of 3.08 V. Other reset thresholds in the 2.20-V to 5-V range, in steps of 10 mV, are available; contact Texas Instruments for details.

## 7.3.3 Manual Reset Input (MR)

Many  $\mu P$ -based products require a manual reset capability, allowing the operator to initiate a reset. The  $\overline{MR}$  input is fully debounced and provides an internal 56-k $\Omega$  pullup. When the  $\overline{MR}$  input is pulled below  $V_{MRT}$  (1.225 V) for more than 25  $\mu s$ , reset is asserted after a typical delay of 12  $\mu s$ . Reset remains active as long as  $\overline{MR}$  is held low, and releases after the reset time-out period expires after  $\overline{MR}$  rises above  $V_{MRT}$ . Use  $\overline{MR}$  with digital logic to assert or to daisy chain supervisory circuits. It may be used as another low-line comparator by adding a buffer.

#### 7.3.4 Power-Fail Comparator (PFI/PFO)

The PFI is compared to a 1.225-V internal reference,  $V_{PFT}$ . If PFI is less than  $V_{PFT}$ , the Power-Fail Output ( $\overline{PFO}$ ) drops low. The power-fail comparator signals a falling power supply, and is driven typically by an external voltage divider that senses either the unregulated supply or another system supply voltage. The voltage divider generally is chosen so the voltage at PFI drops below  $V_{PFT}$  several milliseconds before the main supply voltage drops below the reset threshold, providing advanced warning of a brownout.

The voltage threshold is set by  $R_1$  and  $R_2$  and is calculated with Equation 1.

$$V_{PFT} = \left(\frac{R1 + R2}{R2}\right) \times 1.225V \tag{1}$$

#### NOTE

This comparator is completely separate from the rest of the circuitry, and may be employed for other functions as needed.

## 7.3.5 Low-Line Output (LLO)

The low-line output comparator is typically used to provide a non-maskable interrupt to a  $\mu P$  when  $V_{CC}$  begins falling. LLO monitors  $V_{CC}$  and goes low when  $V_{CC}$  falls below  $V_{LLOT}$  (typically 1.02 ×  $V_{RST}$ ) with hysteresis of 0.0032 ×  $V_{RST}$ .

#### 7.4 Device Functional Modes

#### 7.4.1 RESET Output Low

Anytime  $V_{CC}$  drops below the reset threshold, the  $\overline{RESET}$  output drops low and remains low until  $V_{CC}$  rises above the threshold and the reset time-out period has expired. The manual reset input ( $\overline{MR}$ ) also causes the reset to be active. If  $\overline{MR}$  input is pulled below  $V_{MRT}$  for more than 25  $\mu$ s, the  $\overline{RESET}$  output drops low and remains low until  $\overline{MR}$  rises above the manual reset threshold ( $V_{MRT}$ ) and the reset time-out period has expired.

#### 7.4.2 RESET Output High

The  $\overline{RESET}$  output remains high as long as  $V_{CC}$  is above the reset threshold and  $\overline{MR}$  is above the manual reset threshold ( $V_{MRT}$ ).

# 8 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The LM3704 is a microprocessor supervisory circuit that provides the maximum flexibility for monitoring power supplies and battery-controlled functions. The reset threshold is typically 3.08 V but can be customized for voltages between 2.2 V and 5 V in 10-mV increments by contacting Texas Instruments. The power-fail input, which is a 1.225-V threshold detector for power-fail warning, can be adjusted using a resistor divider as shown in Figure 11. This section shows various application circuits to provide different monitoring solutions.

## 8.2 Typical Application



Power-Fail Reset Threshold,  $V_{PFT} = 1.225 \left( \frac{R_1}{R_2} + 1 \right)$ 

Copyright © 2016, Texas Instruments Incorporated

Figure 11. Monitoring Two Critical Supplies

#### 8.2.1 Design Requirements

The component count is minimal; employing two resistors as part of a voltage-divider circuit is all that is needed for the typical application of monitoring two critical supplies shown in Figure 11.

#### 8.2.2 Detailed Design Procedure

The voltage-divider circuit that connects to the power-fail reset pin is chosen such that the reset threshold at the device is 1.225 V as shown in Figure 11.



# **Typical Application (continued)**

## 8.2.3 Application Curves



Standard reset threshold is 3.08 V. Custom reset voltages are available between 2.2 V and 5 V in 10-mV increments by contacting Texas Instruments.

Figure 12. Monitoring V<sub>IN1</sub> for Reset Condition



See *Electrical Characteristics* for high and low levels of this specific application.

Figure 13. Monitoring  $V_{\text{IN2}}$  for Reset Condition

Copyright © 2004–2016, Texas Instruments Incorporated



#### 8.3 System Examples

The LM3704 voltage supervisor has various features such as power-fail input detection, low-line output, and manual reset while requiring few to no additional components making it versatile and easy-to-use. See Figure 14 through Figure 18 for a variety of circuit applications.



Copyright © 2016, Texas Instruments Incorporated

Figure 14. Monitoring Two Supplies Plus Manual Reset

Figure 15. Monitoring Dual Supplies
Plus External Fault Input



Power-Fail Reset Threshold,  $V_{PFT} = 1.225^{\circ} \left( \frac{R_1}{R_2} + 1 \right)$ 

Copyright © 2016, Texas Instruments Incorporated

 $\overline{\text{MR}}$  input with its 1.225-V nominal threshold, may monitor an additional supply voltage. An internal 56-k $\Omega$  pullup resistor is included on this input.

Figure 16. Microprocessor Supervisor
With Early Warning Detector



## **System Examples (continued)**



Copyright © 2016, Texas Instruments Incorporated

Figure 17. Regulator/Switch With Long-Term Overvoltage Lockout **Prevents Overdissipation in Linear Regulator** 



Figure 18. Switch Debouncer

Product Folder Links: LM3704

Copyright © 2004–2016, Texas Instruments Incorporated



# 9 Power Supply Recommendations

The input power supply to the  $V_{CC}$  pin of the LM3704 must be kept at a voltage lower than the recommended voltage of 5.5 V. All other input pins must be kept at a voltage lower than  $V_{CC}$  + 0.3 V. Do not exceed absolute maximum ratings found in *Absolute Maximum Ratings* in any circumstance.

# 10 Layout

## 10.1 Layout Guidelines

Keep traces short between IC and external components.

## 10.2 Layout Example



Figure 19. Layout Example for Application Circuit



## 11 Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Device Nomenclature

Table 1. Table of Functions

| PART NUMBER | OUTPUT<br>(X = TOTEM-POLE)<br>(Y = OPEN-DRAIN) | RESET TIMEOUT PERIOD |
|-------------|------------------------------------------------|----------------------|
| LM3704      | X, Y                                           | 200 ms               |

## 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

## 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| LM3704XCMM-308/NO.A   | Active | Production    | VSSOP (DGS)   10 | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | R35B         |
| LM3704XCMM-308/NOPB   | Active | Production    | VSSOP (DGS)   10 | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | R35B         |
| LM3704YCMM-232/NO.A   | Active | Production    | VSSOP (DGS)   10 | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | R76B         |
| LM3704YCMM-232/NOPB   | Active | Production    | VSSOP (DGS)   10 | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -            | R76B         |
| LM3704YCMM-308/NO.A   | Active | Production    | VSSOP (DGS)   10 | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | R48B         |
| LM3704YCMM-308/NOPB   | Active | Production    | VSSOP (DGS)   10 | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | R48B         |
| LM3704YCMMX-308/NO.A  | Active | Production    | VSSOP (DGS)   10 | 3500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | R48B         |
| LM3704YCMMX-308/NOPB  | Active | Production    | VSSOP (DGS)   10 | 3500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | R48B         |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 23-May-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 31-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device                   | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM3704XCMM-308/NOPB      | VSSOP           | DGS                | 10 | 1000 | 177.8                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM3704YCMM-232/NOPB      | VSSOP           | DGS                | 10 | 1000 | 177.8                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM3704YCMM-308/NOPB      | VSSOP           | DGS                | 10 | 1000 | 177.8                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM3704YCMMX-308/<br>NOPB | VSSOP           | DGS                | 10 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |



www.ti.com 31-Jul-2025



#### \*All dimensions are nominal

| Device                   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM3704XCMM-308/NOPB      | VSSOP        | DGS             | 10   | 1000 | 208.0       | 191.0      | 35.0        |
| LM3704YCMM-232/NOPB      | VSSOP        | DGS             | 10   | 1000 | 208.0       | 191.0      | 35.0        |
| LM3704YCMM-308/NOPB      | VSSOP        | DGS             | 10   | 1000 | 208.0       | 191.0      | 35.0        |
| LM3704YCMMX-308/<br>NOPB | VSSOP        | DGS             | 10   | 3500 | 367.0       | 367.0      | 35.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated