

# Quad-Channel Isolators with Integrated DC-to-DC Converters

### **Data Sheet**

# ADuM6410/ADuM6411/ADuM6412

#### **FEATURES**

isoPower integrated, isolated dc-to-dc converter
Up to 150 mW output power
Quad dc to 150 Mbps signal isolation channels
24-lead SSOP package with 5.3 mm creepage
High temperature operation: 105°C
High common-mode transient immunity: 100 kV/μs
Safety and regulatory approvals
UL recognition (pending)
3750 V rms for 1 minute per UL 1577
CSA Component Acceptance Notice 5A (pending)
VDE certificate of conformity (pending)
DIN V VDE V 0884-10 (VDE V 0884-10):2006-12
V<sub>IORM</sub> = 565 V peak

### **APPLICATIONS**

RS-232 transceivers
Power supply startup bias and gate drives
Isolated sensor interfaces
Industrial PLCs

#### **GENERAL DESCRIPTION**

The ADuM6410/ADuM6411/ADuM6412¹ are quad-channel digital isolators with *iso*Power®, an integrated, isolated dc-to-dc converter. Based on the Analog Devices, Inc., *i*Coupler® technology, the dc-to-dc converter provides regulated, isolated power that is adjustable between 3.15 V and 5.25 V. Popular voltage combinations and the associated power levels are shown in Table 1.

The ADuM6410/ADuM6411/ADuM6412 eliminate the need for a separate, isolated dc-to-dc converters in low power, isolated designs. The *i*Coupler chip-scale transformer technology is used for isolated logic signals and for the magnetic components of the dc-to-dc converter. The result is a small form factor, total isolation solution.

The ADuM6410/ADuM6411/ADuM6412 isolators provide four independent isolation channels in a variety of channel configurations and data rates (see the Ordering Guide for more information).

#### **FUNCTIONAL BLOCK DIAGRAM**



**Table 1. Power Levels** 

| Input Voltage (V) | Output Voltage (V) | Output Power (mW) |  |  |  |
|-------------------|--------------------|-------------------|--|--|--|
| 5                 | 5                  | 150               |  |  |  |
| 5                 | 3.3                | 100               |  |  |  |
| 3.3               | 3.3                | 66                |  |  |  |

Table 2. Data Input/Output Port Assignments

| Ch.               | Pin No. | ADuM6410        | ADuM6411        | ADuM6412        |
|-------------------|---------|-----------------|-----------------|-----------------|
| I/O <sub>1A</sub> | 3       | VIA             | V <sub>IA</sub> | VIA             |
| $I/O_{1B}$        | 4       | V <sub>IB</sub> | V <sub>IB</sub> | V <sub>IB</sub> |
| $I/O_{1C}$        | 5       | V <sub>IC</sub> | V <sub>IC</sub> | V <sub>oc</sub> |
| $I/O_{1D}$        | 6       | V <sub>ID</sub> | V <sub>OD</sub> | V <sub>OD</sub> |
| $I/O_{2A}$        | 22      | V <sub>OA</sub> | V <sub>OA</sub> | V <sub>OA</sub> |
| $I/O_{2B}$        | 21      | V <sub>OB</sub> | V <sub>OB</sub> | V <sub>OB</sub> |
| $I/O_{2C}$        | 20      | V <sub>oc</sub> | V <sub>oc</sub> | V <sub>IC</sub> |
| I/O <sub>2D</sub> | 19      | V <sub>OD</sub> | V <sub>ID</sub> | V <sub>ID</sub> |

<sup>&</sup>lt;sup>1</sup> Protected by U.S. Patents 5,952,849; 6,873,065; 6,903,578; and 7,075,329. Other patents are pending.

# **Data Sheet**

# ADuM6410/ADuM6411/ADuM6412

# **TABLE OF CONTENTS**

| reatures                                                                              |
|---------------------------------------------------------------------------------------|
| Applications                                                                          |
| General Description                                                                   |
| Functional Block Digram                                                               |
| Revision History                                                                      |
| Specifications                                                                        |
| Electrical Characteristics—5 V Primary Input Supply/5 V Secondary Isolated Supply     |
| Electrical Characteristics—3.3 V Primary Input Supply/3.3 V Secondary Isolated Supply |
| Electrical Characteristics—5 V Primary Input Supply/3.3 V Secondary Isolated Supply   |
| Electrical Characteristics—2.5 V Operation digital isolator channels only             |
| Electrical Characteristics—1.8 V Operation digital isolator channels only1            |
| Package Characteristics                                                               |
| Regulatory Approvals1                                                                 |
| Insulation and Safety Related Specifications                                          |

| 14 |
|----|
| 14 |
| 15 |
| 15 |
| 16 |
| 19 |
| 20 |
| 24 |
| 25 |
| 26 |
| 26 |
| 27 |
| 27 |
| 27 |
| 27 |
| 27 |
| 29 |
| 29 |
|    |

### **REVISION HISTORY**

7/2016—Revision 0: Initial Version

### **SPECIFICATIONS**

### ELECTRICAL CHARACTERISTICS—5 V PRIMARY INPUT SUPPLY/5 V SECONDARY ISOLATED SUPPLY

All typical specifications are at  $T_A$  = 25°C,  $V_{DDI}$  =  $V_{DDP}$  =  $V_{ISO}$  = 5 V,  $V_{SEL}$  resistor network: R1 = 10 k $\Omega$  ± 1%, R2 = 30.9 k $\Omega$  ± 1% between  $V_{ISO}$  and  $GND_{ISO}$  (see Figure 31). Minimum/maximum specifications apply over the entire recommended operation range, which is 4.5 V  $\leq$   $V_{DDI}$ ,  $V_{DDP}$ ,  $V_{ISO}$   $\leq$  5.5 V, and -40°C  $\leq$   $T_A$   $\leq$  +105°C, unless otherwise noted. Switching specifications are tested with  $C_L$  = 15 pF and CMOS signal levels, unless otherwise noted.

Table 3. DC-to-DC Converters Static Specifications

| Parameter                            | Symbol                   | Min | Тур | Max | Unit   | Test Conditions/Comments                                                       |
|--------------------------------------|--------------------------|-----|-----|-----|--------|--------------------------------------------------------------------------------|
| DC-TO-DC CONVERTERS SUPPLY           |                          |     |     |     |        |                                                                                |
| Setpoint                             | V <sub>ISO</sub>         | 4.7 | 5.0 | 5.4 | V      | $I_{ISO}$ = 15 mA, R1 = 10 kΩ, R2 = 30.9 kΩ                                    |
| Line Regulation                      | V <sub>ISO (LINE)</sub>  |     | 20  |     | mV/V   | $I_{ISO} = 15 \text{ mA}, V_{DDP} = 4.5 \text{ V to } 5.5 \text{ V}$           |
| Load Regulation                      | V <sub>ISO (LOAD)</sub>  |     | 1   | 5   | %      | $I_{ISO} = 3 \text{ mA to } 27 \text{ mA}$                                     |
| Output Ripple                        | V <sub>ISO (RIP)</sub>   |     | 75  |     | mV p-p | 20 MHz bandwidth, $C_{BO} = 0.1 \mu F    10 \mu F$ , $I_{ISO} = 27 \text{ mA}$ |
| Output Noise                         | V <sub>ISO (NOISE)</sub> |     | 200 |     | mV p-p | $C_{BO} = 0.1 \mu\text{F}  10 \mu\text{F}, I_{ISO} = 27 \text{mA}$             |
| Switching Frequency                  | fosc                     |     | 125 |     | MHz    |                                                                                |
| Pulse-Width Modulation Frequency     | $f_{PWM}$                |     | 600 |     | kHz    |                                                                                |
| Output Supply                        | I <sub>ISO (MAX)</sub>   | 30  |     |     | mA     | V <sub>ISO</sub> > 4.5 V                                                       |
| Efficiency at I <sub>ISO (MAX)</sub> |                          |     | 29  |     | %      | $I_{ISO} = 27 \text{ mA}$                                                      |
| V <sub>DDP</sub> Supply Current      |                          |     |     |     |        |                                                                                |
| No V <sub>ISO</sub> Load             | I <sub>DDP (Q)</sub>     |     | 14  | 20  | mA     |                                                                                |
| Full V <sub>ISO</sub> Load           | I <sub>DDP (MAX)</sub>   |     | 104 | 140 | mA     |                                                                                |
| Thermal Shutdown                     |                          |     |     |     |        |                                                                                |
| Shutdown Temperature                 |                          |     | 154 |     | °C     |                                                                                |
| Thermal Hysteresis                   |                          |     | 10  |     | °C     |                                                                                |

**Table 4. Data Channel Supply Current Specifications** 

|                |                  |     | 1 Mbp | s    |     | 25 Mbps |      | 100 Mbps |      |      |      |                          |
|----------------|------------------|-----|-------|------|-----|---------|------|----------|------|------|------|--------------------------|
| Parameter      | Symbol           | Min | Тур   | Max  | Min | Тур     | Max  | Min      | Тур  | Max  | Unit | Test Conditions/Comments |
| SUPPLY CURRENT |                  |     |       |      |     |         |      |          |      |      |      | $C_L = 0 pF$             |
| ADuM6410       | I <sub>DD1</sub> |     | 6.8   | 10   |     | 7.8     | 12   |          | 11.8 | 17.4 | mA   |                          |
|                | I <sub>DD2</sub> |     | 2.1   | 3.7  |     | 3.9     | 5.7  |          | 9.2  | 13   | mA   |                          |
| ADuM6411       | I <sub>DD1</sub> |     | 5.8   | 10.3 |     | 7.0     | 10.9 |          | 11.4 | 15.9 | mA   |                          |
|                | $I_{DD2}$        |     | 4.0   | 6.85 |     | 5.5     | 8.5  |          | 10.3 | 14.0 | mA   |                          |
| ADuM6412       | I <sub>DD1</sub> |     | 4.3   | 7.7  |     | 6.0     | 9.3  |          | 10.3 | 14.2 | mA   |                          |
|                | $I_{DD2}$        |     | 5.3   | 8.7  |     | 6.7     | 10.1 |          | 11.0 | 14.9 | mA   |                          |

**Table 5. Switching Specifications** 

| Parameter                | Symbol                              | Min | Тур | Max | Unit   | Test Conditions/Comments                                         |
|--------------------------|-------------------------------------|-----|-----|-----|--------|------------------------------------------------------------------|
| SWITCHING SPECIFICATIONS |                                     |     |     |     |        |                                                                  |
| Pulse Width              | PW                                  | 6.6 |     |     | ns     | Within pulse width distortion (PWD) limit                        |
| Data Rate                |                                     |     |     | 150 | Mbps   | Within PWD limit                                                 |
| Propagation Delay        | t <sub>PHL</sub> , t <sub>PLH</sub> | 4.8 | 7.2 | 13  | ns     | 50% input to 50% output                                          |
| Pulse Width Distortion   | PWD                                 |     | 0.5 | 3   | ns     | tplh - tphl                                                      |
| Change vs. Temperature   |                                     |     | 1.5 |     | ps/°C  |                                                                  |
| Propagation Delay Skew   | t <sub>PSK</sub>                    |     |     | 6.1 | ns     | Between any two units at the same temperature, voltage, and load |
| Channel Matching         |                                     |     |     |     |        |                                                                  |
| Codirectional            | <b>t</b> PSKCD                      |     | 0.5 | 3.0 | ns     |                                                                  |
| Opposing Direction       | <b>t</b> PSKOD                      |     | 0.5 | 3.0 | ns     |                                                                  |
| Jitter                   |                                     |     | 490 |     | ps p-p |                                                                  |
|                          |                                     |     | 70  |     | ps rms |                                                                  |

**Table 6. Input and Output Characteristics** 

| Parameter                                      | Symbol                         | Min                                            | Тур                                       | Max                                          | Unit    | Test Conditions/<br>Comments                                                                           |
|------------------------------------------------|--------------------------------|------------------------------------------------|-------------------------------------------|----------------------------------------------|---------|--------------------------------------------------------------------------------------------------------|
| DC SPECIFICATIONS                              |                                |                                                |                                           |                                              |         |                                                                                                        |
| Input Threshold                                |                                |                                                |                                           |                                              |         |                                                                                                        |
| Logic High                                     | V <sub>IH</sub>                | $0.7 \times V_{ISO}$ or $0.7 \times V_{DD1}$   |                                           |                                              | V       |                                                                                                        |
| Logic Low                                      | V <sub>IL</sub>                |                                                |                                           | $0.3 \times V_{ISO}$ or $0.3 \times V_{DD1}$ | V       |                                                                                                        |
| Output Voltage                                 |                                |                                                |                                           |                                              |         |                                                                                                        |
| Logic High                                     | V <sub>OH</sub>                | $V_{DD1} - 0.2 \text{ or } V_{DD2} - 0.2$      | $V_{DD1} \ or \ V_{DD2}$                  |                                              | V       | $I_{Ox}^{1} = -20 \mu A, V_{Ix} = V_{IxH}^{2}$                                                         |
|                                                |                                | $V_{DD1} - 0.5 \text{ or} $<br>$V_{DD2} - 0.5$ | $V_{DD1} - 0.2 \text{ or } V_{DD2} - 0.2$ |                                              | V       | $I_{Ox} = -4 \text{ mA, } V_{Ix} = V_{IxH}$                                                            |
| Logic Low                                      | Vol                            |                                                | 0.0                                       | 0.1                                          | V       | $I_{Ox} = 20  \mu A, V_{Ix} = V_{IxL}^3$                                                               |
|                                                |                                |                                                | 0.0                                       | 0.4                                          | V       | $I_{Ox} = 4 \text{ mA}, V_{Ix} = V_{IxL}$                                                              |
| Undervoltage Lockout                           | UVLO                           |                                                |                                           |                                              |         | V <sub>DD1</sub> , V <sub>DD2</sub> , and V <sub>DDP</sub> supply                                      |
| Positive Going Threshold                       | $V_{\text{UV+}}$               |                                                | 1.6                                       |                                              | V       |                                                                                                        |
| Negative Going Threshold                       | $V_{UV-}$                      |                                                | 1.5                                       |                                              | V       |                                                                                                        |
| Hysteresis                                     | V <sub>UVH</sub>               |                                                | 0.1                                       |                                              | V       |                                                                                                        |
| Input Currents per Channel                     | l <sub>l</sub>                 | -10                                            | +0.01                                     | +10                                          | μA      | $0 \text{ V} \leq V_{lx} \leq V_{DDx}$                                                                 |
| Quiescent Supply Current<br>ADuM6410           |                                |                                                |                                           |                                              |         |                                                                                                        |
| ADUM6410                                       |                                |                                                | 1.2                                       | 2.2                                          | 4       | V 1i-0                                                                                                 |
|                                                | I <sub>DD1</sub> (Q)           |                                                | 1.2                                       | 2.2                                          | mA      | $V_{lx} = Logic 0$                                                                                     |
|                                                | I <sub>DD2 (Q)</sub>           |                                                | 2.0                                       | 2.72                                         | mA      | $V_{lx} = Logic 0$                                                                                     |
|                                                | I <sub>DD1</sub> (Q)           |                                                | 12.0                                      | 20.0                                         | mA      | $V_{lx} = Logic 1$                                                                                     |
| AD 146414                                      | I <sub>DD2 (Q)</sub>           |                                                | 2.0                                       | 2.92                                         | mA      | $V_{lx} = Logic 1$                                                                                     |
| ADuM6411                                       |                                |                                                | 1.6                                       | 2.46                                         | _       |                                                                                                        |
|                                                | I <sub>DD1 (Q)</sub>           |                                                | 1.6                                       | 2.46                                         | mA      | $V_{lx} = Logic 0$                                                                                     |
|                                                | I <sub>DD2</sub> (Q)           |                                                | 1.9                                       | 2.62                                         | mA      | $V_{lx} = Logic 0$                                                                                     |
|                                                | I <sub>DD1 (Q)</sub>           |                                                | 10.0                                      | 17.0                                         | mA      | $V_{lx} = Logic 1$                                                                                     |
| 10.145440                                      | I <sub>DD2 (Q)</sub>           |                                                | 6.0                                       | 10.0                                         | mA      | V <sub>Ix</sub> = Logic 1                                                                              |
| ADuM6412                                       |                                |                                                |                                           |                                              |         |                                                                                                        |
|                                                | I <sub>DD1</sub> (Q)           |                                                | 1.6                                       | 2.46                                         | mA      | $V_{lx} = Logic 0$                                                                                     |
|                                                | I <sub>DD2</sub> (Q)           |                                                | 1.6                                       | 2.46                                         | mA      | $V_{lx} = Logic 0$                                                                                     |
|                                                | I <sub>DD1 (Q)</sub>           |                                                | 7.2                                       | 11.5                                         | mA      | $V_{lx} = Logic 1$                                                                                     |
|                                                | I <sub>DD2</sub> (Q)           |                                                | 8.4                                       | 11.5                                         | mA      | V <sub>Ix</sub> = Logic 1                                                                              |
| Dynamic Supply Current                         |                                |                                                |                                           |                                              |         |                                                                                                        |
| Input                                          | I <sub>DDI (D)</sub>           |                                                | 0.01                                      |                                              | mA/Mbps | Inputs switching, 50% duty cycle                                                                       |
| Output                                         | I <sub>DDO (D)</sub>           |                                                | 0.01                                      |                                              | mA/Mbps | Inputs switching, 50% duty cycle                                                                       |
| AC SPECIFICATIONS                              |                                |                                                |                                           |                                              |         |                                                                                                        |
| Output Rise/Fall Time                          | t <sub>R</sub> /t <sub>F</sub> |                                                | 2.5                                       |                                              | ns      | 10% to 90%                                                                                             |
| Common-Mode Transient<br>Immunity <sup>4</sup> | CM <sub>H</sub>                | 75                                             | 100                                       |                                              | kV/μs   | $V_{lx} = V_{DD1}$ or $V_{ISO}$ , commonmode voltage ( $V_{CM}$ )= 1000 V, transient magnitude = 800 V |
|                                                | CM <sub>L</sub>                | 75                                             | 100                                       |                                              | kV/μs   | $V_{lx} = 0 \text{ V, } V_{CM} = 1000 \text{ V,}$<br>transient magnitude = 800 V                       |

 $<sup>^{1}</sup>$   $I_{Ox}$  is the Channel x output current, where x means A, B, C, or D.

 $<sup>^{2}</sup>$  V<sub>IxH</sub> is the input side logic high.  $^{3}$  V<sub>IxL</sub> is the input side logic low.

 $<sup>^4</sup>$  [CM<sub>H</sub>] is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>O</sub>) > 0.8 V<sub>DDx</sub>. |CM<sub>L</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>O</sub>) > 0.8 V<sub>DDx</sub>. |CM<sub>L</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>O</sub>) > 0.8 V<sub>DDx</sub>. |CM<sub>L</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>O</sub>) > 0.8 V<sub>DDx</sub>. |CM<sub>L</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>O</sub>) > 0.8 V<sub>DDx</sub>. |CM<sub>L</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>O</sub>) > 0.8 V<sub>DDx</sub>. |CM<sub>L</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>O</sub>) > 0.8 V<sub>DDx</sub>. |CM<sub>L</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>O</sub>) > 0.8 V<sub>DDx</sub>. |CM<sub>L</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>O</sub>) > 0.8 V<sub>DDx</sub>. |CM<sub>L</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage of the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while maintaining the voltage slew rate that can be sustained while the voltage slew rate that can be sustained while the voltage sle mode voltage slew rate that can be sustained while maintaining Vo > 0.8 V. The common-mode voltage slew rates apply to both the rising and falling common-mode voltage edges.

### ELECTRICAL CHARACTERISTICS—3.3 V PRIMARY INPUT SUPPLY/3.3 V SECONDARY ISOLATED SUPPLY

All typical specifications are at  $T_A = 25^{\circ}C$ ,  $V_{DDI} = V_{DDP} = V_{ISO} = 3.3$  V,  $V_{SEL}$  resistor network: R1 = 10 k $\Omega \pm 1\%$ , R2 = 16.9 k $\Omega \pm 1\%$  between  $V_{ISO}$  and  $GND_{ISO}$  (see Figure 31). Minimum/maximum specifications apply over the entire recommended operation range, which is  $3.0 \text{ V} \leq V_{DDI}$ ,  $V_{DDP}$ ,  $V_{ISO} \leq 3.6$  V, and  $-40^{\circ}C \leq T_A \leq +105^{\circ}C$ , unless otherwise noted. Switching specifications are tested with  $C_L = 15$  pF and CMOS signal levels, unless otherwise noted.

Table 7. DC-to-DC Converter Static Specifications

| Parameter                            | Symbol                   | Min | Тур | Max | Unit   | Test Conditions/Comments                                                       |
|--------------------------------------|--------------------------|-----|-----|-----|--------|--------------------------------------------------------------------------------|
| DC-TO-DC CONVERTER SUPPLY            |                          |     |     |     |        |                                                                                |
| Setpoint                             | V <sub>ISO</sub>         | 3.0 | 3.3 | 3.6 | V      | $I_{ISO} = 10 \text{ mA}, R1 = 10 \text{ k}\Omega, R2 = 16.9 \text{ k}\Omega$  |
| Line Regulation                      | V <sub>ISO (LINE)</sub>  |     | 20  |     | mV/V   | $I_{ISO} = 10 \text{ mA}, V_{DD1} = 3.0 \text{ V to } 3.6 \text{ V}$           |
| Load Regulation                      | V <sub>ISO (LOAD)</sub>  |     | 1   | 5   | %      | $I_{ISO} = 2 \text{ mA to } 18 \text{ mA}$                                     |
| Output Ripple                        | V <sub>ISO (RIP)</sub>   |     | 50  |     | mV p-p | 20 MHz bandwidth, $C_{BO} = 0.1 \mu F    10 \mu F$ , $I_{ISO} = 18 \text{ mA}$ |
| Output Noise                         | V <sub>ISO (NOISE)</sub> |     | 130 |     | mV p-p | $C_{BO} = 0.1 \mu\text{F}  10 \mu\text{F}, I_{ISO} = 18 \text{mA}$             |
| Switching Frequency                  | fosc                     |     | 125 |     | MHz    |                                                                                |
| Pulse-Width Modulation Frequency     | $f_{PWM}$                |     | 600 |     | kHz    |                                                                                |
| Output Supply                        | I <sub>ISO (MAX)</sub>   | 20  |     |     | mA     | $3.6 \text{ V} > \text{V}_{ISO} > 3 \text{ V}$                                 |
| Efficiency at I <sub>ISO (MAX)</sub> |                          |     | 27  |     | %      | $I_{ISO} = 18 \text{ mA}$                                                      |
| V <sub>DDP</sub> Supply Current      |                          |     |     |     |        |                                                                                |
| No V <sub>ISO</sub> Load             | I <sub>DDP (Q)</sub>     |     | 14  | 20  | mA     |                                                                                |
| Full V <sub>ISO</sub> Load           | I <sub>DDP (MAX)</sub>   |     | 77  | 115 | mA     |                                                                                |
| Thermal Shutdown                     |                          |     |     |     |        |                                                                                |
| Shutdown Temperature                 |                          |     | 154 |     | °C     |                                                                                |
| Thermal Hysteresis                   |                          |     | 10  |     | °C     |                                                                                |

**Table 8. Data Channel Supply Current Specifications** 

|                | 11 /             |     |       |      |     |        |      |     |       |      |      |                          |
|----------------|------------------|-----|-------|------|-----|--------|------|-----|-------|------|------|--------------------------|
|                |                  |     | 1 Mbp | s    |     | 25 Mbp | os   | 1   | 00 Mb | ps   |      |                          |
| Parameter      | Symbol           | Min | Тур   | Max  | Min | Тур    | Max  | Min | Тур   | Max  | Unit | Test Conditions/Comments |
| SUPPLY CURRENT |                  |     |       |      |     |        |      |     |       |      |      | $C_L = 0 pF$             |
| ADuM6410       | I <sub>DD1</sub> |     | 6.6   | 9.8  |     | 7.4    | 11.2 |     | 10.7  | 15.9 | mA   |                          |
|                | I <sub>DD2</sub> |     | 2.0   | 3.7  |     | 3.5    | 5.5  |     | 8.2   | 11.6 | mA   |                          |
| ADuM6411       | I <sub>DD1</sub> |     | 5.65  | 10.1 |     | 6.65   | 10.5 |     | 10.4  | 14.9 | mA   |                          |
|                | I <sub>DD2</sub> |     | 3.9   | 6.65 |     | 5.2    | 8.0  |     | 9.4   | 12.8 | mA   |                          |
| ADuM6412       | I <sub>DD1</sub> |     | 4.3   | 7.7  |     | 5.6    | 9.0  |     | 9.1   | 13   | mA   |                          |
|                | I <sub>DD2</sub> |     | 5.0   | 8.4  |     | 6.2    | 9.6  |     | 9.8   | 13.7 | mA   |                          |

**Table 9. Switching Specifications** 

| Parameter                | Symbol                              | Min | Тур | Max | Unit   | Test Conditions/Comments                                         |
|--------------------------|-------------------------------------|-----|-----|-----|--------|------------------------------------------------------------------|
| SWITCHING SPECIFICATIONS |                                     |     |     |     |        |                                                                  |
| Pulse Width              | PW                                  | 6.7 |     |     | ns     | Within PWD limit                                                 |
| Data Rate                |                                     |     |     | 150 | Mbps   | Within PWD limit                                                 |
| Propagation Delay        | t <sub>PHL</sub> , t <sub>PLH</sub> |     | 6.8 | 14  | ns     | 50% input to 50% output                                          |
| Pulse Width Distortion   | PWD                                 |     | 0.7 | 3.0 | ns     | tplh - tphl                                                      |
| Change vs. Temperature   |                                     |     | 1.5 |     | ps/°C  |                                                                  |
| Propagation Delay Skew   | t <sub>PSK</sub>                    |     |     | 7.5 | ns     | Between any two units at the same temperature, voltage, and load |
| Channel Matching         |                                     |     |     |     |        |                                                                  |
| Codirectional            | t <sub>PSKCD</sub>                  |     | 0.7 | 3.0 | ns     |                                                                  |
| Opposing Direction       | <b>t</b> PSKOD                      |     | 0.7 | 3.0 | ns     |                                                                  |
| Jitter                   |                                     |     | 640 |     | ps p-p |                                                                  |
|                          |                                     |     | 75  |     | ns rms |                                                                  |

Table 10. Input and Output Characteristics

| Parameter                                      | Symbol                         | Min                                              | Тур                                       | Max                                          | Unit    | Test Conditions/<br>Comments                                                          |
|------------------------------------------------|--------------------------------|--------------------------------------------------|-------------------------------------------|----------------------------------------------|---------|---------------------------------------------------------------------------------------|
| DC SPECIFICATIONS                              |                                |                                                  |                                           |                                              |         |                                                                                       |
| Input Threshold                                |                                |                                                  |                                           |                                              |         |                                                                                       |
| Logic High                                     | VIH                            | $0.7 \times V_{ISO}$ or $0.7 \times V_{DD1}$     |                                           |                                              | V       |                                                                                       |
| Logic Low                                      | VIL                            |                                                  |                                           | $0.3 \times V_{ISO}$ or $0.3 \times V_{DD1}$ | V       |                                                                                       |
| Output Voltage                                 |                                |                                                  |                                           |                                              |         |                                                                                       |
| Logic High                                     | V <sub>OH</sub>                | V <sub>DD1</sub> – 0.2 or V <sub>DD2</sub> – 0.2 | $V_{DD1}$ or $V_{DD2}$                    |                                              | V       | $I_{Ox} = -20  \mu A, V_{Ix} = V_{IxH}$                                               |
|                                                |                                | $V_{DD1} - 0.5 \text{ or} $<br>$V_{DD2} - 0.5$   | $V_{DD1} - 0.2 \text{ or } V_{DD2} - 0.2$ |                                              | V       | $I_{Ox} = -4 \text{ mA, } V_{Ix} = V_{IxH}$                                           |
| Logic Low                                      | Vol                            |                                                  | 0.0                                       | 0.1                                          | V       | $I_{Ox} = 20 \mu A, V_{Ix} = V_{IxL}$                                                 |
|                                                |                                |                                                  | 0.0                                       | 0.4                                          | V       | $I_{Ox} = 4 \text{ mA}, V_{Ix} = V_{IxL}$                                             |
| Undervoltage Lockout                           | UVLO                           |                                                  |                                           |                                              |         | V <sub>DD1</sub> , V <sub>DD2</sub> , and V <sub>DDP</sub> supply                     |
| Positive Going Threshold                       | $V_{UV+}$                      |                                                  | 1.6                                       |                                              | V       |                                                                                       |
| Negative Going Threshold                       | $V_{UV-}$                      |                                                  | 1.5                                       |                                              | V       |                                                                                       |
| Hysteresis                                     | V <sub>UVH</sub>               |                                                  | 0.1                                       |                                              | V       |                                                                                       |
| Input Currents per Channel                     | l <sub>l</sub>                 | -10                                              | +0.01                                     | +10                                          | μΑ      | $0 \text{ V} \leq V_{lx} \leq V_{DDx}$                                                |
| Quiescent Supply Current<br>ADuM6410           |                                |                                                  |                                           |                                              |         |                                                                                       |
|                                                | I <sub>DD1 (Q)</sub>           |                                                  | 1.2                                       | 2.12                                         | mA      | $V_{lx} = Logic 0$                                                                    |
|                                                | I <sub>DD2 (Q)</sub>           |                                                  | 2.0                                       | 2.68                                         | mA      | $V_{lx} = Logic 0$                                                                    |
|                                                | I <sub>DD1 (Q)</sub>           |                                                  | 12.0                                      | 19.6                                         | mA      | $V_{lx} = Logic 1$                                                                    |
|                                                | I <sub>DD2 (Q)</sub>           |                                                  | 2.0                                       | 2.8                                          | mA      | $V_{lx} = Logic 1$                                                                    |
| ADuM6411                                       |                                |                                                  |                                           |                                              |         |                                                                                       |
|                                                | I <sub>DD1 (Q)</sub>           |                                                  | 1.5                                       | 2.36                                         | mA      | $V_{lx} = Logic 0$                                                                    |
|                                                | I <sub>DD2 (Q)</sub>           |                                                  | 1.8                                       | 2.52                                         | mA      | $V_{lx} = Logic 0$                                                                    |
|                                                | I <sub>DD1 (Q)</sub>           |                                                  | 9.8                                       | 16.7                                         | mA      | $V_{lx} = Logic 1$                                                                    |
|                                                | I <sub>DD2 (Q)</sub>           |                                                  | 5.7                                       | 9.7                                          | mA      | V <sub>Ix</sub> = Logic 1                                                             |
| ADuM6412                                       |                                |                                                  |                                           |                                              |         |                                                                                       |
|                                                | I <sub>DD1 (Q)</sub>           |                                                  | 1.6                                       | 2.4                                          | mA      | $V_{lx} = Logic 0$                                                                    |
|                                                | I <sub>DD2 (Q)</sub>           |                                                  | 1.6                                       | 2.4                                          | mA      | $V_{lx} = Logic 0$                                                                    |
|                                                | I <sub>DD1 (Q)</sub>           |                                                  | 7.2                                       | 11.2                                         | mA      | $V_{lx} = Logic 1$                                                                    |
|                                                | I <sub>DD2 (Q)</sub>           |                                                  | 8.4                                       | 11.2                                         | mA      | $V_{lx} = Logic 1$                                                                    |
| Dynamic Supply Current                         |                                |                                                  |                                           |                                              |         |                                                                                       |
| Input                                          | I <sub>DDI (D)</sub>           |                                                  | 0.01                                      |                                              | mA/Mbps | Inputs switching, 50% duty cycle                                                      |
| Output                                         | I <sub>DDO (D)</sub>           |                                                  | 0.01                                      |                                              | mA/Mbps | Inputs switching, 50% duty cycle                                                      |
| AC SPECIFICATIONS                              |                                |                                                  |                                           |                                              |         |                                                                                       |
| Output Rise/Fall Time                          | t <sub>R</sub> /t <sub>F</sub> |                                                  | 2.5                                       |                                              | ns      | 10% to 90%                                                                            |
| Common-Mode Transient<br>Immunity <sup>1</sup> | CM <sub>H</sub>                | 75                                               | 100                                       |                                              | kV/μs   | $V_{lx} = V_{DD1}$ or $V_{ISO}$ , $V_{CM} = 1000$ V,<br>transient magnitude = $800$ V |
|                                                | CM <sub>L</sub>                | 75                                               | 100                                       |                                              | kV/μs   | $V_{lx} = 0 \text{ V}, V_{CM} = 1000 \text{ V},$<br>transient magnitude = 800 V       |

 $<sup>^{1}</sup>$  |CM<sub>H</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>O</sub>) > 0.8 V<sub>DDx</sub>. |CM<sub>L</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>O</sub> > 0.8 V. The common-mode voltage slew rates apply to both the rising and falling common-mode voltage edges.

### ELECTRICAL CHARACTERISTICS—5 V PRIMARY INPUT SUPPLY/3.3 V SECONDARY ISOLATED SUPPLY

All typical specifications are at  $T_A = 25^{\circ}C$ ,  $V_{DD1} = V_{DDP} = 5.0$  V,  $V_{ISO} = 3.3$  V,  $V_{SEL}$  resistor network: R1 = 10 k $\Omega \pm 1\%$ , R2 = 16.9 k $\Omega \pm 1\%$  between  $V_{ISO}$  and  $GND_{ISO}$  (see Figure 31). Minimum/maximum specifications apply over the entire recommended operation range, which is 4.5 V  $\leq V_{DD1} = V_{DDP} \leq 5.5$  V, 3.0 V  $\leq V_{ISO} \leq 3.6$  V, and  $-40^{\circ}C \leq T_A \leq +105^{\circ}C$ , unless otherwise noted. Switching specifications are tested with  $C_L = 15$  pF and CMOS signal levels, unless otherwise noted.

Table 11. DC-to-DC Converter Static Specifications

| Parameter                            | Symbol                   | Min | Тур | Max | Unit   | Test Conditions/Comments                                                      |
|--------------------------------------|--------------------------|-----|-----|-----|--------|-------------------------------------------------------------------------------|
| DC-TO-DC CONVERTER SUPPLY            |                          |     |     |     |        |                                                                               |
| Setpoint                             | V <sub>ISO</sub>         | 3.0 | 3.3 | 3.6 | V      | $I_{ISO} = 15 \text{ mA}, R1 = 10 \text{ k}\Omega, R2 = 16.9 \text{ k}\Omega$ |
| Line Regulation                      | V <sub>ISO (LINE)</sub>  |     | 20  |     | mV/V   | $I_{ISO} = 15 \text{ mA}, V_{DD1} = 3.0 \text{ V to } 3.6 \text{ V}$          |
| Load Regulation                      | V <sub>ISO (LOAD)</sub>  |     | 1   | 5   | %      | $I_{ISO} = 3 \text{ mA to } 27 \text{ mA}$                                    |
| Output Ripple                        | V <sub>ISO (RIP)</sub>   |     | 50  |     | mV p-p | 20 MHz bandwidth, $C_{BO} = 0.1 \mu F    10 \mu F$ , $I_{ISO} = 27 mA$        |
| Output Noise                         | V <sub>ISO (NOISE)</sub> |     | 130 |     | mV p-p | $C_{BO} = 0.1  \mu \text{F}    10  \mu \text{F}, I_{ISO} = 27  \text{mA}$     |
| Switching Frequency                  | fosc                     |     | 125 |     | MHz    |                                                                               |
| Pulse-Width Modulation Frequency     | f <sub>PWM</sub>         |     | 600 |     | kHz    |                                                                               |
| Output Supply                        | I <sub>ISO (MAX)</sub>   | 30  |     |     | mA     | $3.6 \text{ V} > \text{V}_{ISO} > 3 \text{ V}$                                |
| Efficiency at I <sub>ISO (MAX)</sub> |                          |     | 24  |     | %      | $I_{ISO} = 27 \text{ mA}$                                                     |
| V <sub>DDP</sub> Supply Current      |                          |     |     |     |        |                                                                               |
| No V <sub>ISO</sub> Load             | I <sub>DDP (Q)</sub>     |     | 14  | 20  | mA     |                                                                               |
| Full V <sub>ISO</sub> Load           | I <sub>DDP (MAX)</sub>   |     | 85  | 115 | mA     |                                                                               |
| Thermal Shutdown                     |                          |     |     |     |        |                                                                               |
| Shutdown Temperature                 |                          |     | 154 |     | °C     |                                                                               |
| Thermal Hysteresis                   |                          |     | 10  |     | °C     |                                                                               |

**Table 12. Data Channel Supply Current Specifications** 

|                |                  |     | 1 Mbp | s    | :   | 25 Mbps 100 Mbps |      |     |      |      |      |                          |
|----------------|------------------|-----|-------|------|-----|------------------|------|-----|------|------|------|--------------------------|
| Parameter      | Symbol           | Min | Тур   | Max  | Min | Тур              | Max  | Min | Тур  | Max  | Unit | Test Conditions/Comments |
| SUPPLY CURRENT |                  |     |       |      |     |                  |      |     |      |      |      | $C_L = 0 pF$             |
| ADuM6410       | I <sub>DD1</sub> |     | 6.8   | 10   |     | 7.8              | 12   |     | 11.8 | 17.4 | mA   |                          |
|                | $I_{DD2}$        |     | 2.0   | 3.7  |     | 3.5              | 5.5  |     | 8.2  | 11.6 | mA   |                          |
| ADuM6411       | I <sub>DD1</sub> |     | 5.8   | 10.3 |     | 7.0              | 10.9 |     | 11.4 | 15.9 | mA   |                          |
|                | $I_{DD2}$        |     | 3.9   | 6.65 |     | 5.2              | 8.0  |     | 9.4  | 12.8 | mA   |                          |
| ADuM6412       | I <sub>DD1</sub> |     | 4.3   | 7.7  |     | 6.0              | 9.3  |     | 10.3 | 14.2 | mA   |                          |
|                | I <sub>DD2</sub> |     | 5.0   | 8.4  |     | 6.2              | 9.6  |     | 9.8  | 13.7 | mA   |                          |

**Table 13. Switching Specifications** 

| Parameter                | Symbol                              | Min | Тур | Max | Unit   | Test Conditions/Comments                                         |
|--------------------------|-------------------------------------|-----|-----|-----|--------|------------------------------------------------------------------|
| SWITCHING SPECIFICATIONS |                                     |     |     |     |        |                                                                  |
| Data Rate                |                                     |     |     | 150 | Mbps   | Within PWD limit                                                 |
| Propagation Delay        | t <sub>PHL</sub> , t <sub>PLH</sub> |     | 6.8 | 14  | ns     | 50% input to 50% output                                          |
| Pulse Width Distortion   | PWD                                 |     | 0.7 | 3.0 | ns     | tplh - tphl                                                      |
| Pulse Width              | PW                                  | 6.7 |     |     | ns     | Within PWD limit                                                 |
| Propagation Delay Skew   | t <sub>PSK</sub>                    |     |     | 7.5 | ns     | Between any two units at the same temperature, voltage, and load |
| Channel Matching         |                                     |     |     |     |        |                                                                  |
| Codirectional            | <b>t</b> <sub>PSKCD</sub>           |     | 0.7 | 3.0 | ns     |                                                                  |
| Opposing Direction       | <b>t</b> <sub>PSKOD</sub>           |     | 0.7 | 3.0 | ns     |                                                                  |
| Jitter                   |                                     |     | 640 |     | ps p-p |                                                                  |
|                          |                                     |     | 75  |     | ns rms |                                                                  |

Table 14. Input and Output Characteristics

| Parameter                                      | Symbol                         | Min                                              | Тур                                       | Max                                          | Unit    | Test Conditions/<br>Comments                                                              |
|------------------------------------------------|--------------------------------|--------------------------------------------------|-------------------------------------------|----------------------------------------------|---------|-------------------------------------------------------------------------------------------|
| DC SPECIFICATIONS                              |                                |                                                  |                                           |                                              |         |                                                                                           |
| Input Threshold                                |                                |                                                  |                                           |                                              |         |                                                                                           |
| Logic High                                     | V <sub>IH</sub>                | 0.7×V <sub>ISO</sub> or 0.7×<br>V <sub>DD1</sub> |                                           |                                              | V       |                                                                                           |
| Logic Low                                      | VIL                            |                                                  |                                           | $0.3 \times V_{ISO}$ or $0.3 \times V_{DD1}$ | V       |                                                                                           |
| Output Voltage                                 |                                |                                                  |                                           |                                              |         |                                                                                           |
| Logic High                                     | V <sub>OH</sub>                | V <sub>DD1</sub> – 0.2 or V <sub>DD2</sub> – 0.2 | $V_{DD1}$ or $V_{DD2}$                    |                                              | V       | $I_{Ox} = -20  \mu A, V_{Ix} = V_{IxH}$                                                   |
|                                                |                                | $V_{DD1} - 0.5 \text{ or} $<br>$V_{DD2} - 0.5$   | $V_{DD1} - 0.2 \text{ or } V_{DD2} - 0.2$ |                                              | V       | $I_{Ox} = -4 \text{ mA, } V_{Ix} = V_{IxH}$                                               |
| Logic Low                                      | V <sub>OL</sub>                |                                                  | 0.0                                       | 0.1                                          | V       | $I_{Ox} = 20 \mu A, V_{Ix} = V_{IxL}$                                                     |
|                                                |                                |                                                  | 0.0                                       | 0.4                                          | V       | $I_{Ox} = 4 \text{ mA}, V_{Ix} = V_{IxL}$                                                 |
| Undervoltage Lockout                           | UVLO                           |                                                  |                                           |                                              |         | V <sub>DD1</sub> , V <sub>DD2</sub> , and V <sub>DDP</sub> supply                         |
| Positive Going Threshold                       | $V_{UV+}$                      |                                                  | 1.6                                       |                                              | V       |                                                                                           |
| Negative Going Threshold                       | $V_{\text{UV}-}$               |                                                  | 1.5                                       |                                              | V       |                                                                                           |
| Hysteresis                                     | $V_{\text{UVH}}$               |                                                  | 0.1                                       |                                              | V       |                                                                                           |
| Input Currents per Channel                     | I <sub>I</sub>                 | -10                                              | +0.01                                     | +10                                          | μΑ      | $0 \text{ V} \leq V_{lx} \leq V_{DDx}$                                                    |
| Quiescent Supply Current<br>ADuM6410           |                                |                                                  |                                           |                                              |         |                                                                                           |
|                                                | I <sub>DD1 (Q)</sub>           |                                                  | 1.2                                       | 2.2                                          | mA      | $V_{lx} = Logic 0$                                                                        |
|                                                | I <sub>DD2 (Q)</sub>           |                                                  | 2.0                                       | 2.68                                         | mA      | $V_{lx} = Logic 0$                                                                        |
|                                                | I <sub>DD1 (Q)</sub>           |                                                  | 12.0                                      | 20.0                                         | mA      | V <sub>Ix</sub> = Logic 1                                                                 |
|                                                | I <sub>DD2 (Q)</sub>           |                                                  | 2.0                                       | 2.8                                          | mA      | $V_{lx} = Logic 1$                                                                        |
| ADuM6411                                       |                                |                                                  |                                           |                                              |         |                                                                                           |
|                                                | I <sub>DD1 (Q)</sub>           |                                                  | 1.6                                       | 2.46                                         | mA      | $V_{lx} = Logic 0$                                                                        |
|                                                | I <sub>DD2 (Q)</sub>           |                                                  | 1.8                                       | 2.52                                         | mA      | $V_{lx} = Logic 0$                                                                        |
|                                                | I <sub>DD1 (Q)</sub>           |                                                  | 10.0                                      | 17.0                                         | mA      | $V_{lx} = Logic 1$                                                                        |
|                                                | I <sub>DD2 (Q)</sub>           |                                                  | 5.7                                       | 9.7                                          | mA      | $V_{lx} = Logic 1$                                                                        |
| ADuM6412                                       |                                |                                                  |                                           |                                              |         |                                                                                           |
|                                                | I <sub>DD1 (Q)</sub>           |                                                  | 1.6                                       | 2.46                                         | mA      | $V_{lx} = Logic 0$                                                                        |
|                                                | I <sub>DD2 (Q)</sub>           |                                                  | 1.6                                       | 2.4                                          | mA      | $V_{lx} = Logic 0$                                                                        |
|                                                | I <sub>DD1 (Q)</sub>           |                                                  | 7.2                                       | 11.5                                         | mA      | $V_{lx} = Logic 1$                                                                        |
|                                                | I <sub>DD2 (Q)</sub>           |                                                  | 8.4                                       | 11.2                                         | mA      | $V_{lx} = Logic 1$                                                                        |
| Dynamic Supply Current                         |                                |                                                  |                                           |                                              |         |                                                                                           |
| Input                                          | I <sub>DDI</sub> (D)           |                                                  | 0.01                                      |                                              | mA/Mbps | Inputs switching, 50% duty cycle                                                          |
| Output                                         | I <sub>DDO (D)</sub>           |                                                  | 0.01                                      |                                              | mA/Mbps | Inputs switching, 50% duty cycle                                                          |
| AC SPECIFICATIONS                              |                                |                                                  |                                           |                                              |         |                                                                                           |
| Output Rise/Fall Time                          | t <sub>R</sub> /t <sub>F</sub> |                                                  | 2.5                                       |                                              | ns      | 10% to 90%                                                                                |
| Common-Mode Transient<br>Immunity <sup>1</sup> | CM <sub>H</sub>                | 75                                               | 100                                       |                                              | kV/μs   | $V_{lx} = V_{DD1}$ or $V_{ISO}$ , $V_{CM} = 1000$ V, transient magnitude = 800 V          |
|                                                | CM <sub>L</sub>                | 75                                               | 100                                       |                                              | kV/μs   | $V_{lx} = 0 \text{ V}, V_{CM} = 1000 \text{ V},$<br>transient magnitude = $800 \text{ V}$ |

 $<sup>^{1}</sup>$  |CM<sub>H</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (V<sub>O</sub>) > 0.8 V<sub>DDx</sub>. |CM<sub>L</sub>| is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>O</sub> > 0.8 V. The common-mode voltage slew rates apply to both the rising and falling common-mode voltage edges.

### **ELECTRICAL CHARACTERISTICS—2.5 V OPERATION DIGITAL ISOLATOR CHANNELS ONLY**

All typical specifications are at  $T_A = 25^{\circ}C$ ,  $V_{DD1} = V_{DD2} = 2.5$  V. Minimum/maximum specifications apply over the entire recommended operation range:  $2.25 \text{ V} \le V_{DD1} \le 2.75 \text{ V}$ ,  $2.25 \text{ V} \le V_{DD2} \le 2.75 \text{ V}$ ,  $-40^{\circ}C \le T_A \le +105^{\circ}C$ , unless otherwise noted. Switching specifications are tested with  $C_L = 15$  pF and CMOS signal levels, unless otherwise noted. Supply currents are specified with 50% duty cycle signals.

**Table 15. Data Channel Supply Current Specifications** 

|                |                  |     | 1 Mbp | s    |     | 25 Mbps |      | 100 Mbps |      |      |      |                          |
|----------------|------------------|-----|-------|------|-----|---------|------|----------|------|------|------|--------------------------|
| Parameter      | Symbol           | Min | Тур   | Max  | Min | Тур     | Max  | Min      | Тур  | Max  | Unit | Test Conditions/Comments |
| SUPPLY CURRENT |                  |     |       |      |     |         |      |          |      |      |      | $C_L = 0 pF$             |
| ADuM6410       | I <sub>DD1</sub> |     | 6.5   | 9.8  |     | 7.3     | 11.1 |          | 10.4 | 15.5 | mA   |                          |
|                | I <sub>DD2</sub> |     | 2.0   | 3.6  |     | 3.3     | 5.2  |          | 7.3  | 10.2 | mA   |                          |
| ADuM6411       | I <sub>DD1</sub> |     | 5.6   | 10.0 |     | 6.4     | 10.4 |          | 9.7  | 14.5 | mA   |                          |
|                | I <sub>DD2</sub> |     | 3.8   | 6.55 |     | 4.8     | 7.7  |          | 8.3  | 11.5 | mA   |                          |
| ADuM6412       | I <sub>DD1</sub> |     | 4.3   | 7.7  |     | 5.4     | 8.8  |          | 8.8  | 12.7 | mA   |                          |
|                | I <sub>DD2</sub> |     | 5.0   | 8.4  |     | 6.1     | 9.5  |          | 9.5  | 13.4 | mA   |                          |

**Table 16. Switching Specifications** 

| Parameter                | Symbol                              | Min | Тур | Max | Unit   | Test Conditions/Comments                                         |
|--------------------------|-------------------------------------|-----|-----|-----|--------|------------------------------------------------------------------|
| SWITCHING SPECIFICATIONS |                                     |     |     |     |        |                                                                  |
| Pulse Width              | PW                                  | 6.6 |     |     | ns     | Within PWD limit                                                 |
| Data Rate                |                                     |     |     | 150 | Mbps   | Within PWD limit                                                 |
| Propagation Delay        | t <sub>PHL</sub> , t <sub>PLH</sub> | 5.0 | 7.0 | 14  | ns     | 50% input to 50% output                                          |
| Pulse Width Distortion   | PWD                                 |     | 0.7 | 3   | ns     | tplh - tphl                                                      |
| Change vs. Temperature   |                                     |     | 1.5 |     | ps/°C  |                                                                  |
| Propagation Delay Skew   | <b>t</b> <sub>PSK</sub>             |     |     | 6.8 | ns     | Between any two units at the same temperature, voltage, and load |
| Channel Matching         |                                     |     |     |     |        |                                                                  |
| Codirectional            | <b>t</b> PSKCD                      |     | 0.7 | 3.0 | ns     |                                                                  |
| Opposing Direction       | t <sub>PSKOD</sub>                  |     | 0.7 | 3.0 | ns     |                                                                  |
| Jitter                   |                                     |     | 800 |     | ps p-p |                                                                  |
|                          |                                     |     | 190 |     | ps rms |                                                                  |

Table 17. Input and Output Characteristics

| Parameter                                      | Symbol                         | Min                                             | Тур                                       | Max                                          | Unit    | Test Conditions/<br>Comments                                                              |
|------------------------------------------------|--------------------------------|-------------------------------------------------|-------------------------------------------|----------------------------------------------|---------|-------------------------------------------------------------------------------------------|
| DC SPECIFICATIONS                              |                                |                                                 |                                           |                                              |         |                                                                                           |
| Input Threshold                                |                                |                                                 |                                           |                                              |         |                                                                                           |
| Logic High                                     | VIH                            | $0.7 \times V_{ISO}$ or $0.7 \times V_{DD1}$    |                                           |                                              | V       |                                                                                           |
| Logic Low                                      | VIL                            |                                                 |                                           | $0.3 \times V_{ISO}$ or $0.3 \times V_{DD1}$ | V       |                                                                                           |
| Output Voltage                                 |                                |                                                 |                                           |                                              |         |                                                                                           |
| Logic High                                     | V <sub>OH</sub>                | V <sub>DD1</sub> – 0.2 orV <sub>DD2</sub> – 0.2 | $V_{DD1}$ or $V_{DD2}$                    |                                              | V       | $I_{Ox} = -20 \mu A, V_{Ix} = V_{IxH}$                                                    |
|                                                |                                | $V_{DD1} - 0.5 \text{ or} $<br>$V_{DD2} - 0.5$  | $V_{DD1} - 0.2 \text{ or } V_{DD2} - 0.2$ |                                              | V       | $I_{Ox} = -4 \text{ mA, } V_{Ix} = V_{IxH}$                                               |
| Logic Low                                      | Vol                            |                                                 | 0.0                                       | 0.1                                          | V       | $I_{Ox} = 20 \mu A, V_{Ix} = V_{IxL}$                                                     |
|                                                |                                |                                                 | 0.0                                       | 0.4                                          | V       | $I_{Ox} = 4 \text{ mA}, V_{Ix} = V_{IxL}$                                                 |
| Undervoltage Lockout                           | UVLO                           |                                                 |                                           |                                              |         | V <sub>DD1</sub> , V <sub>DD2</sub> , and V <sub>DDP</sub> supply                         |
| Positive Going Threshold                       | $V_{\text{UV+}}$               |                                                 | 1.6                                       |                                              | V       |                                                                                           |
| Negative Going Threshold                       | $V_{UV-}$                      |                                                 | 1.5                                       |                                              | V       |                                                                                           |
| Hysteresis                                     | V <sub>UVH</sub>               |                                                 | 0.1                                       |                                              | V       |                                                                                           |
| Input Currents per Channel                     | l <sub>l</sub>                 | -10                                             | +0.01                                     | +10                                          | μΑ      | $0 \text{ V} \leq V_{lx} \leq V_{DDx}$                                                    |
| Quiescent Supply Current<br>ADuM6410           |                                |                                                 |                                           |                                              |         |                                                                                           |
|                                                | I <sub>DD1 (Q)</sub>           |                                                 | 1.2                                       | 2.0                                          | mA      | $V_{lx} = Logic 0$                                                                        |
|                                                | I <sub>DD2 (Q)</sub>           |                                                 | 2.0                                       | 2.64                                         | mA      | $V_{lx} = Logic 0$                                                                        |
|                                                | I <sub>DD1 (Q)</sub>           |                                                 | 1.2                                       | 19.6                                         | mA      | V <sub>Ix</sub> = Logic 1                                                                 |
|                                                | I <sub>DD2 (Q)</sub>           |                                                 | 2.0                                       | 2.76                                         | mA      | $V_{lx} = Logic 1$                                                                        |
| ADuM6411                                       |                                |                                                 |                                           |                                              |         |                                                                                           |
|                                                | I <sub>DD1 (Q)</sub>           |                                                 | 1.46                                      | 2.32                                         | mA      | $V_{lx} = Logic 0$                                                                        |
|                                                | I <sub>DD2 (Q)</sub>           |                                                 | 1.75                                      | 2.47                                         | mA      | $V_{lx} = Logic 0$                                                                        |
|                                                | I <sub>DD1 (Q)</sub>           |                                                 | 9.7                                       | 16.6                                         | mA      | $V_{lx} = Logic 1$                                                                        |
|                                                | I <sub>DD2 (Q)</sub>           |                                                 | 5.67                                      | 9.67                                         | mA      | $V_{lx} = Logic 1$                                                                        |
| ADuM6412                                       |                                |                                                 |                                           |                                              |         |                                                                                           |
|                                                | I <sub>DD1 (Q)</sub>           |                                                 | 1.6                                       | 2.32                                         | mA      | $V_{lx} = Logic 0$                                                                        |
|                                                | I <sub>DD2 (Q)</sub>           |                                                 | 1.6                                       | 2.32                                         | mA      | $V_{lx} = Logic 0$                                                                        |
|                                                | I <sub>DD1 (Q)</sub>           |                                                 | 7.2                                       | 11.2                                         | mA      | $V_{lx} = Logic 1$                                                                        |
|                                                | I <sub>DD2 (Q)</sub>           |                                                 | 8.4                                       | 11.2                                         | mA      | $V_{lx} = Logic 1$                                                                        |
| Dynamic Supply Current                         |                                |                                                 |                                           |                                              |         |                                                                                           |
| Input                                          | I <sub>DDI</sub> (D)           |                                                 | 0.01                                      |                                              | mA/Mbps | Inputs switching, 50% duty cycle                                                          |
| Output                                         | I <sub>DDO (D)</sub>           |                                                 | 0.01                                      |                                              | mA/Mbps | Inputs switching, 50% duty cycle                                                          |
| AC SPECIFICATIONS                              |                                |                                                 |                                           |                                              |         |                                                                                           |
| Output Rise/Fall Time                          | t <sub>R</sub> /t <sub>F</sub> |                                                 | 2.5                                       |                                              | ns      | 10% to 90%                                                                                |
| Common-Mode Transient<br>Immunity <sup>1</sup> | CM <sub>H</sub>                | 75                                              | 100                                       |                                              | kV/μs   | $V_{lx} = V_{DD1}$ or $V_{ISO}$ , $V_{CM} = 1000$ V, transient magnitude = 800 V          |
|                                                | CM <sub>L</sub>                | 75                                              | 100                                       |                                              | kV/μs   | $V_{lx} = 0 \text{ V}, V_{CM} = 1000 \text{ V},$<br>transient magnitude = $800 \text{ V}$ |

 $<sup>^{1}</sup>$   $|CM_{H}|$  is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output  $(V_{O}) > 0.8 \text{ V}_{DDx}$ .  $|CM_{L}|$  is the maximum common-mode voltage slew rate that can be sustained while maintaining  $V_{O} > 0.8 \text{ V}$ . The common-mode voltage slew rates apply to both the rising and falling common-mode voltage edges.

### **ELECTRICAL CHARACTERISTICS—1.8 V OPERATION DIGITAL ISOLATOR CHANNELS ONLY**

All typical specifications are at  $T_A = 25^{\circ}\text{C}$ ,  $V_{DD1} = V_{DD2} = 1.8 \text{ V}$ . Minimum/maximum specifications apply over the entire recommended operation range:  $1.7 \text{ V} \le V_{DD1} \le 1.9 \text{ V}$ ,  $1.7 \text{ V} \le V_{DD2} \le 1.9 \text{ V}$ , and  $-40^{\circ}\text{C} \le T_A \le +105^{\circ}\text{C}$ , unless otherwise noted. Switching specifications are tested with  $C_L = 15 \text{ pF}$  and CMOS signal levels, unless otherwise noted. Supply currents are specified with 50% duty cycle signals.

**Table 18 Data Channel Supply Current Specifications** 

|                |                  |     | 1 Mbps | s    |     | 25 Mbps 100 Mbps |      |     |      |      |      |                          |
|----------------|------------------|-----|--------|------|-----|------------------|------|-----|------|------|------|--------------------------|
| Parameter      | Symbol           | Min | Тур    | Max  | Min | Тур              | Max  | Min | Тур  | Max  | Unit | Test Conditions/Comments |
| SUPPLY CURRENT |                  |     |        |      |     |                  |      |     |      |      |      | $C_L = 0 pF$             |
| ADuM6410       | I <sub>DD1</sub> |     | 6.4    | 9.8  |     | 7.2              | 11   |     | 10.2 | 15.2 | mA   |                          |
|                | I <sub>DD2</sub> |     | 1.9    | 3.5  |     | 3.1              | 5.0  |     | 6.8  | 10   | mA   |                          |
| ADuM6411       | I <sub>DD1</sub> |     | 5.5    | 9.1  |     | 6.3              | 10.0 |     | 9.6  | 14.0 | mA   |                          |
|                | I <sub>DD2</sub> |     | 3.72   | 6.45 |     | 4.8              | 7.5  |     | 8.4  | 11.2 | mA   |                          |
| ADuM6412       | I <sub>DD1</sub> |     | 4.3    | 7.7  |     | 5.3              | 8.7  |     | 8.6  | 12.6 | mA   |                          |
|                | I <sub>DD2</sub> |     | 4.9    | 8.3  |     | 6.0              | 9.4  |     | 9.3  | 13.3 | mA   |                          |

**Table 19. Switching Specifications** 

| Parameter                | Symbol                              | Min | Тур | Max | Unit   | Test Conditions/Comments                                         |
|--------------------------|-------------------------------------|-----|-----|-----|--------|------------------------------------------------------------------|
| SWITCHING SPECIFICATIONS |                                     |     |     |     |        |                                                                  |
| Pulse Width              | PW                                  | 6.6 |     |     | ns     | Within PWD limit                                                 |
| Data Rate                |                                     |     |     | 150 | Mbps   | Within PWD limit                                                 |
| Propagation Delay        | t <sub>PHL</sub> , t <sub>PLH</sub> | 5.8 | 8.7 | 15  | ns     | 50% input to 50% output                                          |
| Pulse Width Distortion   | PWD                                 |     | 0.7 | 3   | ns     | tplh - tphl                                                      |
| Change vs. Temperature   |                                     |     | 1.5 |     | ps/°C  |                                                                  |
| Propagation Delay Skew   | t <sub>PSK</sub>                    |     |     | 7.0 | ns     | Between any two units at the same temperature, voltage, and load |
| Channel Matching         |                                     |     |     |     |        |                                                                  |
| Codirectional            | t <sub>PSKCD</sub>                  |     | 0.7 | 3.0 | ns     |                                                                  |
| Opposing Direction       | t <sub>PSKOD</sub>                  |     | 0.7 | 3.0 | ns     |                                                                  |
| Jitter                   |                                     |     | 470 |     | ps p-p |                                                                  |
|                          |                                     |     | 70  |     | ps rms |                                                                  |

Table 20. Input and Output Characteristics

| Parameter                                      | Symbol                         | Min                    | Тур                    | Max                  | Unit    | Test Conditions/Comments                                                                       |
|------------------------------------------------|--------------------------------|------------------------|------------------------|----------------------|---------|------------------------------------------------------------------------------------------------|
| DC SPECIFICATIONS                              |                                |                        |                        |                      |         |                                                                                                |
| Input Threshold                                |                                |                        |                        |                      |         |                                                                                                |
| Logic High                                     | V <sub>IH</sub>                | $0.7 \times V_{DDx}$   |                        |                      | V       |                                                                                                |
| Logic Low                                      | V <sub>IL</sub>                |                        |                        | $0.3 \times V_{DDx}$ | V       |                                                                                                |
| Output Voltage                                 |                                |                        |                        |                      |         |                                                                                                |
| Logic High                                     | V <sub>OH</sub>                | $V_{DDx} - 0.1$        | $V_{DDx}$              |                      | V       | $I_{Ox} = -20 \mu A, V_{Ix} = V_{IxH}$                                                         |
|                                                |                                | $V_{\text{DDx}} - 0.4$ | $V_{\text{DDx}} - 0.2$ |                      | V       | $I_{Ox} = -4 \text{ mA}, V_{Ix} = V_{IxH}$                                                     |
| Logic Low                                      | V <sub>OL</sub>                |                        | 0.0                    | 0.1                  | V       | $I_{Ox} = 20 \mu A, V_{Ix} = V_{IxL}$                                                          |
|                                                |                                |                        | 0.2                    | 0.4                  | V       | $I_{Ox} = 4 \text{ mA}, V_{Ix} = V_{IxL}$                                                      |
| Undervoltage Lockout                           | UVLO                           |                        |                        |                      |         | V <sub>DD1</sub> , V <sub>DD2</sub> , and V <sub>DDP</sub> supply                              |
| Positive Going Threshold                       | $V_{UV+}$                      |                        | 1.6                    |                      | V       |                                                                                                |
| Negative Going Threshold                       | V <sub>UV</sub> _              |                        | 1.5                    |                      | V       |                                                                                                |
| Hysteresis                                     | V <sub>UVH</sub>               |                        | 0.1                    |                      | V       |                                                                                                |
| Input Currents per Channel                     | l <sub>i</sub>                 | -10                    | +0.01                  | +10                  | μΑ      | $0 \text{ V} \leq V_{lx} \leq V_{DDx}$                                                         |
| Quiescent Supply Current                       |                                |                        |                        |                      |         |                                                                                                |
| ADuM6410                                       |                                |                        |                        |                      |         |                                                                                                |
|                                                | I <sub>DD1 (Q)</sub>           |                        | 1.2                    | 1.92                 | mA      | $V_{lx} = Logic 0$                                                                             |
|                                                | I <sub>DD2 (Q)</sub>           |                        | 2.0                    | 2.64                 | mA      | $V_{lx} = Logic 0$                                                                             |
|                                                | I <sub>DD1 (Q)</sub>           |                        | 12.0                   | 19.6                 | mA      | $V_{lx} = Logic 1$                                                                             |
|                                                | I <sub>DD2 (Q)</sub>           |                        | 2.0                    | 2.76                 | mA      | V <sub>Ix</sub> = Logic 1                                                                      |
| ADuM6411                                       |                                |                        |                        |                      |         |                                                                                                |
|                                                | I <sub>DD1 (Q)</sub>           |                        | 1.4                    | 2.28                 | mA      | $V_{lx} = Logic 0$                                                                             |
|                                                | I <sub>DD2 (Q)</sub>           |                        | 1.73                   | 2.45                 | mA      | $V_{lx} = Logic 0$                                                                             |
|                                                | I <sub>DD1 (Q)</sub>           |                        | 9.6                    | 16.5                 | mA      | V <sub>Ix</sub> = Logic 1                                                                      |
|                                                | I <sub>DD2 (Q)</sub>           |                        | 5.6                    | 9.6                  | mA      | V <sub>Ix</sub> = Logic 1                                                                      |
| ADuM6412                                       | (3)                            |                        |                        |                      |         |                                                                                                |
|                                                | I <sub>DD1 (Q)</sub>           |                        | 1.6                    | 2.28                 | mA      | $V_{lx} = Logic 0$                                                                             |
|                                                | I <sub>DD2 (Q)</sub>           |                        | 1.6                    | 2.28                 | mA      | $V_{lx} = Logic 0$                                                                             |
|                                                | I <sub>DD1 (Q)</sub>           |                        | 7.2                    | 11.2                 | mA      | $V_{lx} = Logic 1$                                                                             |
|                                                | I <sub>DD2 (Q)</sub>           |                        | 8.4                    | 11.2                 | mA      | $V_{lx} = Logic 1$                                                                             |
| Dynamic Supply Current                         |                                |                        |                        |                      |         |                                                                                                |
| Input                                          | I <sub>DDI (D)</sub>           |                        | 0.01                   |                      | mA/Mbps | Inputs switching, 50% duty cycle                                                               |
| Output                                         | I <sub>DDO (D)</sub>           |                        | 0.01                   |                      | mA/Mbps | Inputs switching, 50% duty cycle                                                               |
| AC SPECIFICATIONS                              |                                |                        |                        |                      |         |                                                                                                |
| Output Rise/Fall Time                          | t <sub>R</sub> /t <sub>F</sub> |                        | 2.5                    |                      | ns      | 10% to 90%                                                                                     |
| Common-Mode Transient<br>Immunity <sup>1</sup> | CM <sub>H</sub>                | 75                     | 100                    |                      | kV/μs   | $V_{lx} = V_{DD1}$ or $V_{ISO}$ , $V_{CM} = 1000 V_{CM}$<br>transient magnitude = $800 V_{CM}$ |
| ·                                              | CM <sub>L</sub>                | 75                     | 100                    |                      | kV/μs   | $V_{lx} = 0 \text{ V}, V_{CM} = 1000 \text{ V},$<br>transient magnitude = 800 V                |

 $<sup>^1</sup>$   $|CM_H|$  is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output  $(V_0) > 0.8 \text{ V}_{DDx}$ .  $|CM_L|$  is the maximum common-mode voltage slew rate that can be sustained while maintaining  $V_0 > 0.8 \text{ V}$ . The common-mode voltage slew rates apply to both the rising and falling common-mode voltage edges.

### **PACKAGE CHARACTERISTICS**

Table 21. Thermal and Isolation Characteristics

| Parameter                                  | Symbol           | Min | Тур              | Max | Unit | Test Conditions/Comments                                                                                           |
|--------------------------------------------|------------------|-----|------------------|-----|------|--------------------------------------------------------------------------------------------------------------------|
| Resistance (Input to Output) <sup>1</sup>  | R <sub>I-O</sub> |     | 10 <sup>12</sup> |     | Ω    |                                                                                                                    |
| Capacitance (Input to Output) <sup>1</sup> | C <sub>I-O</sub> |     | 2.2              |     | рF   | f = 1 MHz                                                                                                          |
| Input Capacitance <sup>2</sup>             | Cı               |     | 4.0              |     | рF   |                                                                                                                    |
| IC Junction to Ambient Thermal Resistance  | $\theta_{JA}$    |     | 50               |     | °C/W | Thermocouple located at center of package underside, test conducted on 4-layer board with thin traces <sup>3</sup> |

<sup>&</sup>lt;sup>1</sup> The device is considered a 2-terminal device: Pin 1 to Pin 8 are shorted together, and Pin 9 to Pin 16 are shorted together.

### **REGULATORY APPROVALS**

Table 22.

| UL(Pending) <sup>1</sup>                           | CSA(Pending)                                                  | VDE (Pending) <sup>2</sup>                                          | CQC (Pending)                                   |
|----------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------|
| Recognized Under 1577 Component                    | Approved under CSA Component                                  | DIN V VDE V 0884-10                                                 | Certified under                                 |
| Recognition Program <sup>1</sup>                   | Acceptance Notice 5A                                          | (VDE V 0884-10):2006-12                                             | CQC11-471543-2012                               |
| Single Protection, 3750 V rms<br>Isolation Voltage | CSA 60950-1-07+A1+A2 and IEC 60950-1, second edition, +A1+A2: | Reinforced Insulation 565 V peak,<br>V <sub>IOSM</sub> = 10 kV peak | GB4943.1-2011                                   |
|                                                    | Basic insulation at 400 V rms (565 V peak)                    |                                                                     | Reinforced insulation at 385 V rms (545 V peak) |
|                                                    | Reinforced insulation at 265 V rms (375 V peak)               |                                                                     |                                                 |
|                                                    | IEC60601-1 ED3                                                |                                                                     |                                                 |
|                                                    | Basic insulation (1MOPP), 250 V rms (354 V peak)              |                                                                     |                                                 |
|                                                    | CSA 61010-1-12 and IEC 61010-1 third edition                  |                                                                     |                                                 |
|                                                    | Basic insulation at 300 V rms mains                           |                                                                     |                                                 |
|                                                    | Reinforced insulation at: 150 V rms mains                     |                                                                     |                                                 |
| File E214100                                       | File 205078                                                   | File 2471900-4880-0001                                              | File (pending)                                  |

<sup>&</sup>lt;sup>1</sup> In accordance with UL 1577, each ADuM6410/ADuM6411/ADuM6412 is proof tested by applying an insulation test voltage ≥ 4500 V rms for 1 second (current leakage detection limit = 10 μA).

### INSULATION AND SAFETY RELATED SPECIFICATIONS

Table 23. Critical Safety Related Dimensions and Material Properties

| Parameter                                                                   | Symbol  | Value | Unit   | Test Conditions/Comments                                                                                                   |
|-----------------------------------------------------------------------------|---------|-------|--------|----------------------------------------------------------------------------------------------------------------------------|
| Rated Dielectric Insulation Voltage                                         |         | 3750  | V rms  | 1-minute duration                                                                                                          |
| Minimum External Air Gap (Clearance)                                        | L(I01)  | 5.3   | mm min | Measured from input terminals to output terminals, shortest distance through air                                           |
| Minimum External Tracking (Creepage)                                        | L(102)  | 5.3   | mm min | Measured from input terminals to output terminals, shortest distance path along body                                       |
| Minimum Clearance in the Plane of the Printed Circuit Board (PCB Clearance) | L (PCB) | 5.6   | mm min | Measured from input terminals to output terminals, shortest distance through air, line of sight, in the PCB mounting plane |
| Minimum Internal Gap (Internal Clearance)                                   |         | 17    | μm min | Minimum distance through insulation                                                                                        |
| Tracking Resistance (Comparative Tracking Index)                            | CTI     | >400  | V      | DIN IEC 112/VDE 0303, Part 1                                                                                               |
| Isolation Group                                                             |         | II    |        | Material group (DIN VDE 0110, 1/89, Table 1)                                                                               |

<sup>&</sup>lt;sup>2</sup> Input capacitance is from any input data pin to ground.

<sup>&</sup>lt;sup>3</sup> See the Thermal Analysis section for thermal model definitions.

<sup>&</sup>lt;sup>2</sup> In accordance with DIN V VDE V 0884-10, each ADuM6410/ADuM6411/ADuM6412 is proof tested by applying an insulation test voltage ≥1590 V peak for 1 second (partial discharge detection limit = 5 pC). The \* marking branded on the component designates DIN V VDE V 0884-10 approval.

### DIN V VDE V 0884-10 (VDE V 0884-10) INSULATION CHARACTERISTICS

These isolators are suitable for reinforced electrical isolation only within the safety limit data. Maintenance of the safety data is ensured by the protective circuits. The asterisk (\*) marking on packages denotes DIN V VDE V 0884-10 approval.

**Table 24. VDE Characteristics** 

| Description                                              | Test Conditions/Comments                                                                           | Symbol            | Characteristic | Unit   |
|----------------------------------------------------------|----------------------------------------------------------------------------------------------------|-------------------|----------------|--------|
| Installation Classification per DIN VDE 0110             |                                                                                                    |                   |                |        |
| For Rated Mains Voltage ≤ 150 V rms                      |                                                                                                    |                   | I to IV        |        |
| For Rated Mains Voltage ≤ 300 V rms                      |                                                                                                    |                   | I to IV        |        |
| For Rated Mains Voltage ≤ 400 V rms                      |                                                                                                    |                   | l to III       |        |
| Climatic Classification                                  |                                                                                                    |                   | 40/105/21      |        |
| Pollution Degree per DIN VDE 0110, Table 1               |                                                                                                    |                   | 2              |        |
| Maximum Working Insulation Voltage                       |                                                                                                    | V <sub>IORM</sub> | 565            | V peak |
| Input to Output Test Voltage, Method b1                  | $V_{IORM} \times 1.875 = V_{PR}$ , 100% production test, $t_m = 1$ sec, partial discharge < 5 pC   | $V_{pd(m)}$       | 1059           | V peak |
| Input to Output Test Voltage, Method a                   |                                                                                                    |                   |                |        |
| After Environmental Tests Subgroup 1                     | $V_{IORM} \times 1.5 = V_{pd(m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge $< 5$ pC | $V_{pd(m)}$       | 848            | V peak |
| After Input and/or Safety Test Subgroup 2 and Subgroup 3 | $V_{IORM} \times 1.2 = V_{pd(m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge $< 5$ pC | $V_{pd(m)}$       | 678            | V peak |
| Highest Allowable Overvoltage                            | Transient overvoltage, t <sub>TR</sub> = 10 sec                                                    | V <sub>IOTM</sub> | 5300           | V peak |
| Withstand Isolation Voltage                              | 1-minute withstand rating                                                                          | V <sub>ISO</sub>  | 3750           | V rms  |
| Surge Isolation Voltage                                  | $V_{IOSM(TEST)} = 10 \text{ kV}$ , 1.2 µs rise time, 50 µs, 50% fall time                          | V <sub>ISOM</sub> | 6000           | V peak |
| Safety Limiting Values                                   | Maximum value allowed in the event of a failure (see Figure 2)                                     |                   |                |        |
| Case Temperature                                         |                                                                                                    | Ts                | 150            | °C     |
| Total Power Dissipation at 25°C                          |                                                                                                    | I <sub>S1</sub>   | 2.5            | W      |
| Insulation Resistance at T <sub>S</sub>                  | $V_{10} = 500 \text{ V}$                                                                           | Rs                | >109           | Ω      |



Figure 2. Thermal Derating Curve, Dependence of Safety Limiting Values on Case Temperature, per DIN EN 60747-5-2

### **RECOMMENDED OPERATING CONDITIONS**

Table 25.

| Parameter                                                 | Symbol                | Min | Max  | Unit |
|-----------------------------------------------------------|-----------------------|-----|------|------|
| Operating Temperature <sup>1</sup>                        | T <sub>A</sub>        | -40 | +105 | °C   |
| Supply Voltages <sup>2</sup>                              |                       |     |      |      |
| $V_{DDP}$ at $V_{ISO} = 3.0 \text{ V}$ to $3.6 \text{ V}$ | $V_{DDP}$             | 3.0 | 5.5  | V    |
| $V_{DDP}$ at $V_{ISO} = 4.5 \text{ V}$ to $5.5 \text{ V}$ |                       | 4.5 | 5.5  | V    |
| $V_{DD1}$ , $V_{DD2}$                                     | $V_{DD1}$ , $V_{DD2}$ | 1.7 | 5.5  | V    |

<sup>&</sup>lt;sup>1</sup> Operation at 105°C requires reduction of the maximum load current as specified in Table 26.

<sup>2</sup> Each voltage is relative to its respective ground.

### ABSOLUTE MAXIMUM RATINGS

Ambient temperature  $(T_A) = 25$ °C, unless otherwise noted.

Table 26.

| 1 4010 201                                                                                                          |                                                                    |
|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| Parameter                                                                                                           | Rating                                                             |
| Storage Temperature (T <sub>ST</sub> )                                                                              | −55°C to +150°C                                                    |
| Ambient Operating Temperature (T <sub>A</sub> )                                                                     | -40°C to +105°C                                                    |
| Supply Voltages (V <sub>DD1</sub> , V <sub>DDP</sub> , V <sub>DD2</sub> , V <sub>ISO</sub> ) <sup>1</sup>           | −0.5 V to +7.0 V                                                   |
| V <sub>ISO</sub> Supply Current <sup>2</sup>                                                                        |                                                                    |
| $T_A = -40^{\circ}C \text{ to } +105^{\circ}C$                                                                      | 30 mA                                                              |
| Input Voltage ( $V_{IA}$ , $V_{IB}$ , $V_{IC}$ , $V_{ID}$ , $V_{E1}$ , $V_{E2}$ , $V_{SEL}$ , PDIS) <sup>1, 3</sup> | $-0.5  \text{V}  \text{to}  \text{V}_{\text{DDI}} + 0.5  \text{V}$ |
| Output Voltage (V <sub>OA</sub> , V <sub>OB</sub> , V <sub>OC</sub> , V <sub>OD</sub> ) <sup>1,3</sup>              | $-0.5 \mathrm{V}$ to $\mathrm{V}_{\mathrm{DDO}} + 0.5 \mathrm{V}$  |
| Average Output Current Per Data<br>Output Pin <sup>4</sup>                                                          | –10 mA to +10 mA                                                   |
| Common-Mode Transients <sup>5</sup>                                                                                 | –150 kV/μs to +150 kV/μs                                           |

<sup>&</sup>lt;sup>1</sup> All voltages are relative to their respective ground.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

Table 27. Maximum Continuous Working Voltage Supporting 50-Year Minimum Lifetime<sup>1</sup>

| Parameter                | Max | Unit   | Applicable<br>Certification              |
|--------------------------|-----|--------|------------------------------------------|
| AC Voltage               |     |        |                                          |
| Bipolar Waveform         | 565 | V peak | All certifications,<br>50-year operation |
| <b>Unipolar Waveform</b> |     |        |                                          |
| Basic Insulation         | 565 | V peak |                                          |
| DC Voltage               |     |        |                                          |
| Basic Insulation         | 560 | V peak |                                          |

<sup>&</sup>lt;sup>1</sup> Maximum continuous working voltage refers to the continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more information.

### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

 $<sup>^2\</sup>text{The V}_{\text{ISO}}$  pin provides current for dc and dynamic loads on the V $_{\text{ISO}}$  input/output channels. This current must be included when determining the total V $_{\text{ISO}}$  supply current. For ambient temperatures between 85°C and 105°C, the maximum allowed current is reduced.

 $<sup>^3</sup>$  V<sub>DDI</sub> and V<sub>DDO</sub> refer to the supply voltages on the input and output sides of a given channel, respectively. See the PCB Layout section.

<sup>&</sup>lt;sup>4</sup>See Figure 2 for the maximum rated current values for various temperatures.
<sup>5</sup>Common-mode transients refers to common-mode transients across the insulation barrier. Common-mode transients exceeding the absolute maximum ratings may cause latch-up or permanent damage.

# PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 3. ADuM6410 Pin Configuration

Table 28. ADuM6410 Pin Function Descriptions

| Pin No.    | Mnemonic           | Description                                                                                                                                                                                                                                                                                                                         |
|------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | V <sub>DD1</sub>   | Power Supply for the Side 1 Logic Circuits of the Device. This pin is independent of VDDP and operates between 3.0 V and 5.5 V.                                                                                                                                                                                                     |
| 2, 9, 12   | GND₁               | Ground 1. Ground reference for the primary isolator. Pin 2, Pin 9, and Pin 12 are internally connected, and it is recommended that these pins be connected to a common ground.                                                                                                                                                      |
| 3          | $V_{IA}$           | Logic Input A.                                                                                                                                                                                                                                                                                                                      |
| 4          | $V_{\text{IB}}$    | Logic Input B.                                                                                                                                                                                                                                                                                                                      |
| 5          | $V_{IC}$           | Logic Input C.                                                                                                                                                                                                                                                                                                                      |
| 6          | $V_{\text{ID}}$    | Logic Input D.                                                                                                                                                                                                                                                                                                                      |
| 7, 8, 17   | NIC                | No Internal Connection. Leave these pins floating.                                                                                                                                                                                                                                                                                  |
| 10         | PDIS               | Power Disable. When tied to any GND <sub>1</sub> pin, the power converter is active; when a logic high voltage is applied, the power supply enters a low power standby mode.                                                                                                                                                        |
| 11         | $V_{DDP}$          | Primary Supply Voltage, 3.0 V to 5.5 V.                                                                                                                                                                                                                                                                                             |
| 13, 16, 23 | GND <sub>ISO</sub> | Ground Reference for $V_{DD2}$ and $V_{ISO}$ on Side 2. Pin 13, Pin 16, and Pin 23 are internally connected, and it is recommended that these pins be connected to a common ground.                                                                                                                                                 |
| 14         | V <sub>ISO</sub>   | Secondary Supply Voltage Output for External Loads. Connect to VDD2 to power the isolator channels.                                                                                                                                                                                                                                 |
| 15         | $V_{\text{SEL}}$   | Output Voltage Selection.                                                                                                                                                                                                                                                                                                           |
| 18         | V <sub>E2</sub>    | Output Enable 2. When $V_{E2}$ is high or disconnected, the $V_{OA}$ , $V_{OB}$ , $V_{OC}$ , and $V_{OD}$ outputs are enabled. When $V_{E2}$ is low, the $V_{OA}$ , $V_{OB}$ , $V_{OC}$ and $V_{OD}$ outputs are disabled. In noisy environments, connecting $V_{E2}$ to either an external logic high or logic low is recommended. |
| 19         | V <sub>OD</sub>    | Logic Output D.                                                                                                                                                                                                                                                                                                                     |
| 20         | Voc                | Logic Output C.                                                                                                                                                                                                                                                                                                                     |
| 21         | $V_{OB}$           | Logic Output B.                                                                                                                                                                                                                                                                                                                     |
| 22         | $V_{OA}$           | Logic Output A.                                                                                                                                                                                                                                                                                                                     |
| 24         | $V_{DD2}$          | Power Supply for the Side 2 Logic Circuits of the Device. This pin is independent of VDDP and operates between 3.0 V and 5.5 V.                                                                                                                                                                                                     |



Figure 4. ADuM6411 Pin Configuration

Table 29. ADuM6411 Pin Function Descriptions

| Pin No.    | Mnemonic           | Description                                                                                                                                                                                                                                                                                                     |
|------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | V <sub>DD1</sub>   | Power Supply for the Side 1 Logic Circuits of the Device. This pin is independent of V <sub>DDP</sub> and operates between 3.0 V and 5.5 V.                                                                                                                                                                     |
| 2, 9, 12   | GND₁               | Ground 1. Ground reference for the primary isolator. Pin 2, Pin 9, and Pin 12 are internally connected, and it is recommended that these pins be connected to a common ground.                                                                                                                                  |
| 3          | $V_{IA}$           | Logic Input A.                                                                                                                                                                                                                                                                                                  |
| 4          | V <sub>IB</sub>    | Logic Input B.                                                                                                                                                                                                                                                                                                  |
| 5          | $V_{IC}$           | Logic Input C.                                                                                                                                                                                                                                                                                                  |
| 6          | V <sub>OD</sub>    | Logic Output D.                                                                                                                                                                                                                                                                                                 |
| 7          | V <sub>E1</sub>    | Output Enable 1. When $V_{E1}$ is high or disconnected, the $V_{OD}$ output is enabled. When $V_{E1}$ is low, the $V_{OD}$ output is disabled. In noisy environments, connecting $V_{E1}$ to either an external logic high or logic low is recommended.                                                         |
| 8, 17      | NIC                | No Internal Connection. Leave these pins floating.                                                                                                                                                                                                                                                              |
| 10         | PDIS               | Power Disable. When tied to any GND <sub>1</sub> pin, the power converter is active; when a logic high voltage is applied, the power supply enters a low power standby mode.                                                                                                                                    |
| 11         | $V_{DDP}$          | Primary Supply Voltage, 3.0 V to 5.5 V.                                                                                                                                                                                                                                                                         |
| 13, 16, 23 | GND <sub>ISO</sub> | Ground Reference for $V_{DD2}$ and $V_{ISO}$ on Side 2. Pin 13, Pin 16, and Pin 23 are internally connected, and it is recommended that these pins be connected to a common ground.                                                                                                                             |
| 14         | V <sub>ISO</sub>   | Secondary Supply Voltage Output for External Loads. Connect to VDD2 to power the isolator channels.                                                                                                                                                                                                             |
| 15         | V <sub>SEL</sub>   | Output Voltage Selection.                                                                                                                                                                                                                                                                                       |
| 18         | V <sub>E2</sub>    | Output Enable 2. When $V_{E2}$ is high or disconnected, the $V_{OA}$ , $V_{OB}$ , and $V_{OC}$ outputs are enabled. When $V_{E2}$ is low, the $V_{OA}$ , $V_{OB}$ , and $V_{OC}$ outputs are disabled. In noisy environments, connecting $V_{E2}$ to either an external logic high or logic low is recommended. |
| 19         | V <sub>ID</sub>    | Logic Input D.                                                                                                                                                                                                                                                                                                  |
| 20         | V <sub>oc</sub>    | Logic Output C.                                                                                                                                                                                                                                                                                                 |
| 21         | V <sub>OB</sub>    | Logic Output B.                                                                                                                                                                                                                                                                                                 |
| 22         | Voa                | Logic Output A.                                                                                                                                                                                                                                                                                                 |
| 24         | $V_{\text{DD2}}$   | Power Supply for the Side 2 Logic Circuits of the Device. This pin is independent of $V_{DDP}$ and operates between 3.0 V and 5.5 V.                                                                                                                                                                            |



Figure 5. ADuM6412 Pin Configuration

Table 30. ADuM6412 Pin Function Descriptions

| Pin No.    | Mnemonic           | Description                                                                                                                                                                                                                                                                           |
|------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | V <sub>DD1</sub>   | Power Supply for the Side 1 Logic Circuits of the Device. This pin is independent of $V_{DDP}$ and operates between 3.0 V and 5.5 V.                                                                                                                                                  |
| 2, 9, 12   | GND₁               | Ground 1. Ground reference for the primary isolator. Pin 2, Pin 9, and Pin 12 are internally connected, and it is recommended that these pins be connected to a common ground.                                                                                                        |
| 3          | $V_{IA}$           | Logic Input A.                                                                                                                                                                                                                                                                        |
| 4          | $V_{IB}$           | Logic Input B.                                                                                                                                                                                                                                                                        |
| 5          | Voc                | Logic Output C.                                                                                                                                                                                                                                                                       |
| 6          | V <sub>OD</sub>    | Logic Output D.                                                                                                                                                                                                                                                                       |
| 7          | V <sub>E1</sub>    | Output Enable 1. When $V_{E1}$ is high or disconnected, the $V_{OC}$ and $V_{OD}$ outputs are enabled. When $V_{E1}$ is low, the $V_{OC}$ and $V_{OD}$ outputs are disabled. In noisy environments, connecting $V_{E1}$ to either an external logic high or logic low is recommended. |
| 8, 17      | NIC                | No Internal Connection. Leave these pins floating.                                                                                                                                                                                                                                    |
| 10         | PDIS               | Power Disable. When tied to any GND <sub>1</sub> pin, the power converter is active; when a logic high voltage is applied, the power supply enters a low power standby mode.                                                                                                          |
| 11         | $V_{DDP}$          | Primary Supply Voltage, 3.0 V to 5.5 V                                                                                                                                                                                                                                                |
| 13, 16, 23 | GND <sub>ISO</sub> | Ground Reference for $V_{DD2}$ and $V_{ISO}$ on Side 2. Pin 13, Pin 16, and Pin 23 are internally connected, and it is recommended that these pins be connected to a common ground.                                                                                                   |
| 14         | $V_{ISO}$          | Secondary Supply Voltage Output for External Loads. Connect to VDD2 to power the isolator channels.                                                                                                                                                                                   |
| 15         | $V_{\text{SEL}}$   | Output Voltage Selection.                                                                                                                                                                                                                                                             |
| 18         | V <sub>E2</sub>    | Output Enable 2. When $V_{E2}$ is high or disconnected, the $V_{OA}$ and $V_{OB}$ outputs are enabled. When $V_{E2}$ is low, the $V_{OA}$ and $V_{OB}$ outputs are disabled. In noisy environments, connecting $V_{E2}$ to either an external logic high or logic low is recommended. |
| 19         | $V_{\text{ID}}$    | Logic Input D.                                                                                                                                                                                                                                                                        |
| 20         | V <sub>IC</sub>    | Logic Input C.                                                                                                                                                                                                                                                                        |
| 21         | V <sub>OB</sub>    | Logic Output B.                                                                                                                                                                                                                                                                       |
| 22         | $V_{OA}$           | Logic Output A.                                                                                                                                                                                                                                                                       |
| 24         | $V_{\text{DD2}}$   | Power Supply for the Side 2 Logic Circuits of the Device. This pin is independent of V <sub>DDP</sub> and operates between 3.0 V and 5.5 V.                                                                                                                                           |

### **TRUTH TABLES**

**Table 31. Truth Table (Positive Logic)** 

| V <sub>DDP</sub> (V) | V <sub>SEL</sub> Input                               | PDIS Input Logic | V <sub>ISO</sub> Output (V) | Notes                                 |
|----------------------|------------------------------------------------------|------------------|-----------------------------|---------------------------------------|
| 5                    | $R1 = 10 \text{ k}\Omega, R2 = 30.9 \text{ k}\Omega$ | Low              | 5                           |                                       |
| 5                    | $R1 = 10 \text{ k}\Omega, R2 = 30.9 \text{ k}\Omega$ | High             | 0                           |                                       |
| 3.3                  | $R1 = 10 \text{ k}\Omega, R2 = 16.9 \text{ k}\Omega$ | Low              | 3.3                         |                                       |
| 3.3                  | $R1 = 10 \text{ k}\Omega, R2 = 16.9 \text{ k}\Omega$ | High             | 0                           |                                       |
| 5                    | $R1 = 10 \text{ k}\Omega, R2 = 16.9 \text{ k}\Omega$ | Low              | 3.3                         |                                       |
| 5                    | $R1 = 10 \text{ k}\Omega, R2 = 16.9 \text{ k}\Omega$ | High             | 0                           |                                       |
| 3.3                  | $R1 = 10 \text{ k}\Omega, R2 = 30.9 \text{ k}\Omega$ | Low              | 5                           | This configuration is not recommended |
| 3.3                  | $R1 = 10 \text{ k}\Omega, R2 = 30.9 \text{ k}\Omega$ | High             | 0                           |                                       |

Table 32. Data Section Truth Table (Positive Logic)

| V <sub>DDI</sub> State <sup>1</sup> | V <sub>Ix</sub> Input <sup>1</sup> | V <sub>DDO</sub> State <sup>1</sup> | V <sub>ox</sub> Output <sup>1</sup> | Notes                                                                                                                                               |
|-------------------------------------|------------------------------------|-------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Powered                             | High                               | Powered                             | High                                | Normal operation, data is high                                                                                                                      |
| Powered                             | Low                                | Powered                             | Low                                 | Normal operation, data is low                                                                                                                       |
| Don't care                          | Don't care                         | Unpowered                           | High-Z                              | Output is off                                                                                                                                       |
| Unpowered                           | Low                                | Powered                             | Low                                 | Output default low                                                                                                                                  |
| Unpowered                           | High                               | Powered                             | Indeterminate                       | If a high level is applied to an input when no supply is present, the input can parasitically power the input side, causing unpredictable operation |

<sup>&</sup>lt;sup>1</sup> V<sub>DDI</sub> and V<sub>DDO</sub> refer to the supply voltages on the input and output sides of the given channel, respectively. V<sub>Ix</sub> and V<sub>Ox</sub> refer to the input and output signals of a given channel (Channel A, Channel B, Channel C, or Channel D).

### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. Power Supply Efficiency at 5 V/5 V, 5 V/3.3 V, and 3.3 V/3.3 V



Figure 7. Total Power Dissipation vs. Output Supply Current, I<sub>ISO</sub>, with Data Channels Idle



Figure 8. Isolated I<sub>ISO</sub> as a Function of External Load, No Dynamic Current Draw at 5 V/5 V, 5 V/3.3 V, and 3.3 V/3.3 V



Figure 9. Short-Circuit Input Current ( $I_{DDP}$ ) and Power Dissipation vs.  $V_{DD1}$  Supply Voltage



Figure 10. V<sub>ISO</sub> Transient Load Response, 5 V Output, 10% to 90% Load Step



Figure 11. Transient Load Response, 3 V Output, 10% to 90% Load Step



Figure 12. Transient Load Response, 5 V Input, 3.3 V Output, 10% to 90% Load Step



Figure 13. Output Voltage Ripple at 90% Load,  $V_{ISO} = 5 V$ 



Figure 14. Output Voltage Ripple at 90% Load, V<sub>ISO</sub> = 3.3 V



Figure 15. Relationship Between Output Voltage and Required Input Voltage, Under Load, to Maintain >80% Duty Factor in the PWM



Figure 16. Power Dissipation vs. Ambient Temperature with a 30 mA Load



Figure 17. Power Dissipation vs. Ambient Temperature with a 20 mA Load



Figure 18. Supply Current per Input Channel vs. Data Rate for 5 V and 3.3 V Operation



Figure 19. Supply Current per Output Channel vs. Data Rate for 5 V and 3.3 V Operation (No Output Load)



Figure 20. Supply Current per Output Channel vs. Data Rate for 5 V and 3.3 V Operation (15 pF Output Load)



Figure 21. ADuM6410  $V_{DD1}$  Supply Current ( $I_{DD1}$ ) vs. Data Rate for 5 V and 3.3 V Operation



Figure 22. ADuM6410  $V_{DD2}$  Supply Current ( $I_{DD2}$ ) vs. Data Rate for 5 V and 3.3 V Operation



Figure 23. ADuM6411 V<sub>DD1</sub> Supply Current (I<sub>DD1</sub>) vs. Data Rate for 5 V and 3.3 V Operation



Figure 24. ADuM6411  $V_{DO2}$  Supply Current ( $I_{DD2}$ ) vs. Data Rate for 5 V and 3.3 V Operation



Figure 25. ADuM6412  $V_{DD1}$  Supply Current ( $I_{DD1}$ ) vs. Data Rate for 5 V and 3.3 V Operation



Figure 26. ADuM6412  $V_{DD2}$  Supply Current ( $I_{DD2}$ ) vs. Data Rate for 5 V and 3.3 V Operation



Figure 27. Propagation Delay, tplh vs. Temperature for 5 V and 3.3 V Operation



Figure 28. Propagation Delay, tphL vs. Temperature for 5 V and 3.3 V Operation

### **TERMINOLOGY**

#### $I_{DD1(Q)}$

 $I_{\rm DD1\,(Q)}$  is the minimum operating current drawn at the  $V_{\rm DD1}$  pin when there is no external load at  $V_{\rm ISO}$  and the input/output pins are operating below 2 Mbps, requiring no additional dynamic supply current.  $I_{\rm DD1\,(Q)}$  reflects the minimum current operating condition.

### I<sub>DD1 (D)</sub>

 $I_{\rm DD1\,(D)}$  is the typical input supply current with all channels simultaneously driven at a maximum data rate of 33 Mbps with full capacitive load representing the maximum dynamic load conditions. Treat resistive loads on the outputs separately from the dynamic load.

#### I<sub>DD1 (MAX)</sub>

 $I_{\mathrm{DD1\,(MAX)}}$  is the input current under full dynamic and  $V_{\mathrm{ISO}}$  load conditions.

#### I<sub>SO (LOAD)</sub>

I<sub>SO (LOAD)</sub> is the current available to load.

### Propagation Delay, tphl

 $t_{PHL}$  propagation delay is measured from the 50% level of the falling edge of the  $V_{\rm Ix}$  signal to the 50% level of the falling edge of the  $V_{\rm Ox}$  signal.

### Propagation Delay, t<sub>PLH</sub>

 $t_{\text{PLH}}$  propagation delay is measured from the 50% level of the rising edge of the  $V_{\text{Ix}}$  signal to the 50% level of the rising edge of the  $V_{\text{Ox}}$  signal.

#### Propagation Delay Skew, tpsk

 $t_{\rm PSK}$  is the magnitude of the worst-case difference in  $t_{\rm PHL}$  and/or  $t_{\rm PLH}$  that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

### Channel to Channel Matching, tpskcd/tpskod

Channel to channel matching is the absolute value of the difference in propagation delays between the two channels when operated with identical loads.

### Minimum Pulse Width

The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.

#### **Maximum Data Rate**

The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.

### THEORY OF OPERATION

The dc-to-dc converter section of the ADuM6410/ADuM6411/ADuM6412 works on principles that are common to most modern power supplies. It has a split controller architecture with isolated PWM feedback,  $V_{\text{DDP}}$  power is supplied to an oscillating circuit that switches current into a chip-scale air core transformer. Power transferred to the secondary side is rectified and regulated to a value between 3.15 V and 5.25 V, depending on the setpoint supplied by an external voltage divider (see Equation 1). The secondary ( $V_{\text{ISO}}$ ) side controller regulates the output by creating a PWM control signal that is sent to the primary ( $V_{\text{DDP}}$ ) side by a dedicated iCoupler data channel. The PWM modulates the oscillator circuit to control the power being sent to the secondary side. Feedback allows for significantly higher power and efficiency.

$$V_{ISO} = 1.225 \text{ V} \frac{(RI + R2)}{RI}$$
 (1)

where:

R1 is a resistor between  $V_{SEL}$  and  $GND_{ISO}$ . R2 is a resistor between  $V_{SEL}$  and  $V_{ISO}$ .

Because the output voltage can be adjusted continuously there are an infinite number of operating conditions. This data sheet addresses three discrete operating conditions in the Specifications section. Many other combinations of input and output voltage are possible; Figure 15 shows the supported voltage combinations at room temperature. Figure 15 was generated by fixing the  $V_{\rm ISO}$  load and decreasing the input voltage until the PWM was at 80% duty cycle. Each of the figures represents the minimum input voltage that is required for operation under this criterion. For example, if the application requires 30 mA of output current at 5 V, the minimum input voltage at  $V_{\rm DDP}$  is 4.25 V. Figure 15 also illustrates why the  $V_{\rm DDP}$  = 3.3 V input and  $V_{\rm ISO}$  = 5 V configuration is not recommended. Even at 10 mA of output current, the PWM cannot maintain

less than 80% duty factor, leaving no margin to support load or temperature variations.

Typically, the ADuM6410/ADuM6411/ADuM6412 dissipate about 17% more power between room temperature and maximum temperature; therefore, the 20% PWM margin covers temperature variations.

The ADuM6410/ADuM6411/ADuM6412 implement undervoltage lockout (UVLO) with hysteresis on the primary and secondary side input/output pins as well as the  $V_{\rm DDP}$  power input. This feature ensures that the converter does not go into oscillation due to noisy input power or slow power-on ramp rates.

The digital isolator channels use a high frequency carrier to transmit data across the isolation barrier using *i*Coupler chip scale transformer coils separated by layers of polyimide isolation. Using an on/off keying (OOK) technique and the differential architecture shown in Figure 29, the digital isolator channels have very low propagation delay and high speed. Internal regulators and input/output design techniques allow logic and supply voltages over a wide range from 1.7 V to 5.5 V, offering voltage translation of 1.8 V, 2.5 V, 3.3 V, and 5 V logic. The architecture is designed for high common-mode transient immunity and high immunity to electrical noise and magnetic interference. Radiated emissions are minimized with a spread spectrum OOK carrier and other techniques.

Figure 29 shows the waveforms of the digital isolator channels that have the condition of the fail-safe output state equal to low, where the carrier waveform is off when the input state is low. If the input side is off or not operating, the low fail-safe output state sets the output to low.



Figure 29. Operational Block Diagram of a Single Channel with a Low Fail-Safe Output State

# APPLICATIONS INFORMATION PCB LAYOUT

The ADuM6410/ADuM6411/ADuM6412 digital isolators with 0.15 W isoPower integrated dc-to-dc converters require no external interface circuitry for the logic interfaces. Power supply bypassing is required at the input and output supply pins (see Figure 32). Note that low ESR bypass capacitors of 0.01  $\mu F$  to 0.1  $\mu F$  value are required between the  $V_{\rm DD1}$  pin and GND1 pin, and between the  $V_{\rm DD2}$  pin and GND1so pin, as close to the chip pads as possible, for proper operation of the data channels. The isoPower inputs require several passive components to bypass the power effectively as well as set the output voltage and bypass the core voltage regulator (see Figure 30 through Figure 32).



Figure 30. VDDP Bias and Bypass Components



Figure 31. V<sub>ISO</sub> Bias and Bypass Components

The power supply section of the ADuM6410/ADuM6411/ ADuM6412 uses a 125 MHz oscillator frequency to efficiently pass power through its chip-scale transformers. Bypass capacitors are required for several operating frequencies. Noise suppression requires a low inductance, high frequency capacitor; ripple suppression and proper regulation require a large value capacitor. These capacitors are most conveniently connected between the V<sub>DDP</sub> pin and GND<sub>1</sub> pin, and between the V<sub>ISO</sub> pin and GND<sub>ISO</sub> pin. To suppress noise and reduce ripple, a parallel combination of at least two capacitors is required. The recommended capacitor values are  $0.1 \mu F$  and  $10 \mu F$  for  $V_{DD1}$ . The smaller capacitor must have a low ESR; for example, use of a ceramic capacitor is advised. Note that the total lead length between the ends of the low ESR capacitor and the input power supply pin must not exceed 2 mm. Installing the bypass capacitor with traces more than 2 mm in length may result in data corruption.

To reduce the level of electromagnetic radiation, the impedance to high frequency currents between the V<sub>ISO</sub> and GND<sub>ISO</sub> pins and the PCB trace connections can be increased. Using this method of EMI suppression controls the radiating signal at its source by placing surface-mount ferrite beads in series with the V<sub>ISO</sub> and GND<sub>ISO</sub> pins, as seen in Figure 32. The impedance of the ferrite bead is chosen to be about 2  $k\Omega$  between the 100 MHz and 1 GHz frequency range, to reduce the emissions at the 125 MHz primary switching frequency and the 250 MHz secondary side rectifying frequency and harmonics. See Table 33 for examples of appropriate surface-mount ferrite beads. For additional reduction in emissions, PCB stitching capacitance can be implemented with a high voltage SMT safety capacitor. For optimal performance, it is important that the capacitor is connected directly between GND<sub>1</sub> (Pin 12) and GND<sub>ISO</sub> (Pin 13), as shown in Figure 32. This capacitor is a SMT Size 1812, has a 3 kV voltage rating, and is manufactured by TDK Corporation (C4532C0G3F101K160KA).

Table 33. Surface-Mount Ferrite Beads Example

| Manufacturer       | Part No.       |
|--------------------|----------------|
| Taiyo Yuden        | BKH1005LM182-T |
| Murata Electronics | BLM15HD182SN1  |



Figure 32. Recommended PCB Layout

In applications involving high common-mode transients, ensure that board coupling across the isolation barrier is minimized. Furthermore, design the board layout such that any coupling that does occur equally affects all pins on a given component side. Failure to ensure these steps can cause voltage differentials between pins, exceeding the absolute maximum ratings specified in Table 26, thereby leading to latch-up and/or permanent damage.

#### THERMAL ANALYSIS

The ADuM6410/ADuM6411/ADuM6412 consist of four internal die attached to a split lead frame with two die attach pads. For the purposes of thermal analysis, the die is treated as a thermal unit, with the highest junction temperature reflected in the  $\theta_{JA}$  value from Table 21. The value of  $\theta_{JA}$  is based on measurements taken with the devices mounted on a JEDEC standard, 4-layer board with fine width traces and still air. Under normal operating conditions, the ADuM6410/ADuM6411/ADuM6412 can operate at full load across the full temperature range without derating the output current.

### PROPAGATION DELAY RELATED PARAMETERS

Propagation delay is a parameter that describes the time it takes a logic signal to propagate through a component (see Figure 33). The propagation delay to a logic low output may differ from the propagation delay to a logic high.



Figure 33. Propagation Delay Parameters

Pulse width distortion is the maximum difference between these two propagation delay values and is an indication of how accurately the input signal timing is preserved.

Channel to channel matching refers to the maximum amount the propagation delay differs between channels within a single ADuM6410/ADuM6411/ADuM6412 component.

Propagation delay skew refers to the maximum amount the propagation delay differs between multiple ADuM6410/ADuM6411/ADuM6412 components operating under the same conditions.

#### **EMI CONSIDERATIONS**

The dc-to-dc converter section of the ADuM6410/ADuM6411/ADuM6412 components must, of necessity, operate at a very high frequency to allow efficient power transfer through the small transformers, which creates high frequency currents that can propagate in circuit board ground and power planes, causing edge and dipole radiation. Grounded enclosures are recommended for applications that use these devices. If grounded enclosures are not possible, follow good RF design practices in the layout of the PCB. Follow the layout techniques described in the PCB Layout section. See the AN-0971 Application Note for the most current PCB layout recommendations for the ADuM6410/ADuM6411/ADuM6412.

### **POWER CONSUMPTION**

The  $V_{\text{DDP}}$  power supply input only provides power to the converter. Power for the data channels is provided through  $V_{\text{DD1}}$  and  $V_{\text{DD2}}$ . These power supplies can be connected to  $V_{\text{DDP}}$  and  $V_{\text{ISO}}$  if desired, or the supplies can receive power from an independent source.

Treat the converter as a standalone supply to be utilized at the discretion of the designer.

The  $V_{\rm DD1}$  or  $V_{\rm DD2}$  supply current at a given channel of the ADuM6410/ADuM6411/ADuM6412 isolator is a function of the supply voltage, the data rate of the channel, and the output load of the channel.

To calculate the total  $V_{\rm DD1}$  and  $V_{\rm DD2}$  supply current, the supply currents for each input and output channel corresponding to  $V_{\rm DD1}$  and  $V_{\rm DD2}$  are calculated and totaled. Figure 18 and Figure 19 show per channel supply currents as a function of data rate for an unloaded output condition. Figure 20 shows the per channel supply current as a function of data rate for a 15 pF output condition. Figure 21 through Figure 26 show the total  $V_{\rm DD1}$  and  $V_{\rm DD2}$  supply current as a function of data rate for ADuM6410/ ADuM6411/ADuM6412 channel configurations.

#### **INSULATION LIFETIME**

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation as well as on the materials and material interfaces.

The two types of insulation degradation of primary interest are breakdown along surfaces exposed to the air and insulation wear out. Surface breakdown is the phenomenon of surface tracking and the primary determinant of surface creepage requirements in system level standards. Insulation wear out is the phenomenon where charge injection or displacement currents inside the insulation material cause long-term insulation degradation.

#### **Surface Tracking**

Surface tracking is addressed in electrical safety standards by setting a minimum surface creepage based on the working voltage, the environmental conditions, and the properties of the insulation material. Safety agencies perform characterization testing on the surface insulation of components that allows the components to be categorized in different material groups. Lower material group ratings are more resistant to surface tracking and, therefore, can provide adequate lifetime with smaller creepage. The minimum creepage for a given working voltage and material group is in each system level standard and is based on the total rms voltage across the isolation, pollution degree, and material group. The material group and creepage for the digital isolator channels are presented in Table 23.

#### **Insulation Wear Out**

The lifetime of insulation caused by wear out is determined by its thickness, material properties, and the voltage stress applied. It is important to verify that the product lifetime is adequate at the application working voltage. The working voltage supported by an isolator for wear out may not be the same as the working voltage supported for tracking. The working voltage applicable to tracking is specified in most standards.

Testing and modeling show that the primary driver of long-term degradation is displacement current in the polyimide insulation causing incremental damage. The stress on the insulation can be broken down into broad categories, such as dc stress, which causes very little wear out because there is no displacement current, and an ac component time varying voltage stress, which causes wear out.

The ratings in certification documents are usually based on 60 Hz sinusoidal stress because this reflects isolation from line voltage. However, many practical applications have combinations of 60 Hz ac and dc across the barrier as shown in Equation 1. Because only the ac portion of the stress causes wear out, the equation can be rearranged to solve for the ac rms voltage, as is shown in Equation 2. For insulation wear out with the polyimide materials used in these products, the ac rms voltage determines the product lifetime.

$$V_{RMS} = \sqrt{V_{AC\,RMS}^2 + V_{DC}^2} \tag{1}$$

or

$$V_{ACRMS} = \sqrt{V_{RMS}^2 - V_{DC}^2} \tag{2}$$

where:

 $V_{AC\,RMS}$  is the time varying portion of the working voltage.  $V_{RMS}$  is the total rms working voltage.  $V_{DC}$  is the dc offset of the working voltage.

### Calculation and Use of Parameters Example

The following example frequently arises in power conversion applications. Assume that the line voltage on one side of the isolation is 240 V ac rms and a 400 V dc bus voltage is present on the other side of the isolation barrier. The isolator material is polyimide. To establish the critical voltages in determining the creepage, clearance and lifetime of a device, see Figure 34 and the following equations.



Figure 34. Critical Voltage Example

The working voltage across the barrier from Equation 1 is

$$V_{RMS} = \sqrt{V_{AC\,RMS}^{2} + V_{DC}^{2}}$$
 
$$V_{RMS} = \sqrt{240^{2} + 400^{2}}$$

$$V_{RMS} = 466 \text{ V}$$

This  $V_{RMS}$  value is the working voltage used together with the material group and pollution degree when looking up the creepage required by a system standard.

To determine if the lifetime is adequate, obtain the time varying portion of the working voltage. To obtain the ac rms voltage, use Equation 2.

$$V_{AC\,RMS} = \sqrt{{V_{RMS}}^2 - {V_{DC}}^2}$$

$$V_{ACRMS} = \sqrt{466^2 - 400^2}$$

$$V_{ACRMS} = 240 \text{ V rms}$$

In this case, the ac rms voltage is simply the line voltage of  $240~\rm V$  rms. This calculation is more relevant when the waveform is not sinusoidal. The value is compared to the limits for working voltage in Table 27 for the expected lifetime, which is less than a  $60~\rm Hz$  sine wave, and it is well within the limit for a  $50~\rm year$  service life

Note that the dc working voltage limit is set by the creepage of the package as specified in IEC 60664-1. This value can differ for specific system level standards.

### **OUTLINE DIMENSIONS**



Figure 35. 24-Lead Shrink Small Outline Package [SSOP] (RS-24) Dimensions shown in millimeters

### **ORDERING GUIDE**

| Model <sup>1</sup> | Number<br>of Inputs,<br>V <sub>DD1</sub> Side | Number<br>of Inputs,<br>V <sub>ISO</sub> Side | Maximum<br>Data Rate<br>(Mbps) | Maximum<br>Propagation<br>Delay, 5 V (ns) | Maximum Pulse Width Distortion (ns) | Temperature<br>Range (°C) | Package<br>Description        | Package<br>Option |
|--------------------|-----------------------------------------------|-----------------------------------------------|--------------------------------|-------------------------------------------|-------------------------------------|---------------------------|-------------------------------|-------------------|
| ADuM6410BRSZ       | 4                                             | 0                                             | 150                            | 13                                        | 3                                   | -40 to +105               | 24-Lead SSOP                  | RS-24             |
| ADuM6410BRSZ-RL7   | 4                                             | 0                                             | 150                            | 13                                        | 3                                   | -40 to +105               | 24-Lead SSOP                  | RS-24             |
| ADuM6411BRSZ       | 3                                             | 1                                             | 150                            | 13                                        | 3                                   | -40 to +105               | 24-Lead SSOP                  | RS-24             |
| ADuM6411BRSZ-RL7   | 3                                             | 1                                             | 150                            | 13                                        | 3                                   | -40 to +105               | 24-Lead SSOP                  | RS-24             |
| ADuM6412BRSZ       | 2                                             | 2                                             | 150                            | 13                                        | 3                                   | -40 to +105               | 24-Lead SSOP                  | RS-24             |
| ADuM6412BRSZ-RL7   | 2                                             | 2                                             | 150                            | 13                                        | 3                                   | -40 to +105               | 24-Lead SSOP                  | RS-24             |
| EVAL-ADuM5411EBZ   |                                               |                                               |                                |                                           |                                     |                           | Evaluation Board <sup>2</sup> |                   |
| EVAL-ADuM5411UEBZ  |                                               |                                               |                                |                                           |                                     |                           | Evaluation Board <sup>3</sup> |                   |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

 $<sup>^{2}\,\</sup>mbox{The EVAL-ADuM}5411\mbox{EBZ}$  is packaged with the ADuM5411BRSZ installed.

<sup>&</sup>lt;sup>3</sup> The EVAL-ADuM5411UEBZ is packaged without an ADuM5411 installed.