

## General Description

The TC35854AF chip has been designed for use in an Asynchronous Transfer Mode (ATM) User Network Interface (UNI) and Switched Multimegabit Data Service (SMDS) Subscriber Network Interface (SNI), or a general packet relay interface.

The chip supports the standard UTOPIA interface, and several vendor specific interfaces for connecting to SONET /SDH STS-3c/STM-1, DS3, E3, DS1, and E1 transmission links.

Transmit packets are sent to the TC35854AF chip on a flow-controlled, byte-wide interface. Each packet contains a circuit identifier header. A packet is segmented according to the AAL type specified for that circuit and is placed on a linked-list cell queue in SRAM buffer. Up to 4095 circuits are supported. The cell queues are served by a traffic shaper, which allows CBR, VBR, ABR and UBR traffic.

The TC35854AF chip implements ABR using the explicit rate flow control (ER) ATM Forum UNI 4.0 compliant. Also, the Quantum Flow Control (QFC), FLOWmaster™ flow control and Generic Flow Control (GFC) ITU-T SG13 are supported.

When used on a FLOWmaster™ link or QFC link, all ABR circuits are given equal/fair access to available bandwidth with guaranteed loss-less operation.

The TC35854F chip receives cells via the UTOPIA interface. VPI/VCI(MID) fields are then mapped to a local circuit identifier directly. Cells are checked and reassembled on a linked-list cell queue in SRAM buffer. The reassembled packet is moved to one of two packet queues according to the priority set per circuit. All CRCs are also checked. The packets are then passed to the receive MAC interface, where a header is attached to identify the associated circuit.

## Features

- Full OC3/STM-1 line-rate segmentation and reassembly for UTOPIA link
- Up to 4095 VPI/VCI circuits supported and up to 1K MIDs per VPI/VCI circuit
- ABR (ATM Forum UNI 4.0 compliant)
- ITU-I and ATM Forum compliant ATM User Network Interface
- SMDS SIP-2 and SIP-1 (single CPE) according to TR-TSV-000772 and TR-TSV-000773
- AAL3/4 and AAL5 support
- Supports up to 4 CBR VP
- Supports PVC and SVC connections
- Supports F4 and F5 OAM flows
- Traffic shaper supporting peak rate, sustained rate, minimum guaranteed rate, maximum burst size and priority level
- Credit Based flow control (Digital Equipment's FLOWmaster™ and Quantum Flow Control)
- GFC support
- UTOPIA Level 1 compliant media interface
- 32-bit CRC generation and checking for AAL5 and SMDS packets
- Open MAC-style interface for packet transfer up to 200 Mbps
- Two priority packet queues in MAC-style receive interface
- M68000-style node processor interface
- Supporting 1 Megaword (64-bit word) SRAM buffer
- 0.4µm CMOS technology
- 3.3V / 5V dual power supply
- 3.3V and 5V I/O
- 0 - +70 degree temperature range
- 240 pin HQFP package  
(body size 32x32 sqmm with 0.5mm pin pitch)

## Block Diagram



## Applications

- High performance ATM switches and Hubs

## Application Examples

- This is an Ethernet to ATM Switch system. A packet router between The TC35854AF and Ethernet is developed with a visitor's specification for visitor itself.



Copyright (C)1999 TOSHIBA CORPORATION. All Rights Reserved.

### CAUTION

The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of third parties which may result from its use. Neither the implication nor any other use of the information contained in this document shall constitute an assignment of, or an agreement to assign, or a license of any Intellectual Property Rights of TOSHIBA CORPORATION or others.

The products described in this document are subject to trade laws and exchange and export control regulations.