Advance Information

Document Number: MC33899

Rev. 4.0, 5/2010



## **Programmable H-Bridge Power IC**

The 33899 is designed to drive a DC motor in both forward and reverse shaft rotation under pulse-width modulation (PWM) control of speed and torque. A current mirror output provides an analog feedback signal proportional to the load current. A serial peripheral interface (SPI) is used to select slew rate control, current compensation limits and to read diagnostic status (faults) of the H-Bridge drive circuits. SPI diagnostic reporting includes open circuit, short-circuit to VIGNP, short-circuit to ground, die temperature range, and under-voltage on VIGNP.

#### **Features**

- · Drives inductive loads in a full H-Bridge configuration
- Current mirror output signal (gain selectable via external resistor)
- Short-circuit current limiting
- Thermal shutdown (outputs latched off until reset via the SPI)
- Internal charge pump circuit for the internal high side MOSFETs
- SPI-selectable slew rate control and current limit control
- Over-temperature shutdown
- Outputs can be disabled to high-impedance state
- PWM-able up to 11 kHz @ 3.0 A
- Synchronous rectification control of the high side MOSFETs
- Low RDS(ON) outputs at high junction temperature (< 165 m $\Omega$  @  $TA = 125^{\circ}C, VIGNP = 6.0 V)$
- Outputs survive shorts to -1.0 V
- Pb-free packaging designated by suffix code VW

## 33899

#### PROGRAMMABLE H-BRIDGE POWER IC



| ORDERING INFORMATION                               |  |  |  |
|----------------------------------------------------|--|--|--|
| Device Temperature Range (T <sub>A</sub> ) Package |  |  |  |
| MC33899VW/R2 -40°C to 125°C 30 HSOP                |  |  |  |



Figure 1. 33899 Simplified Application Diagram



## INTERNAL BLOCK DIAGRAM



Figure 2. 33899 Simplified Internal Block Diagram



## **PIN CONNECTIONS**



Figure 3. 33899 Pin Connections

Table 1. 33899 Pin Definitions

A functional description of each pin can be found in the Functional Pin Description section beginning on page 12.

| Pin Number   | Pin Name   | Formal Name                            | Definition                                                                                                                                                                                                                                                                          |
|--------------|------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1            | VDDQ       | Logic Level Output Bias                | Sets V <sub>OH</sub> level of DO output and LSCMP.                                                                                                                                                                                                                                  |
| 2            | DO         | SPI Data Out                           | SPI control data output pin from the IC to the MCU.                                                                                                                                                                                                                                 |
| 3            | DI         | SPI Data In                            | SPI control data input pin from the MCU to the IC.                                                                                                                                                                                                                                  |
| 4            | SCLK       | SPI Serial Clock Input                 | The SCLK input is the clock signal input for synchronization of serial data transfer.                                                                                                                                                                                               |
| 5            | CS         | Chip Select<br>(Active Low)            | This pin is an input connected to a chip select output of an MCU.                                                                                                                                                                                                                   |
| 6            | CRES       | Charge Pump                            | This pin connects an external capacitor, which is the storage reservoir for the internal charge pump.                                                                                                                                                                               |
| 7            | REDIS      | Automatic Output Re-<br>Enable Disable | This input pin is a connection to a capacitor that determines the default time the output will be turned off when the low-side current comparator is tripped, if PWM has not commanded it. The typical value with a $0.1\mu F$ is $100\mu s$ . If shorted, the feature is disabled. |
| 8, 9, 22, 23 | VIGNP      | Protected Ignition<br>Voltage          | This input pin is the primary H-Bridge power input.  Note: Not reverse voltage protected.                                                                                                                                                                                           |
| 10, 11       | S0         | Bridge Output 0<br>to Load             | These output pins drive the bi-directional motor and must be connected together on the PC board.                                                                                                                                                                                    |
| 12, 19       | GND        | Ground                                 | These pins must be connected on the PC board to the exposed pad.                                                                                                                                                                                                                    |
| 13, 17, 18   | NC         | No Connect                             | These pins have no internal connections.                                                                                                                                                                                                                                            |
| 14           | LSCMP      | Low Side Comparator                    | This output pin pulses high anytime the low side current comparator is tripped.                                                                                                                                                                                                     |
| 15<br>16     | EN2<br>EN1 | Master Enable 2<br>Master Enable 1     | These input pins determine the mode of the IC; namely, sleep, standby, and run.                                                                                                                                                                                                     |
| 20, 21       | S1         | Bridge Output 1<br>to Load             | These output pins drive the bi-directional motor and must be connected together on the PC board.                                                                                                                                                                                    |



## Table 1. 33899 Pin Definitions (continued)

A functional description of each pin can be found in the Functional Pin Description section beginning on page 12.

| Pin Number | Pin Name                     | Formal Name                      | Definition                                                                                                                                                  |
|------------|------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24         | RS                           | Slew Rate Control                | This input pin is connected to a resistor that sets slew timing.                                                                                            |
| 25         | PWM                          | PWM Input                        | This input pin is used to set the motor switching and frequency duty cycle.                                                                                 |
| 26         | FWD                          | Forward Input                    | This input pin, along with the reverse input pin REV, determines the direction of current flow in the H-Bridge.                                             |
| 27         | REV                          | Reverse Input                    | This input pin, along with the forward input pin FWD, determines the direction of current flow in the H-Bridge.                                             |
| 28         | VCCL                         | 3.3 V Input                      | 3.3 V input source.                                                                                                                                         |
| 29         | VCC                          | 5.0 V Input                      | 5.0 V input source.                                                                                                                                         |
| 30         | CSNS                         | Current Sense                    | Output of current amplifier.                                                                                                                                |
| Tab/Pad    | Thermal<br>Interface/<br>GND | Exposed Pad Thermal<br>Interface | The exposed pad, a thermal interface for sinking heat from the device, is also a high-current GND connection and must be connected to GND (pins 12 and 19). |



## **ELECTRICAL CHARACTERISTICS**

#### **MAXIMUM RATINGS**

## Table 2. Maximum Ratings

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Ratings                                                                                                       | Symbol                            | Value                    | Unit     |
|---------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------|----------|
| ELECTRICAL RATINGS                                                                                            | <b>-</b>                          |                          | <b>-</b> |
| Protected Power Supply Voltage                                                                                | $V_{IGNP}$                        | -0.3 to 40               | V        |
| Logic Supply Voltage                                                                                          | V <sub>CC</sub>                   | -0.3 to 7.0              | V        |
| Logic Output Bias Voltage                                                                                     | $V_{\mathrm{DDQ}}$                | -0.3 to 7.0              | V        |
| VCCL Supply Voltage                                                                                           | V <sub>CCL</sub>                  | -0.3 to 5.0              | V        |
| Input/Output Voltage (FWD, REV, EN1, EN2, PWM, $\overline{\text{CS}}$ , DI, SCLK, DO, CSNS, LSCMP, RS, REDIS) | V <sub>I/O</sub>                  | -0.3 to 7.0              | V        |
| Motor Outputs                                                                                                 | V <sub>S0</sub> , V <sub>S1</sub> | -0.5 to 40               | V        |
| Charge Pump Voltage                                                                                           | V <sub>CRES</sub>                 | -0.3 to 50               | V        |
| ESD Voltage <sup>(1)</sup>                                                                                    |                                   |                          | V        |
| Human Body Model                                                                                              | V <sub>ESD1</sub>                 | ±1500                    |          |
| Machine Model                                                                                                 | V <sub>ESD2</sub>                 | ±200                     |          |
| THERMAL RATINGS                                                                                               | ·                                 |                          |          |
| Operating Temperature <sup>(2)</sup> Ambient Junction                                                         | T <sub>A</sub>                    | -40 to 125<br>-40 to 150 | °C       |
| Storage Temperature                                                                                           | T <sub>STG</sub>                  | -65 to 150               | °C       |
| Thermal Resistance, Junction to Ambient <sup>(3)</sup>                                                        | $R_{	heta JA}$                    | 18                       | °C/W     |
| Thermal Resistance, Junction to Case (Exposed Pad)                                                            | $R_{	heta JC}$                    | <0.5                     | °C/W     |
| Peak Package Reflow Temperature During Solder Mounting <sup>(4)</sup>                                         | T <sub>SOLDER</sub>               | 220                      | °C       |

#### Notes

- 1. ESD1 testing is performed in accordance with the Human Body Model ( $C_{ZAP} = 100 \text{ pF}$ ,  $R_{ZAP} = 1500 \Omega$ ), ESD2 testing is performed in accordance with the Machine Model ( $C_{ZAP} = 200 \text{ pF}$ ,  $R_{ZAP} = 0 \Omega$ ).
- 2. The junction temperature is the primary limiting parameter. The module thermal design must provide a low enough thermal impedance to keep the junction temperature within limits for all anticipated power levels and ambient temperatures.
- 3. R<sub>0JA</sub> is referenced to the JEDEC standard 2s2p thermal evaluation board at 1W total device power dissipation in still air. Deviations from this standard will produce corresponding changes in the actual thermal performance.
- 4. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.



## STATIC ELECTRICAL CHARACTERISTICS

#### **Table 3. Static Electrical Characteristics**

 $Characteristics \ at \ -40^{\circ}C \le T_{J} \le +150^{\circ}C, \ 4.75 \ V \le V_{CC} \le 5.25 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 2.97 \ V \le V_{DDQ} \le 5.25 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 2.97 \ V \le V_{DDQ} \le 5.25 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 2.97 \ V \le V_{DDQ} \le 5.25 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 2.97 \ V \le V_{DDQ} \le 5.25 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 2.97 \ V \le V_{DDQ} \le 5.25 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V \le 0.47 \ V \le V_{CCL} \le 3.47 \ V \le V_{CCL} \le 3.$ 

 $6.0~V \le V_{IGNP} \le 26.5~V$ , unless otherwise noted. Typical values reflect the approximate parameter means at  $T_A = 25^{\circ}C$  under nominal conditions, unless otherwise noted.

| Characteristic                                                      | Symbol               | Min                   | Тур | Max                     | Unit |
|---------------------------------------------------------------------|----------------------|-----------------------|-----|-------------------------|------|
| POWER INPUT                                                         | <u>'</u>             |                       |     | 1                       |      |
| V <sub>IGNP</sub> Operating Voltage                                 | V <sub>IGNP</sub>    | 6.0                   | _   | 26.5                    | V    |
| V <sub>IGNP</sub> Operating Current                                 | I <sub>VIGNP</sub>   |                       |     |                         | mA   |
| V <sub>IGNP</sub> = 14.5 V, H-Bridge Disabled, EN1 = EN2 = 5.0 V    |                      | _                     | _   | 10                      |      |
| V <sub>IGNP</sub> Sleep Current                                     | I <sub>VIGNP</sub>   |                       |     |                         | μΑ   |
| EN1 = EN2 = 0 V                                                     |                      | -                     | -   | 145                     |      |
| Under-voltage Shutdown Threshold                                    | V <sub>IGNP UV</sub> | 3.3                   | _   | 4.2                     | V    |
| Over-voltage Shutdown Threshold                                     | V <sub>IGNP OV</sub> | 27                    | _   | 32                      | V    |
| V <sub>CC</sub> Operating Voltage                                   | V <sub>CC</sub>      | 4.75                  | _   | 5.25                    | V    |
| V <sub>CC</sub> Operating Current @ 5.0 V                           | I <sub>VCC</sub>     | -                     | _   | 5.0                     | mA   |
| V <sub>CC</sub> Sleep Current                                       | I <sub>VCC</sub>     |                       |     |                         | μΑ   |
| EN1 = EN2 = 0V                                                      |                      | -                     | -   | 25                      |      |
| V <sub>CCL</sub> Operating Voltage                                  | V <sub>CCL</sub>     | 3.14                  | _   | 3.47                    | V    |
| V <sub>CCL</sub> Operating Current @ 3.3 V                          | I <sub>VCCL</sub>    | -                     | _   | 3.0                     | mA   |
| V <sub>CCL</sub> Sleep Current                                      | I <sub>VCCL</sub>    |                       |     |                         | μΑ   |
| EN1 = EN2 = 0 V                                                     |                      | -                     | -   | 2.0                     |      |
| V <sub>DDQ</sub> Operating Voltage                                  | $V_{\rm DDQ}$        | 2.97                  | _   | 5.25                    | V    |
| V <sub>DDQ</sub> Operating Current                                  | I <sub>VDDQ</sub>    | -                     | _   | 200                     | μΑ   |
| V <sub>DDQ</sub> Sleep Current                                      | $I_{VDDQ}$           |                       |     |                         | μΑ   |
| EN1 = EN2 = 0 V                                                     |                      | -                     | -   | 50                      |      |
| POWER-ON RESET                                                      | ·                    |                       |     |                         |      |
| Power-ON Reset Threshold                                            | V <sub>CCPOR</sub>   |                       |     |                         | V    |
| V <sub>CC</sub> Rising                                              |                      | 3.8                   | _   | 4.7                     |      |
| Power-ON Reset Threshold                                            | V <sub>CCLPOR</sub>  |                       |     |                         | V    |
| V <sub>CCL</sub> Rising                                             |                      | 2.50                  | -   | 2.95                    |      |
| Power-ON Reset Hysteresis                                           | V <sub>POR HYS</sub> | 0.2                   | -   | 0.5                     | V    |
| CHARGE PUMP                                                         |                      |                       |     |                         |      |
| C <sub>RES</sub> Voltage (2 MOSFETs ON) I <sub>CRES</sub> = -0.1 mA | V <sub>CRES</sub>    |                       |     |                         | V    |
| $6.0 \text{ V} \le \text{V}_{\text{IGNP}} < 9.5 \text{ V}$          |                      | V <sub>IGNP</sub> +8  | _   | V <sub>IGNP</sub> +15   |      |
| $9.5 \text{ V} \leq \text{V}_{\text{IGNP}} \leq 26.5 \text{ V}$     |                      | V <sub>IGNP</sub> +10 | _   | V <sub>IGNP</sub> +18.5 |      |
| CONTROL INPUTS                                                      | I                    | <u> </u>              |     |                         |      |
| Input Low Voltage                                                   | V <sub>IL</sub>      |                       |     |                         | V    |
| EN1, EN2, PWM, CS, SCLK, DI, FWD, REV                               |                      | _                     | _   | 0.8                     |      |
| Input High Voltage                                                  | V <sub>IH</sub>      |                       |     |                         | V    |
| EN1, EN2, PWM, CS, SCLK, DI, FWD, REV                               |                      | 2.0                   | _   | _                       |      |



## **Table 3. Static Electrical Characteristics (continued)**

 $Characteristics \ at \ -40^{\circ}C \leq T_{J} \leq +150^{\circ}C, \ 4.75 \ V \leq V_{CC} \leq 5.25 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 2.97 \ V \leq V_{DDQ} \leq 5.25 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 2.97 \ V \leq V_{DDQ} \leq 5.25 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 2.97 \ V \leq V_{DDQ} \leq 5.25 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 2.97 \ V \leq V_{DDQ} \leq 5.25 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 2.97 \ V \leq V_{DDQ} \leq 5.25 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 2.97 \ V \leq V_{DDQ} \leq 5.25 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 2.97 \ V \leq V_{DDQ} \leq 5.25 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V, \ 3.14 \ V \leq V_{CCL} \leq 3.47 \ V \leq$ 

 $6.0~V \le V_{IGNP} \le 26.5~V$ , unless otherwise noted. Typical values reflect the approximate parameter means at  $T_A = 25^{\circ}C$  under nominal conditions, unless otherwise noted.

| Characteristic                                                                                                                                    | Symbol                  | Min                    | Тур | Max                  | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------------|-----|----------------------|------|
| CONTROL INPUTS (CONTINUED)                                                                                                                        | <u>I</u>                | <u> </u>               |     |                      |      |
| Input Leakage Current—Digital Inputs                                                                                                              | I <sub>IN</sub>         |                        |     |                      | μА   |
| SCLK, DI: V <sub>IN</sub> = 0 V                                                                                                                   |                         | -5.0                   | -   | 5.0                  |      |
| Input Bias Current                                                                                                                                |                         |                        |     |                      | μΑ   |
| EN1, EN2, FWD, REV, PWM: V <sub>IN</sub> = 5.0 V                                                                                                  | I <sub>DWN</sub>        | 27                     | _   | 70                   |      |
| CS: V <sub>IN</sub> = 0 V                                                                                                                         | I <sub>UP</sub>         | -70                    | -   | -27                  |      |
| DATA OUTPUT                                                                                                                                       |                         | 1                      |     | •                    |      |
| Data Output Low Voltage                                                                                                                           | V <sub>DO_OL</sub>      |                        |     |                      | V    |
| $I_{OL} = 1.6 \text{ mA}$                                                                                                                         |                         | _                      | _   | 0.4                  |      |
| Data Output High Voltage                                                                                                                          | V <sub>DO_OH</sub>      |                        |     |                      | V    |
| $I_{OH} = -800 \mu A$                                                                                                                             |                         | V <sub>DDQ</sub> - 0.5 | _   | -                    |      |
| Data Out Tri-state Leakage                                                                                                                        | I <sub>LEAK</sub>       | -5.0                   | -   | 5.0                  | μΑ   |
| POWER OUTPUT                                                                                                                                      | •                       | I I                    |     |                      |      |
| Breakdown Voltage                                                                                                                                 | V <sub>BVDSS</sub>      |                        |     |                      | V    |
| S0, S1, V <sub>IGNP</sub> : I = 20 mA                                                                                                             |                         | 40                     | _   | -                    |      |
| ON-Resistance (Each Output FET)                                                                                                                   | R <sub>DS(ON)</sub>     |                        |     |                      | mΩ   |
| I <sub>OUT</sub> = 3.5 A, V <sub>IGNP</sub> = 6.0 V                                                                                               |                         | _                      | _   | 165                  |      |
| Body Diode Forward Voltage (All 4 Output Diodes) <sup>(6)</sup>                                                                                   | V <sub>F</sub>          |                        |     |                      | V    |
| $ENx = 0 \text{ V}, I_{OUT} = 3.0 \text{ A}, T_{J} = 150^{\circ}\text{C}$                                                                         |                         | _                      | -   | 1.0                  |      |
| ENx = 0 V, I <sub>OUT</sub> = 3.0 A, T <sub>J</sub> = 23°C                                                                                        |                         | _                      | -   | 1.4                  |      |
| $ENx = 0 \text{ V}, I_{OUT} = 3.0 \text{ A}, T_{J} = -40^{\circ}\text{C}$                                                                         |                         | _                      | _   | 1.8                  |      |
| OFF-State Output Bias                                                                                                                             | V <sub>BIAS</sub>       |                        |     |                      | V    |
| VCC = 5.0 V, EN1 = EN2 = 0 V, S0 Shorted to S1 (Through Motor)                                                                                    |                         | 0.2 V <sub>CC</sub>    | -   | 0.6 V <sub>CC</sub>  |      |
| OFF-state Output Leakage (between SO and S1)                                                                                                      | I <sub>LEAK</sub>       |                        |     |                      | μΑ   |
| $V_{CC}$ = 0 V, EN1 = EN2 = 0 V, $R_L$ = 600 $\Omega$ , $V_{IGN}$ = 16 V                                                                          |                         | _                      | _   | 100                  |      |
| $V_{CC}$ = 5.0 V, EN1 = EN2 = 0 V, $R_L$ = 600 $\Omega$ , $V_{IGN}$ = 18 V                                                                        |                         | _                      | _   | 100                  |      |
| Fault Threshold (OFF State) (EN1 = EN2 = 0V)                                                                                                      |                         |                        |     |                      | V    |
| Measured at S1                                                                                                                                    | V <sub>FAULT_THR1</sub> | 0.45 V <sub>CC</sub>   | -   | 0.60 V <sub>CC</sub> |      |
| Measured at S0                                                                                                                                    | V <sub>FAULT_THR2</sub> | 0.15 V <sub>CC</sub>   | _   | 0.35 V <sub>CC</sub> |      |
| CURRENT SENSE                                                                                                                                     |                         |                        |     |                      |      |
| Current Sense Zero                                                                                                                                |                         |                        |     |                      |      |
| $FWD = 5.0 \text{ V}, \text{REV} = 0 \text{ V}; \text{Then FWD} = 0 \text{ V}, \text{REV} = 5.0 \text{ V}, \text{I}_{\text{S1/S0}} = 0 \text{ A}$ | I <sub>CSZ</sub>        | _                      |     | 0.2                  | mA   |
| Current Sense Ratio: k <sub>CSNS</sub> = I <sub>S1/S0</sub> / I <sub>CS</sub>                                                                     |                         |                        |     |                      |      |
| (FWD = 5.0 V, REV = 0 V; and FWD = 0 V, REV = 5.0 V)                                                                                              | ko                      | 250                    |     | F00                  |      |
| I <sub>S1/S0</sub> = -0.4 A                                                                                                                       | k <sub>CSNS</sub>       | 250                    | _   | 500                  |      |
| $I_{S1/S0} = -1.6 \text{ A}$                                                                                                                      | k <sub>CSNS</sub>       | 340                    | 400 | 435                  |      |
| $I_{S1/S0} = -6.0 A^{(7)}$                                                                                                                        | k <sub>CSNS</sub>       | _                      | 400 | _                    |      |



## **Table 3. Static Electrical Characteristics (continued)**

 $Characteristics \ at \ -40^{\circ}C \le T_{J} \le +150^{\circ}C, \ 4.75 \ V \le V_{CC} \le 5.25 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 2.97 \ V \le V_{DDQ} \le 5.25 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 2.97 \ V \le V_{DDQ} \le 5.25 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 2.97 \ V \le V_{DDQ} \le 5.25 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 2.97 \ V \le V_{DDQ} \le 5.25 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 2.97 \ V \le V_{DDQ} \le 5.25 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{DDQ} \le 5.25 \ V, \ 3.14 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{DDQ} \le 5.25 \ V, \ 3.97 \ V \le V_{DDQ} \le 5.25 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{DDQ} \le 5.25 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{DDQ} \le 5.25 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{DDQ} \le 5.25 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{DDQ} \le 5.25 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V, \ 3.97 \ V \le V_{CCL} \le 3.47 \ V \le$ 

 $6.0~V \le V_{IGNP} \le 26.5~V$ , unless otherwise noted. Typical values reflect the approximate parameter means at  $T_A = 25^{\circ}C$  under nominal conditions, unless otherwise noted.

| Characteristic                                                                         | Symbol                 | Min                   | Тур | Max                  | Unit |
|----------------------------------------------------------------------------------------|------------------------|-----------------------|-----|----------------------|------|
| CURRENT SENSE (CONTINUED)                                                              |                        | II.                   |     |                      |      |
| Current Sense Saturation Voltage                                                       |                        |                       |     |                      |      |
| FWD = 5.0 V, REV = 0 V; Then FWD = 0 V, REV = 5.0 V, R <sub>CSNS</sub> = 10 k $\Omega$ | $V_{CSNS\_SAT}$        | V <sub>CC</sub> -0.2  | -   | V <sub>CC</sub> +0.2 | V    |
| High Side Current Limit                                                                | I <sub>HSLIM</sub>     |                       |     |                      | Α    |
| DI Bit 4 and Bit 3 = 00                                                                |                        | 5.8                   | _   | 10.2                 |      |
| DI Bit 4 and Bit $3 = 01^{(5)}$                                                        |                        | 7.2                   | _   | 11.9                 |      |
| DI Bit 4 and Bit $3 = 10^{(5)}$                                                        |                        | 8.0                   | _   | 13.5                 |      |
| DI Bit 4 and Bit $3 = 11^{(5)}$                                                        |                        | 10.0                  | -   | 17.9                 |      |
| Low Side Current Limit                                                                 | I <sub>LSLIM</sub>     |                       |     |                      | Α    |
| DI Bit 4 and Bit 3 = 00                                                                |                        | 5.3                   | _   | 8.8                  |      |
| DI Bit 4 and Bit 3 = 01                                                                |                        | 6.4                   | _   | 10.0                 |      |
| DI Bit 4 and Bit 3 = 10                                                                |                        | 7.4                   | _   | 11.2                 |      |
| DI Bit 4 and Bit 3 = 11                                                                |                        | 10.0                  | _   | 15.0                 |      |
| Low Side Current Limit Comparator                                                      | I <sub>LSCMP</sub>     |                       |     |                      | Α    |
| DI Bit 4 and Bit 3 = 00                                                                |                        | 3.2                   | _   | 5.2                  |      |
| DI Bit 4 and Bit 3 = 01                                                                |                        | 4.2                   | _   | 6.4                  |      |
| DI Bit 4 and Bit 3 = 10                                                                |                        | 5.0                   | _   | 7.5                  |      |
| DI Bit 4 and Bit 3 = 11                                                                |                        | 7.5                   | _   | 10.6                 |      |
| Current Limit Current Comparator Differential                                          | I <sub>CURLIM</sub> -  |                       |     |                      | Α    |
| DI Bit 4 and Bit 3 = 00                                                                | I <sub>LSCMP</sub>     | 1.0                   | 3.0 | _                    |      |
| DI Bit 4 and Bit 3 = 01                                                                |                        | 1.0                   | 3.0 | _                    |      |
| DI Bit 4 and Bit 3 = 10                                                                |                        | 1.0                   | 3.0 | _                    |      |
| DI Bit 4 and Bit 3 = 11                                                                |                        | 1.0                   | 3.0 | _                    |      |
| LSCMP Output Voltage                                                                   |                        |                       |     |                      | V    |
| $I_{OL} = 100 \mu A$                                                                   | $V_{LSCMP\_OL}$        | -                     | _   | 0.1                  |      |
| $I_{OH} = -100  \mu A^{(7)}$                                                           | $V_{LSCMP\_OH}$        | V <sub>DDQ</sub> -0.5 | _   | $V_{DDQ}$            |      |
| REDIS Current                                                                          |                        |                       |     |                      |      |
| Pull-up Current Source                                                                 | I <sub>REDIS_sc</sub>  | -160                  | -   | -70                  | μΑ   |
| Pull-down Current Sink                                                                 | I <sub>REDIS_sk</sub>  | 1.0                   |     | 5.0                  | mA   |
| REDIS Threshold                                                                        | V <sub>REDIS_THR</sub> |                       |     |                      | V    |
| Voltage Where Low Side MOSFET Turns On                                                 |                        | 3.6                   | _   | 4.4                  |      |
| Voltage Where Low Side MOSFET Turns Off <sup>(7)</sup>                                 |                        | 3.35                  | _   | 4.15                 |      |
| Hysteresis <sup>(7)</sup>                                                              |                        | 0.15                  | _   | 0.35                 |      |
| THERMAL                                                                                |                        |                       |     |                      |      |
|                                                                                        | T <sub>LIM</sub>       | 157.5                 | _   | 172.5                | °C   |
| Thermal Shutdown <sup>(6)</sup> , SPI Bits = 11                                        |                        |                       |     |                      | °C   |
| Thermal Hysteresis <sup>(6)</sup>                                                      | T <sub>HYS</sub>       | 3.0                   | _   | 10                   |      |
| Temperature Warning <sup>(6)</sup> , SPI Bits = 01                                     | T <sub>WARN</sub>      | 132.5                 | _   | 147.5                | °C   |
| 4-1                                                                                    | _                      | 2.0                   |     | 4.0                  | 00   |

 $\mathsf{T}_{\mathsf{WARN}(\mathsf{HYS})}$ 

3.0

#### Notes

- 5. Production test at 125°C is at  $V_{IGNP}$  = 6.0 V. Operation to 26.5 V is guaranteed by design.
- 6. Guaranteed by characterization, not production tested.
- 7. Design Information, not production tested.

Temperature Warning Hysteresis<sup>(6)</sup>

#### 33899

10

°C



#### **DYNAMIC ELECTRICAL CHARACTERISTICS**

#### **Table 4. Dynamic Electrical Characteristics**

Characteristics at -40°C  $\leq$  T<sub>A</sub>  $\leq$  125°C, 4.75 V  $\leq$  V<sub>CC</sub>  $\leq$  5.25 V, 6.0 V  $\leq$  V<sub>IGNP</sub>  $\leq$  26.5 V, unless otherwise noted. Typical values reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted.

| Characteristic                                                                    | Symbol              | Min  | Тур | Max  | Unit |
|-----------------------------------------------------------------------------------|---------------------|------|-----|------|------|
| PWM Frequency <sup>(8)</sup>                                                      | f <sub>PWM</sub>    | _    | -   | 11   | kHz  |
| PWM/Output Duty Cycle Accuracy                                                    | OUT <sub>ACC</sub>  |      |     |      | %    |
| Frequency = 10 kHz, RS = 10 k $\Omega$ , Slew Time = 1X, Duty cycle = 50%         |                     | -4.5 | -   | 4.5  |      |
| Short-circuit Filter (S0 and S1)                                                  | t <sub>SCF</sub>    | 4.0  | -   | 11   | μs   |
| Minimum PWM Low Pulse Width                                                       | PWM <sub>MIN</sub>  | -    | -   | 0.2  | μs   |
| Low Side Comparator One Shot                                                      | t <sub>LSC</sub>    |      |     |      | μs   |
| Pulse Duration After a Low Side Comparator Trip                                   |                     | 5.0  | -   | 10   |      |
| Low Side Comparator Blank Time                                                    | t <sub>LSCB</sub>   |      |     |      | μs   |
| Blanking Time After a Low Side Comparator Pulse <sup>(9)</sup>                    |                     | 5.0  | _   | 10   |      |
| Over-temperature Shutdown Filter (time before Die Temp bit is set) <sup>(8)</sup> | t <sub>OTF</sub>    | 5.0  | -   | 13.5 | μs   |
| Enable Lead Time <sup>(8)</sup>                                                   | t <sub>LEAD</sub>   | 140  | -   | -    | ns   |
| Enable Lag Time <sup>(8)</sup>                                                    | t <sub>LAG</sub>    | 50   | -   | -    | ns   |
| Delay Until Output Shuts OFF                                                      | t <sub>SODLY</sub>  |      |     |      | μs   |
| Short-circuit Detection or EN1 Falling or EN2 Falling Until H-Bridge Disables     |                     | -    | -   | 6.0  |      |
| Delay Until Output Turns ON                                                       | t <sub>ENDLY</sub>  |      |     |      | μs   |
| EN1 rising or EN2 rising Until H-Bridge Enables                                   |                     | _    | _   | 5.0  |      |
| Dead Timer <sup>(9)</sup>                                                         | t <sub>DEAD</sub>   |      |     |      | μs   |
| Time Between High Side MOSFET and Low Side MOSFET Transition                      |                     | 1.0  | -   | 3.0  |      |
| Open Load Fault Delay                                                             | t <sub>FDO</sub>    |      |     |      | μs   |
| Duration of Fault Condition Until Fault Gets Latched In                           |                     | 175  | -   | 400  |      |
| Over-voltage Shutdown Filter                                                      | t <sub>OVS</sub>    |      |     |      | μs   |
| Time from VIGNP > V <sub>OV</sub> to MOSFET Output Disable                        |                     | 100  | _   | 200  |      |
| Sleep Recovery Time <sup>(8)</sup> , <sup>(9)</sup> , <sup>(10)</sup>             | t <sub>SLEEP</sub>  | _    | 150 | _    | μs   |
| Slew Time S0 and S1 <sup>(11)</sup>                                               | S0/S1 <sub>RS</sub> |      |     |      | μs   |
| (Output Load = 5.0 mH and 1.6 $\Omega$ , 30% to 70%, $V_{IGNP}$ = 14.5 V)         |                     |      |     |      |      |
| Slew Mode = 1X                                                                    |                     |      |     |      |      |
| RS= $50 \text{ k}\Omega$                                                          |                     | 1.6  | _   | 3.2  |      |
| RS = 10 k $\Omega$ , Short<br>Slew Mode = 2X                                      |                     | 0.2  | _   | 0.8  |      |
| RS = $50 \text{ k}\Omega$                                                         |                     |      |     |      |      |
| RS = $10 \text{ k}\Omega$ , Short                                                 |                     | 2.8  | _   | 6.3  |      |
| Slew Mode = 4X                                                                    |                     | 0.5  | _   | 1.5  |      |
| RS = $50 \text{ k}\Omega$                                                         |                     | 5.0  | _   | 12.8 |      |
| RS = 10 k $\Omega$ , Short                                                        |                     | 1.2  | _   | 3.0  |      |

#### Notes

- 8. Design information
- 9. Guaranteed by characterization, not production tested.
- Sleep recovery time is the time from EN going high until the outputs are ready to respond to input. This time is dependent on the recovery
  time of V<sub>CCL</sub> and V<sub>CCL\_POR</sub>. The recommended value for the V<sub>CCL</sub> capacitor is designed to permit initialization of internal logic prior to
  clearing of the POR condition (See +3.3 V Input (V<sub>CCL</sub>) on page 12).
- 11. By design, if the RS input is left open, the slew time is the same as when shorted to GND. However, this is a high-impedance input and will be susceptible to external noise sources unless terminated appropriately. It is highly recommended to terminate this pin with either a ground or one of the program resistors.

33899



## **Table 4. Dynamic Electrical Characteristics**

Characteristics at -40°C  $\leq$  T<sub>A</sub>  $\leq$  125°C, 4.75 V  $\leq$  V<sub>CC</sub>  $\leq$  5.25 V, 6.0 V  $\leq$  V<sub>IGNP</sub>  $\leq$  26.5 V, unless otherwise noted. Typical values reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted.

| Characteristic                              | Symbol                 | Min | Тур | Max  | Unit |
|---------------------------------------------|------------------------|-----|-----|------|------|
| SPI CHARACTERISTICS <sup>(12)</sup>         |                        |     |     | •    |      |
| Transfer Frequency <sup>(13)</sup>          | f <sub>OP</sub>        | dc  | _   | 6.25 | MHz  |
| SCLK Period <sup>(13)</sup>                 | t <sub>SCLK</sub>      | 160 | _   | -    | ns   |
| SCLK High Time <sup>(13)</sup>              | t <sub>SCLK_HS</sub>   | 56  | _   | -    | ns   |
| SCLK Low Time <sup>(13)</sup>               | t <sub>SCLK_LS</sub>   | 56  | _   | _    | ns   |
| DI Input Setup Time <sup>(13)</sup>         | t <sub>DI(SU)</sub>    | 16  | _   | _    | ns   |
| DI Input Hold Time <sup>(13)</sup>          | t <sub>DI(HOLD)</sub>  | 20  | _   | -    | ns   |
| DO Access Time                              | t <sub>DO(ACC)</sub>   | -   | _   | 116  | ns   |
| DO Disable Time <sup>(14)</sup>             | t <sub>DO(DIS)</sub>   | -   | -   | 100  | ns   |
| DO Output Valid Time                        | t <sub>DO(VALID)</sub> | -   | _   | 116  | ns   |
| DO Output Hold Time <sup>(13)</sup>         | t <sub>DO(HOLD)</sub>  | 12  | 20  | -    | ns   |
| Rise Time <sup>(14)</sup>                   | t <sub>R</sub>         | _   | _   | 60   | ns   |
| Fall Time <sup>(14)</sup>                   | t <sub>F</sub>         | -   | _   | 30   | ns   |
| CS Negated Time <sup>(13)</sup>             | tCSN                   | 500 | _   | _    | ns   |
| Input Pins Input Capacitance <sup>(8)</sup> | C <sub>IN</sub>        |     |     |      | pF   |
| DI                                          |                        | _   | _   | 20   |      |
| SCLK                                        |                        | -   | _   | 20   |      |

#### Notes

- 12. All SPI timing is performed with a 100 pF load on DO unless otherwise noted.
- 13. Design information.
- 14. Guaranteed by characterization, not production tested.



## **TIMING DIAGRAMS**



Figure 4. SPI Timing Diagram



Figure 5. Shut Off and Enable Delay



Figure 6. Slew Time Measurement



## **FUNCTIONAL DESCRIPTION**

#### INTRODUCTION

The 33899 is a programmable H-Bridge, power integrated circuit (IC) designed to drive DC motors or bi-directional solenoid controlled actuators, such as throttle control or exhaust gas recirculation actuators. It is particularly well suited for the harsh environment found in automotive power train systems.

The key characteristic of this versatile driver is configurability. The selectable slew rate permits the customer to choose the slew rate needed for performance and noise suppression. The Serial Peripheral Interface (SPI) allows the system microprocessor to clear the fault register, select a

programmable current limit and select the slew rate. A unique fault restart feature allows the part to be configured to maintain limited functionality even in the presence of some faults.

The 33899 is designed to drive a bi-directional DC motor using pulse-width modulation (PWM) for speed and torque control. A current mirror output provides an analog feedback signal proportional to the load current. SPI diagnostic reporting includes open circuit, short-to-battery, short-to-ground, die temperature range and under-voltage.

## **FUNCTIONAL PIN DESCRIPTION**

#### **VIGNP INPUT (VIGNP)**

VIGNP is the primary power input for the H-Bridge. The input voltage is 0V to 26.5 V (40 V during a load dump transient). This pin must be externally protected against application of a reverse voltage (through an external inverted N-channel MOSFET, diode, or switched relay).

## +5.0V INPUT (VCC)

+5.0 V power input is required to power the internal analog circuitry and the +3.3 V internal regulator.

## +3.3 V INPUT (VCCL)

A +3.3 V internal regulator powers the internal digital circuitry. The internal supply cannot be used as a power source by any other IC in the system. This output can be overdriven by an external supply. The internal supply requires a 0.47  $\mu$ F capacitor on this output to insure proper startup sequencing when coming out of sleep mode.

## **LOGIC BIAS INPUT (VDDQ)**

VDDQ supplies the level shifted bias voltage for the logic level outputs designed to be read by the microprocessor. This pin will apply the logic supply voltage to DO and LSCMP making the output logic levels compliant to logic systems from 3.0 V to over 5.0 V.

## **OUTPUTS (S1 AND S0)**

The S1 and S0 outputs drive the bi-directional DC motor. Each output has two internal N-channel MOSFETs

connected in a half-bridge configuration between VIGNP and ground. Only one internal MOSFET is on at any one time for each output. The FWD, REV, and PWM inputs control the state of the H-Bridge. The turn on/off slew times are determined by the selected RS resistor value and the SPI slew time register contents (refer to Table 8, page 22).

## **OUTPUT POLARITY CONTROL (FWD/REV INPUTS)**

The FWD and REV inputs determine the direction of current flow in the H-Bridge by directing the PWM input to one of the low side MOSFETs (refer to  $\underline{\text{Table 5}}$ ). When a change in the current direction is commanded via the microprocessor, the PWM must switch from one low side MOSFET to the other without shoot-through current in the H-Bridge. The gate voltage of the low side MOSFETs must drop below and remain below the gate threshold voltage for the "dead time" before either of the high side MOSFETs is commanded on. At no time are the high side and low side MOSFETs simultaneously on at the same side of the H-Bridge. The FWD and REV inputs have  $50\mu\text{A}$  pull-downs to ground that disable all the outputs should an open circuit condition occur.

Table 5. FWD/REV Truth Table

| FWD | REV | Current Direction |
|-----|-----|-------------------|
| 0   | 0   | Off               |
| 0   | 1   | Reverse           |
| 1   | 0   | Forward           |
| 1   | 1   | Off               |



#### **ENABLE INPUTS (EN1, EN2)**

Logic [0] in either of the Enables (EN1 or EN2) disables all four of the output drivers (refer to <u>Table 6</u>). While either EN1 or EN2 is at logic [1], the 33899 is still capable of detecting open circuit and short circuit faults on all of the outputs interfacing with the external load(s). The EN1 and EN2 inputs have 50  $\mu A$  pull-downs to ground that disable the outputs when open circuit conditions occur.

**Table 6. Enable Truth Table** 

| EN1 | EN2 | Status                  |
|-----|-----|-------------------------|
| 0   | 0   | Disabled (Sleep Mode)   |
| 0   | 1   | Disabled (Standby Mode) |
| 1   | 0   | Disabled (Standby Mode) |
| 1   | 1   | Enabled (Run Mode)      |

## **INPUT CONTROL OF H-BRIDGE (PWM)**

The PWM input pin controls the sequencing of the PWM'ing high side and low side MOSFETs. A logic [1]

commands the appropriate low side MOSFET (M2 or M4) ON and the appropriate high side MOSFET (M1 or M3) OFF. A logic [0] commands the appropriate low side MOSFETs (M2 or M4) OFF and the appropriate high side MOSFETs (M1 or M3) ON. The high and low side MOSFETs that are PWM'ed are determined by the commanded direction (FWD or REV). If a shorted condition exists, the particular output MOSFET will be latched off after 5.0 us to 10 us. Subsequent PWM edges will retry to turn on the same MOSFET. Only when a thermal fault is reached are all outputs latched off until the clear fault bit is set by the microprocessor. Any PWM high to low to high pulse that is shorter than 500ns keeps the lowside MOSFET from starting to turn off. The rising edge of this short pulse re-enables the low side MOSFET if the pulse width is at least 200 µs long (if a short circuit latch-off had occurred during the previous positive PWM pulse). The PWM input has a 50 µA pull-down to ground that disables all the outputs should an open circuit condition occur.



Figure 7. 33899 Operation in Current Reversal



## LOAD CURRENT FEEDBACK (CSNS)

The load current sense circuit mirrors a sample of the load current back to the microcontroller via the CSNS pin. It supplies a current that is  $1/400^{\text{th}}$  of the load current (see Equation 1). An analog multiplexer routes the enabled high side current to the CSNS pin. An external resistor connected to the CSNS pin ( $R_{\text{CSNS}}$ ) sets current to voltage gain. The circuit operates properly in the presence of high-frequency noise. An external capacitor may be necessary to provide filtering.

$$V_{CSNS} = \frac{I_{OUT}}{400} \cdot R_{CSNS}$$
Eq. 1

Note This output is clamped so that it will not exceed V<sub>CC</sub>.

#### **CHARGE PUMP RESERVOIR CAPACITOR (CRES)**

The charge pump provides an output voltage over the full operating VIGNP range that is sufficient to drive the output MOSFETs and ensure that the output  $R_{DS(ON)}$  specifications are met. An external reservoir capacitor of 0.1  $\mu F$  is recommended. The charge pump operates at approximately

2.0 MHz to 4.0 MHz in order to prevent interference with AM entertainment radio.

# HIGH SIDE AND LOW SIDE SLEW TIME CONTROL (RS)

The turn-on and the turn-off slew times on S0 and S1 (both low and high side drive outputs) are adjustable from 5.0  $\mu s$  (50  $k\Omega$  RS) to 1.0  $\mu s$  (10 $k\Omega$  RS) to reduce high-frequency harmonic energy in the vehicle's wiring harness. In addition, slew time control is programmable to be either 1X, 2X, or 4X (via the SPI) to lower power dissipation at elevated die temperatures. The characteristics of the turn-on and turn-off voltage are linear, with no discontinuities, during the output driver state transitions. If the RS pin detects an impedance of less than 5.0  $k\Omega$  to ground or greater than 1.0  $M\Omega$  to ground, it defaults to the fastest slew time of 1.0  $\mu s$ .

# LOW SIDE COMPARATOR ONE SHOT OUTPUT (LSCMP)

The LSCMP output pin pulses high for  $5.0~\mu s$  to  $10~\mu s$  any time the low side comparator is tripped. Then the output goes low during a  $5\mu s$  to  $10\mu s$  blanking time. If another low side comparator trip event is detected during the blanking time, another  $5\mu s$  to  $10\mu s$  pulse high occurs immediately after the blanking interval.



Figure 8. LS Current Comparator One Shot

# AUTOMATIC OUTPUT RE-ENABLE DISABLE (REDIS)

The REDIS input pin automatically re-enables the low side MOSFET once the REDIS input voltage exceeds 4.0 V. An external capacitor ( $C_{REDIS}$ ) determines the time interval (see Equation 2). Once a low side current comparator is tripped, a 120  $\mu$ A current source linearly charges the capacitor until

either the next rising edge of PWM or the 4.0 V trip level is achieved. This re-enables the low side output MOSFET and discharges the capacitor to 0V. This feature is disabled by grounding this input.

$$dt = \frac{C_{REDIS} \cdot dv}{I} = \frac{C \cdot 4.0 \text{ V}}{120 \text{ }\mu\text{A}}$$
 Eq. 2



As per the above equation, a 2.2 nF capacitor will provide a nominal 75  $\mu s$  time interval.



Figure 9. Re-enable after a Low Side Current Comparator Trip

## LOW SIDE CURRENT COMPARATOR VS. CURRENT LIMIT LEVELS

There are two different current limit thresholds for the low side MOSFETs: current comparator and current limit. Current comparator is the normal commanded switching current. Current limit is for fault protection.

The inductance of the load results in just the current comparator tripping. Once the low side current comparator has tripped and filter time expired, the low side MOSFET turns off and the high side MOSFET subsequently turns on for normal current re-circulation in the load. If an actual hard short to either VIGNP or ground on the S0/S1 outputs is encountered, the current limit kicks in and prevents large current spikes from VIGNP (or to ground) to occur. The threshold level of the current comparator vs. the high and low side current limits is given in the Static Electrical Characteristics table, page §.

As backup protection, there is a linear over-current controller to limit current spikes during timer operations.

#### **SERIAL PERIPHERAL INTERFACE (SPI)**

The 33899 has a serial peripheral interface consisting of Chip Select ( $\overline{\text{CS}}$ ), Serial Clock (SCLK), Serial Data Out (DO), and Serial Data In (DI). This device is configured as a SPI slave and is daisy-chainable (single  $\overline{\text{CS}}$  for multiple SPI slaves).

## CHIP SELECT (CS)

The  $\overline{\text{CS}}$  is a low = true input that selects this device for serial transfers. On the falling edge of  $\overline{\text{CS}}$ , the DO pin is released from tri-state mode, and all status information is latched in the SPI shift register. While  $\overline{\text{CS}}$  is asserted, register data is shifted into the DI pin and shifted out of the DO pin on

each subsequent SCLK. On the rising edge of  $\overline{CS}$ , the DO pin is placed in a high-impedance state and the Fault register reloaded (latched) with the current filtered status data. To allow sufficient time to reload the Fault register, the  $\overline{CS}$  pin must remain low for a minimum of  $t_{CSN}$  prior to going high again.

By design, the  $\overline{\text{CS}}$  input is immune to spurious pulses of 50 ns or shorter. (DO may come out of tri-state, but no status bits are cleared and no control bits are changed.)

The  $\overline{\text{CS}}$  input has a 50  $\mu\text{A}$  current source to VCC, which pulls this pin to V<sub>CC</sub> if an open circuit condition occurs. This pin has TTL-level compatible input voltages, which allows proper operation with microprocessors using a 3.0 V to 5.0 V supply.

## SERIAL CLOCK (SCLK)

The SCLK input is the clock signal input for synchronization of serial data transfer. This pin has TTL-level compatible input voltages, which allow proper operation with microprocessors using a 3.3 V to 5.0 V supply.

When  $\overline{\text{CS}}$  is asserted, both the microprocessor and the 33899 latch input data on the rising edge of SCLK. The SPI master typically shifts data out on the falling edge of SCLK, while the 33899 shifts data out on the falling edge of SCLK to allow more time to drive the DO pin to the proper level.

#### **SERIAL DATA OUTPUT (DO)**

The DO is the SPI data out pin. When  $\overline{\text{CS}}$  is asserted (low), the MSB is the first bit of the word transmitted on DO and the LSB is the last bit of the word transmitted on DO. After all 8 bits of the fault register are transmitted, the DO output sequentially transmits the digital data that was just received

33899



on the DI pin. This allows the processor to distinguish a shorted DI pin condition. The DO output continues to transmit the input data from the DI input until  $\overline{\text{CS}}$  eventually transitions from a logic [0] to a logic [1].

The DO output pin is in a high-impedance condition unless  $\overline{\text{CS}}$  is low, at least one enable pin is high and VCC and VCCL are within the normal operating range. When active, the output is "rail to rail", depending on the voltage at the VDDQ pin

## **SERIAL DATA INPUT (DI)**

The DI input takes data from the microprocessor while  $\overline{\text{CS}}$  is asserted (low). The MSB is the first bit of each word received on DI and the LSB is the last bit of each word received on DI. The 33899 serially wraps around the DI input bits to the DO output after the  $\overline{\text{DO}}$  output transmits its fault flag bits. The first 8 bits before  $\overline{\text{CS}}$  goes high are latched into the Control register. Any bytes transmitted before the last 8 bits are just wrapped around to the DO output and are not used by the 33899 (see Figure 10).

This pin has TTL-level compatible input voltages, which allow proper operation with microprocessors using a 3.3 V to 5.0 V supply.



Figure 10. SPI Operation with Extended CS

## **LOGIC OUT BIAS (VDDQ)**

The VDDQ input pin provides the bias voltage for the data out buffer and LS Comparator. It must be connected to the

same power supply that is used by the microprocessor's SPI I/O.



## FUNCTIONAL INTERNAL BLOCK DESCRIPTION MC33899 - Functional Block Diagram H-Bridge **Analog Control and Protection** Current Sense Voltage Regulation **Temperature Sense** Charge Pump Output Drivers S0 - S1 **MCU Interface and Output Control Direction Control** SPI Interface PWM Controller Command & Fault Registers Analog Control and Protection MCU Interface and Output Control H-Bridge

Figure 11. Functional Block Diagram

## **INTRODUCTION**

## H-BRIDGE OUTPUT DRIVERS (S0 AND S1)

The 33899 Power IC provides the means to efficiently drive a DC motor in both forward and reverse shaft rotation via a monolithic H-Bridge comprising low  $R_{DS(ON)}$  N-channel MOSFETs and integrated control circuitry. The switching action of the H-Bridge can be pulse-width modulated to obtain both torque and speed control, with PWM frequencies up to 11 kHz supported with minimal switching losses.

The outputs comprise four Power MOSFETs configured as a standard H-Bridge, controlled by the PWM input and the FWD and REV inputs.

#### **ANALOG CONTROL AND PROTECTION**

The 33899 has integrated voltage regulators which supply the logic and protection functions internally. This reduces the requirements for external supplies and insures the device is safely controlled at all times when battery voltage is applied.

An integrated charge pump provides the required bias levels to insure the output MOSFETs turn fully ON when commanded.

Each MOSFET provides feedback to the protection circuitry by way of a current sensor. Each sense signal is compared with programmable over-current levels and produces an immediate shutdown in case of a high current short-circuit. The low side current sense is also capable of producing a current limiting PWM to reduce overload conditions as determined by the programmable limits. The

high side current sense is available to the MCU as an analog current proportional to the load current.

Each MOSFET has over-temperature protection circuitry that disables the device. A thermal warning sets a flag in the SPI register when the device is approaching a protection limit.

#### MCU INTERFACE AND OUTPUT CONTROL

The SPI and control logic signals are compatible with both 5.0 V and 3.3 V logic systems.

The SPI provides programmable control of output slew rate and current limits. The status register makes detailed diagnostics available for protective and warning functions.

The output drivers are controlled by the input signals EN1, EN2, FWD, REV, and PWM.

The low side and high side MOSFETs connected to S0 are controlled by the PWM input when FWD is a logic [1] and REV is a logic [0]. The low side MOSFET connected to S1 is idle in this state. The high side MOSFET connected to S1 is statically ON in the forward direction. The low side and high side MOSFETs connected to S1 are controlled by the PWM input when FWD is a logic [0] and REV is a logic [1]. The low side MOSFET connected to S0 is idle in this state. The high side MOSFET connected to S0 is statically ON in the reverse direction. To reduce power during the recirculation period, the upper recirculation MOSFET is turned on synchronously with the OFF-time of the low side MOSFET.

33899

The PWM input is connected to the system microprocessor and provides for control of the four MOSFET outputs. The PWM duty cycle range is 0% to 100%; however, open load detection circuits require a minimum off-time.

The 33899 holds all outputs off if both FWD and REV are either logic [0]s or logic [1]s. Figure 12 depicts inputs versus outputs in forward mode operation.



Figure 12. 33899 Operation in Forward Mode



## **FUNCTIONAL DEVICE OPERATION**

#### **OPERATIONAL MODES**

#### Short-to-GND or Short-to-VIGNP Fault Filtering

The 33899 has a short-to-GND and short-to-VIGNP digital fault filter. After a single fault occurrence, another 7 shorts consecutive with PWM must be detected before the bit is latched into the fault register.

#### Short to -1.0 V on Output Devices

The 33899 can survive a short to -1.0 V through a 300 m $\Omega$  impedance (10 kHz to 1000 kHz) and a direct short to -0.5 V on all I/Os that exit the module. A shorted output to these voltages does not impact correct fault diagnostics for the effected channel or any other normal operation of the 33899. This feature applies to the SO and S1 outputs as well.

#### Loss of Module Ground

Loss of ground condition at the parts level denotes that all pins of the 33899 see very low-impedance to ignition. In the application, a loss of ground condition results in all I/O pins floating to ignition voltage  $V_{IGNP}$ , while all externally referenced I/O pins are at worst case pulled to ground.

## **Loss of Module Ignition Supply**

Loss of ignition condition at the parts level denotes that the power input pins of the 33899 see infinite impedance to the ignition supply voltage (depending on the application) but there is some undefined impedance from these pins to ground.

## Output Driver Load(s)

The 33899 is capable of driving any PWM'ed inductive load of up to 3.5 A of continuous average current (at a maximum frequency of 11 kHz) with current feedback capability. The 33899 drives ETC (Electronic Throttle Control) motors. The typical characteristics of the ETC motor are as follows:

- •Resistance 1.25  $\Omega$  to 2.4  $\Omega$  (lumped resistance due to actuator, harness, and connectors) over the temperature range.
- •Inductance 800 μH at 1000 Hz over the temperature range.

#### **Output Power Density**

The die area for the output MOSFETs provides an adequate thermal resistance to limit junction temperature to 150°C when the device is operated at 11 kHz, 3.5 A continuous average current, and a 2.0 ms nominal transition time. This applies to FR4 PC board with a metal pedestal

under the device, which provides a thermal path to the case of the module.

## **Output Synchronous Rectification Control**

The 33899 uses synchronous rectification to reduce the power dissipation during the recirculation period. In order to prevent shoot-through current, the 33899 has a dead time circuit that turns on the upper recirculation MOSFET after the lower gate voltage falls below the threshold voltage and turns it off before the lower gate voltage rises above the threshold voltage.

## **Output Over-voltage Shutdown**

The 33899 disables all MOSFET outputs when  $V_{IGNP}$  is above the over-voltage shutdown threshold for a time period greater than  $t_{OVS}$  (refer to Dynamic Electrical Characteristics table, page 9).

#### **Output Avalanche Protection**

An inductive fly-back event, namely when the outputs are suddenly disabled and  $V_{IGNP}$  is lost, could result in electrical overstress of the drivers. To prevent this the  $V_{IGNP}$  input to the 33899 should not exceed 40 V during a fly-back condition. A zener clamp and/or an appropriately valued capacitor are common methods of limiting the transient.

## Power-ON Reset (POR)

On power-up, the VCC and VCCL supplies to the 33899 typically increase to 5.0 V and 3.3 V, respectively, within 0.3 ms to 3.0 ms. The 33899 has power-ON reset (POR) circuitry that monitors both the VCC and VCCL voltages. When either voltage falls below its POR threshold, the S0 and S1 outputs are driven to the inactive state. When both voltages rise above the POR threshold, the outputs are enabled. During POR none of the outputs momentarily glitch ON. The contents of all SPI registers (both DI and DO) are cleared on each power-ON reset cycle. See +3.3 V Input (V<sub>CCL</sub>) on page 12 for part requirements to guarantee normal operation.

#### **Fault Detection**

Open load detection is performed in the OFF state, and short-circuit fault detection is performed while the H-Bridge circuit(s) are enabled (see Figure 13, page 20). However, the user can determine whether an open circuit has caused the output current to go to 0 A via the CSNS output. All valid faults are latched into the SPI Fault register and cleared when a logic [1] is written to the FLTCLR bit by the system microprocessor (refer to Table 8, page 22).

33899



Note SGFON and SBFON are ON-State Fault.

Figure 13. OFF-State Fault Detection Diagram

In the full or half H-Bridge mode an open, short to ignition, or short to GND latches the appropriate SPI fault bits until the FLTCLR bit is set. Any additional faults that occur prior to setting FLTCLR will be ignored.

## **Fault Detection During OFF State**

Fault detection for both the high side and low side outputs is done during the OFF state, when either the EN1 or EN2 pin is a logic [1], by analyzing the states of both the high side and low side outputs interacting to the external load. S1 is pulled up internally via a high-impedance pull-up to  $V_{CC}, \mbox{ while S0}$  is

pulled down internally to ground. In a normal load state, the low-impedance (relative to the internal pull-ups/pull-downs) will force both load connections to about 0.5  $\rm V_{CC}$ . S1 is compared with an internal reference of 0.75  $\rm V_{CC}$  nominally, while S0 is compared to an internal reference of 0.25  $\rm V_{CC}$  nominally. Table 7 indicates what status the load will be in based on the combination of the outputs of these two comparators.

**Table 7. OFF-State Fault Detection** 

| <b>S</b> 1            | S0                    | Load Status     |
|-----------------------|-----------------------|-----------------|
| <0.75 V <sub>CC</sub> | >0.25 V <sub>CC</sub> | Normal Load     |
| <0.75 V <sub>CC</sub> | <0.25 V <sub>CC</sub> | Short to Ground |
| >0.75 V <sub>CC</sub> | <0.25 V <sub>CC</sub> | Open Load       |
| >0.75 V <sub>CC</sub> | >0.25 V <sub>CC</sub> | Short to VIGNP  |

Once any of the above faults are indicated for a period of time exceeding the OFF-state fault timer, the fault bit will be latched into the SPI Fault register. The OFF-state fault timer is started when either the EN1 or EN2 pin transitions from a logic [1] to a logic [0] (both inputs previously logic [1]) or from a logic [0] to a logic [1] (both inputs previously logic [0]). The OFF-state filter time is substantially longer than the ON-state to allow energy in the load to dissipate. False open state faults may be set when the outputs are shut down and the load current (reverse polarity only) takes more than the OFF-state filter time to decay to zero. The microprocessor should clear the open state fault SPI bit and read the Fault register again under this condition.





#### **FAULT DETECTION DURING ON STATE**

While the H-Bridge circuit is in operation (i.e., when a high side MOSFET is ON), the 33899 is capable of detecting both shorts to VIGNP and shorts to ground. A short will cause the appropriate MOSFETs to current limit. The current limit is active for numerous retry periods until an over-temperature condition is reached, at which time all outputs are turned OFF.

All ON-state faults must be present for a period of time that exceeds the fault time before the 33899 will consider them valid. Once they are valid, they are latched until the SPI has reported these faults to the microcontroller via the DO pin and a logic [1] is written to the FLTCLR bit.

In order for the user to be certain that all detectable ONstate faults have been reported, a minimum ON time is required for the low side MOSFET. For example, if the PWM frequency is 11 kHz, ON-state fault detection would not be guaranteed for duty cycles of less than 11%.

#### **Thermal Shutdown**

The H-Bridge has thermal protection circuitry. A thermal fault sets the thermal shutdown bits (and any other faults that may be present at that time) and latches off. The H-Bridge will remain disabled until the microprocessor sets the FLTCLR bit (refer to <u>Table 8</u>, page <u>22</u>).



#### LOGIC COMMANDS AND REGISTERS

## SPI INTERFACE AND REGISTER DESCRIPTION

#### **SPI Control Register Definition**

An 8-bit SPI allows the system microprocessor to clear the Fault register, select a programmable current limit, and select

a 1X, 2X, or 4X slew rate. The SPI Control Register bit definitions are shown in <u>Table 8</u>.

Note At POR, all bits in the register are cleared to 0s.

**Table 8. SPI Control Register Bit Definitions** 

| 8 (MSB) | 7        | 6        | 5        | 4             | 3             | 2         | 1 (LSB)   |
|---------|----------|----------|----------|---------------|---------------|-----------|-----------|
| FLTCLR  | Not Used | Not Used | Not Used | Current Limit | Current Limit | Slew Time | Slew Time |

Bit 8: FLTCLR: 0 = Retain faults; 1 = Clear faults

Bit 7: Not used

Bit 6: Not used

Bit 5: Not used

Bits 4-3: Set Low Side Current Comparator Limits

00 = 4.0A

01 = 5.0A

10 = 6.0A

11 = 8.5A

Bits 2-1: Slew Time

00 = 1X

01 = 2X

10 = 4X

11 = 4X

## **SPI Fault Register Definition**

The fault diagnostic capability consists of one internal 8-bit Fault register. <u>Table 9</u> shows the content of the Fault register. The output load status of the H-Bridge circuit is reported via the output DO SPI bits. In addition to output fault information, die temperature warnings and over-temperature conditions are reported.

An SPI read cycle is limited by a  $\overline{\text{CS}}$  logic [1] to logic [0] transition, followed by 8 SCLK cycles to shift the fault register bits out the DO pin. The rising edge of  $\overline{\text{CS}}$  sets DO in a high-impedance mode and clears the fault latches if the FLTCLR bit is set. The thermal fault is immediately set again if the fault condition is still present. Accurate fault reporting can only be obtained by reading the DO line at intervals greater than the fault timer. A thermal fault will be latched as soon as it occurs.

Note: At POR, all bits in the register are cleared to 0s.

**Table 9. SPI Fault Register Bit Definitions** 

| 8 (MSB) | 7     | 6          | 5                                | 4             | 3                  | 2        | 1 (LSB)  |
|---------|-------|------------|----------------------------------|---------------|--------------------|----------|----------|
| ShVIGNP | ShGnd | Open Fault | Over-voltage or<br>Under-voltage | LS Comparator | EN1, EN2<br>Status | Die Temp | Die Temp |

Bit 8: Short to VIGNP: 0 = No fault; 1 = S1 or S0 shorted to VIGNP (Low Side Linear Current Limit has tripped)

Bit 7: Short to Ground: 0 = No fault; 1 = S1 or S0 shorted to GND (High Side Linear Current Limit has tripped)

Bit 6: Open Fault: 0 = No fault; 1 = S1 or S0 is Open Circuited

Bit 5: Over-voltage or Under-voltage: 0 = No fault; 1 = Over-voltage/under-voltage fault

Bit 4: Low Side Comparator: 0 = No trip; 1 = Tripped

Bit 3: XOR function of EN1, EN2 inputs. 0 = (EN1 same logic level as EN2). 1 = (EN1 not same logic level as EN2).

Bits 2-1: Die Temperature

 $00 = T < 140^{\circ}C$ 

01 = 140°C < T < Over-temperature Shutdown

10 = Not Defined

11 = Over-temperature Shutdown (Latched Off)

33899



## **PACKAGING**

## **PACKAGE DIMENSIONS**

For the most current package revision, visit <u>www.freescale.com</u> and perform a keyword search using the "98A" listed below.



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA                | L OUTLINE | PRINT VERSION NO | IT TO SCALE |
|---------------------------------------------------------|--------------------------|-----------|------------------|-------------|
| TITLE:                                                  | DOCUMENT NO: 98ASH70693A |           | REV: A           |             |
| 30 LEAD HSOP W/PROTRUDING HEATSIN                       | CASE NUMBER: 979B-02     |           | 09 MAR 2005      |             |
|                                                         | STANDARD: NO             | IN-JEDEC  |                  |             |

VW SUFFIX 30-PIN HSOP 98ASH70693A ISSUE A



## **PACKAGE DIMENSIONS (CONTINUED)**

For the most current package revision, visit <u>www.freescale.com</u> and perform a keyword search using the "98A" listed below.



VW SUFFIX 30-PIN HSOP 98ASH70693A ISSUE A



## **REVISION HISTORY**

| REVISION | DATE   | DESCRIPTION OF CHANGES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 6/2006 | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3        | 2/2008 | <ul> <li>Reworded Notes for Static and Dynamic Electrical Characteristic Tables.</li> <li>Changed Static Electrical Characteristics Table:         <ul> <li>Changed Undervoltage Shutdown Threshold Minimum from 3.4 to 3.3V</li> <li>Changed CRES Voltage Minimum from 14 to V<sub>IGNP</sub> +8 for VIGNP=6.0V and for 9.5V ≤ V<sub>IGNP</sub> ≤ 26.5V changed Maximum from 45 to V<sub>IGNP</sub> +18.5V</li> </ul> </li> <li>Changed Dynamic Electrical Characteristics Table:         <ul> <li>Changed Short Circuit Filter Minimum from 5.0 to 4.0μs</li> <li>Changed DO Output Hold Time from 0 to 12ns</li> <li>Added Delay Until Output Turns ON "t<sub>ENDLY</sub>"</li> </ul> </li> <li>Added PC33899CVW to the Ordering Information</li> </ul> |
| 4.0      | 5/2010 | Corrected Pin name typo; D1 changed to DI throughout.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



#### How to Reach Us:

#### **Home Page:**

www.freescale.com

#### Web Support:

http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc.
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
+1-800-521-6274 or +1-480-768-2130
www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street
Tai Po Industrial Estate
Tai Po, N.T., Hong Kong
+800 2666 8080
support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405
Denver, Colorado 80217
1-800-441-2447 or 303-675-2140
Fax: 303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.
© Freescale Semiconductor, Inc., 2007-2010. All rights reserved.

