

## Revision History AS4C4M32S- 90 Ball TFBGA PACKAGE

| Revision | Details                                                     | Date          |
|----------|-------------------------------------------------------------|---------------|
| Rev 1.0  | Preliminary datasheet                                       | February 2013 |
| Rev 2.0  | Added 166MHz option -6 clock cycle time                     | February 2013 |
| Rev 3.0  | Typing error page 1 – change to header of Key Specificatons | May 2014      |
|          | from AS4C8M32S to AS4C4M32S                                 |               |
|          | Typing error Frequency in Ordering information              | May 2014      |
|          | 7-BCN reflected as 133MHz – changed to 143MHz               |               |
|          | Typing error Part no Header on pages 2-45                   | May 2014      |
|          | Corrected from AS4C2M32S to AS4C4M32S                       |               |

Alliance Memory Inc. 551 Taylor Way, San Carlos, CA 94070

TEL: (650) 610-6800 FAX: (650) 620-9211

**Alliance Memory Inc.** reserves the right to change products or specification without notice.



## 4M x 32 bit Synchronous DRAM (SDRAM)

#### Confidential

Advanced (Rev.3.0, May. /2014)

#### **Features**

• Fast access time from clock: 5.4/5.4 ns

• Fast clock rate: 166/143 MHz

• Fully synchronous operation

• Internal pipelined architecture

• Four internal banks (1M x 32-bit x 4bank)

Programmable Mode

- CAS Latency: 2 or 3

- Burst Length: 1, 2, 4, 8, or full page

- Burst Type: Sequential & Interleaved

- Burst-Read-Single-Write

• Burst stop function

Individual byte controlled by DQM0-3

Auto Refresh and Self Refresh

Operating temperature range

- Commercial (0 ~ 70°C)

- Industrial (-40 ~ 85°C)

• 4096 refresh cycles/64ms

Single 3.3V ±0.3V. power supply

• Interface: LVTTL

• 90-ball 8 x 13 x 1.2mm TFBGA package

- Pb and Halogen Free

#### Overview

The 128Mb AS4C4M32S SDRAM is a high-speed CMOS synchronous DRAM containing 128 Mbits. It is internally configured as a quad 1M x 32 DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the 1M x 32 bit banks is organized as 4096 rows by 256 columns by 32 bits. Read and write accesses to the SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of a BankActivate command which is then followed by a Read or Write command.

The SDRAM provides for programmable Read or Write burst lengths of 1, 2, 4, 8, or full page, with a burst termination option. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst sequence. The refresh functions, either Auto or Self Refresh are easy to use.

By having a programmable mode register, the system can choose the most suitable modes to maximize its performance. These devices are well suited for applications requiring high memory bandwidth.

**Table 1. Key Specifications** 

|      | AS4C4M32S                   | -6/7       |
|------|-----------------------------|------------|
| tCK3 | Clock Cycle time(min.)      | 6/7.5 ns   |
| tAC3 | Access time from CLK (max.) | 5.4/5.4 ns |
| tRAS | Row Active time(min.)       | 42/42 ns   |
| tRC  | Row Cycle time(min.)        | 60/63 ns   |

**Table 2.Ordering Information** 

| Part Number    | Frequency | Package       | Temperature | Temp Range |
|----------------|-----------|---------------|-------------|------------|
| AS4C4M32S-6BIN | 166MHz    | 90-ball TFBGA | Industrial  | -40 ~ 85°C |
| AS4C4M32S-7BCN | 143MHz    | 90-ball TFBGA | Commercial  | 0 ~ 70°C   |

B: indicates 90-ball (8.0 x 13 x 1.4mm) TFBGA package

N: indicates Pb and Halogen Free ROHS



Figure 1. Ball Assignment (Top View)

|   | 1    | 2      | 3          | <br>7 | 8    | 9          |
|---|------|--------|------------|-------|------|------------|
| Α | DQ26 | DQ24 ( | vss        | VDD   | DQ23 | DQ21       |
| В | DQ28 | VDDQ ( | VSSQ       | VDDQ  | VSSQ | DQ19       |
| С | VSSQ | DQ27 ( | DQ25       | DQ22  | DQ20 | VDDQ       |
| D | VSSQ | DQ29 ( | DQ30       | DQ17  | DQ18 | VDDQ       |
| Е | VDDQ | DQ31 ( | NC         | NC    | DQ16 | VSSQ       |
| F | VSS  | DQM3   | <b>A</b> 3 | A2    | DQM2 | VDD        |
| G | A4   | (A5)   | <b>A6</b>  | (A10) | (A0) | A1         |
| Н | A7   | (A8)   | NC         | NC    | BA1  | <b>A11</b> |
| J | CLK  | CKE (  | <b>A9</b>  | BA0   | CS#  | RAS#       |
| K | DQM1 | NC (   | NC         | CAS#  | WE#  | DQM0       |
| L | VDDQ | DQ8    | vss        | VDD   | DQ7  | VSSQ       |
| М | VSSQ | DQ10 ( | DQ9        | DQ6   | DQ5  | VDDQ       |
| N | VSSQ | DQ12 ( | DQ14       | DQ1   | DQ3  | VDDQ       |
| Р | DQ11 | (VDDQ) | VSSQ       | VDDQ  | VSSQ | DQ4        |
| R | DQ13 | DQ15   | vss        | VDD   | DQ0  | DQ2        |



Figure 2. Block Diagram





## **Pin Descriptions**

## Table 1. Pin Details

| Symbol           | Туре   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK              | Input  | <b>Clock:</b> CLK is driven by the system clock. All SDRAM input signals are sampled on the positive edge of CLK. CLK also increments the internal burst counter and controls the output registers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| CKE              | Input  | Clock Enable: CKE activates (HIGH) and deactivates (LOW) the CLK signal. If CKE goes low synchronously with clock(set-up and hold time same as other inputs), the internal clock is suspended from the next clock cycle and the state of output and burst address is frozen as long as the CKE remains low. When all banks are in the idle state, deactivating the clock controls the entry to the Power Down and Self Refresh modes. CKE is synchronous except after the device enters Power Down and Self Refresh modes, where CKE becomes asynchronous until exiting the same mode. The input buffers, including CLK, are disabled during Power Down and Self Refresh modes, providing low standby power. |
| BA0,<br>BA1      | Input  | <b>Bank Activate:</b> BA0 and BA1 define to which bank the BankActivate, Read, Write, or BankPrecharge command is being applied. The bank address BA0 and BA1 is used latched in mode register set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| A0-A11           | Input  | <b>Address Inputs:</b> A0-A11 are sampled during the BankActivate command (row address A0-A11) and Read/Write command (column address A0-A7 with A10 defining Auto Precharge) to select one location out of the 1M available in the respective bank. During a Precharge command, A10 is sampled to determine if all banks are to be precharged (A10 = HIGH). The address inputs also provide the op-code during a Mode Register Set or Special Mode Register Set command.                                                                                                                                                                                                                                    |
| CS#              | Input  | <b>Chip Select:</b> CS# enables (sampled LOW) and disables (sampled HIGH) the command decoder. All commands are masked when CS# is sampled HIGH. CS# provides for external bank selection on systems with multiple banks. It is considered part of the command code.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| RAS#             |        | Row Address Strobe: The RAS# signal defines the operation commands in conjunction with the CAS# and WE# signals and is latched at the positive edges of CLK. When RAS# and CS# are asserted "LOW" and CAS# is asserted "HIGH," either the BankActivate command or the Precharge command is selected by the WE# signal. When the WE# is asserted "HIGH," the BankActivate command is selected and the bank designated by BA is turned on to the active state. When the WE# is asserted "LOW," the Precharge command is selected and the bank designated by BA is switched to the idle state after the precharge operation.                                                                                    |
| CAS#             | Input  | Column Address Strobe: The CAS# signal defines the operation commands in conjunction with the RAS# and WE# signals and is latched at the positive edges of CLK. When RAS# is held "HIGH" and CS# is asserted "LOW," the column access is started by asserting CAS# "LOW." Then, the Read or Write command is selected by asserting WE# "LOW" or "HIGH."                                                                                                                                                                                                                                                                                                                                                      |
| WE#              | Input  | <b>Write Enable:</b> The WE# signal defines the operation commands in conjunction with the RAS# and CAS# signals and is latched at the positive edges of CLK. The WE# input is used to select the BankActivate or Precharge command and Read or Write command.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| DQM0 -<br>DQM3   | Input  | Data Input/Output Mask: Data Input Mask: DQM0-DQM3 are byte specific. Input data is masked when DQM is sampled HIGH during a write cycle. DQM3 masks DQ31-DQ24, DQM2 masks DQ23-DQ16, DQM1 masks DQ15-DQ8, and DQM0 masks DQ7-DQ0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| DQ0-<br>DQ31     |        | <b>Data I/O:</b> The DQ0-31 input and output data are synchronized with the positive edges of CLK. The I/Os are byte-maskable during Reads and Writes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| NC               | -      | No Connect: These pins should be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| V <sub>DDQ</sub> | Supply | DQ Power: Provide isolated power to DQs for improved noise immunity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Vssq             | Supply | DQ Ground: Provide isolated ground to DQs for improved noise immunity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| $V_{DD}$         | Supply | Power Supply: 3.3V ±0.3V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Vss              | Supply | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |



### **Operation Mode**

Fully synchronous operations are performed to latch the commands at the positive edges of CLK. Table 4 shows the truth table for the operation commands.

Table 2. Truth Table (Note (1), (2))

| Command                  | State                 | CKE <sub>n-1</sub> | CKEn | DQM <sup>(6)</sup> | BA0,1 | <b>A</b> 10 | A11, A9-0            | CS# | RAS# | CAS# | WE# |
|--------------------------|-----------------------|--------------------|------|--------------------|-------|-------------|----------------------|-----|------|------|-----|
| BankActivate             | Idle <sup>(3)</sup>   | Н                  | Х    | Χ                  | V     | Rov         | v address            | L   | L    | Н    | Н   |
| BankPrecharge            | Any                   | Н                  | Х    | Χ                  | V     | L           | Х                    | L   | L    | Н    | L   |
| PrechargeAll             | Any                   | Н                  | Х    | Х                  | Х     | Н           | Х                    | L   | L    | Н    | L   |
| Write                    | Active <sup>(3)</sup> | Н                  | Х    | V                  | V     | L           | Column               | L   | Н    | L    | L   |
| Write and AutoPrecharge  | Active(3)             | Н                  | Х    | V                  | V     | Н           | address<br>(A0 ~ A7) | L   | Н    | L    | L   |
| Read                     | Active <sup>(3)</sup> | Н                  | Х    | V                  | V     | L           | Column               | L   | Н    | L    | Н   |
| Read and Autoprecharge   | Active(3)             | Н                  | Х    | V                  | V     | Н           | address<br>(A0 ~ A7) | L   | Н    | L    | Η   |
| Mode Register Set        | Idle                  | Н                  | Х    | Χ                  |       | OP co       | ode                  | L   | L    | L    | L   |
| No-Operation             | Any                   | Н                  | Х    | Х                  | Х     | Х           | Х                    | L   | Н    | Н    | Н   |
| Burst Stop               | Active <sup>(4)</sup> | Н                  | Х    | Х                  | Х     | Х           | Х                    | L   | Н    | Н    | L   |
| Device Deselect          | Any                   | Н                  | Х    | Х                  | Х     | Х           | Х                    | Н   | Х    | Х    | Х   |
| AutoRefresh              | Idle                  | Н                  | Н    | Х                  | Х     | Х           | Х                    | L   | L    | L    | Н   |
| SelfRefresh Entry        | Idle                  | Н                  | L    | Χ                  | Χ     | Х           | Х                    | L   | L    | L    | H   |
| SelfRefresh Exit         | ldle                  | L                  | Н    | Χ                  | Χ     | Х           | X                    | Η   | Х    | Χ    | Χ   |
|                          | (SelfRefresh)         |                    |      |                    |       |             |                      | L   | Н    | Н    | Η   |
| Clock Suspend Mode Entry | Active                | Н                  | L    | Χ                  | Χ     | Х           | X                    | Η   | Х    | Χ    | Χ   |
|                          |                       |                    |      |                    |       |             |                      | L   | V    | V    | V   |
| Power Down Mode Entry    | Any <sup>(5)</sup>    | Н                  | L    | Χ                  | Χ     | Х           | X                    | Η   | Х    | Χ    | Χ   |
|                          |                       |                    |      |                    |       |             |                      | L   | Н    | Η    | Η   |
| Clock Suspend Mode Exit  | Active                | L                  | Н    | X                  | Χ     | Х           | X                    | Χ   | Х    | Χ    | Χ   |
| Power Down Mode Exit     | Any                   | L                  | Н    | Χ                  | Χ     | Х           | Х                    | Н   | Х    | Χ    | Χ   |
|                          | (PowerDown)           |                    |      |                    |       |             |                      | L   | Н    | Н    | Н   |
| Data Write/Output Enable | Active                | Н                  | Х    | L                  | Х     | Х           | Х                    | Х   | Х    | Х    | Х   |
| Data Mask/Output Disable | Active                | Н                  | Х    | Н                  | Χ     | Х           | Х                    | Χ   | Х    | Х    | Χ   |

Note: 1. V = Valid, X = Don't care, L = Logic low, H = Logic high

2. CKE<sub>n</sub> signal is input level when commands are provided. CKE<sub>n-1</sub> signal is input level one clock cycle before the commands are provided.

- 3. These are states of bank designated by BA signal.
- 4. Device state is 1, 2, 4, 8, and full page burst operation.
- 5. Power Down Mode can not enter in the burst operation.

  When this command is asserted in the burst cycle, device state is clock suspend mode.
- 6. DQM0-3



#### **Commands**

#### 1 BankActivate

(RAS# = "L", CAS# = "H", WE# = "H", BA 0,1= Bank, A0-A11 = Row Address)

The BankActivate command activates the idle bank designated by the BA0,1 (Bank Activate) signal. By latching the row address on A0 to A11 at the time of this command, the selected row access is initiated. The read or write operation in the same bank can occur after a time delay of trace (min.) from the time of bank activation. A subsequent BankActivate command to a different row in the same bank can only be issued after the previous active row has been precharged (refer to the following figure). The minimum time interval between successive BankActivate commands to the same bank is defined by trace (min.). The SDRAM has four internal banks on the same chip and shares part of the internal circuitry to reduce chip area; therefore it restricts the back-to-back activation of the two banks. trace (min.) specifies the minimum time required between activating different banks. After this command is used, the Write command performs the no mask write operation.

Figure 3. BankActivate Command Cycle (Burst Length = n)



#### 2 BankPrecharge command

(RAS# = "L", CAS# = "H", WE# = "L", BA0, 1 = Bank, A10 = "L", A0-A9, A11 = Don't care)

The BankPrecharge command precharges the bank designated by BA0, 1 signal. The precharged bank is switched from the active state to the idle state. This command can be asserted anytime after tras(min.) is satisfied from the BankActivate command in the desired bank. The maximum time any bank can be active is specified by tras(max.). Therefore, the precharge function must be performed in any active bank within tras(max.). At the end of precharge, the precharged bank is still in the idle state and is ready to be activated again.

#### 3 PrechargeAll command

(RAS# = "L", CAS# = "H", WE# = "L", BA0,1 = Don't care, A10 = "H", A0-A9, A11 = Don't care)

The PrechargeAll command precharges all the four banks simultaneously and can be issued even if all banks are not in the active state. All banks are then switched to the idle state.

#### 4 Read command

(RAS# = "H", CAS# = "L", WE# = "H", BA0, 1 = Bank, A10 = "L", A0-A7 = Column Address)

The Read command is used to read a burst of data on consecutive clock cycles from an active row in an active bank. The bank must be active for at least t<sub>RCD</sub>(min.) before the Read command is issued. During read bursts, the valid data-out element from the starting column address will be available following the CAS latency after the issue of the Read command. Each subsequent data-out element will be valid by the next positive clock edge (refer to the following figure). The DQs go into high-impedance at the end of the burst unless other command is initiated. The burst length, burst sequence, and CAS latency are determined by the mode register which is already programmed. A full-page burst will continue until terminated (at the end of the page it will wrap to column 0 and continue).

Figure 4. Burst Read Operation (Burst Length = 4, CAS# Latency = 2, 3)



The read data appears on the DQs subject to the values on the DQM inputs two clocks earlier (i.e. DQM latency is two clocks for output buffers). A read burst without the auto precharge function may be interrupted by a subsequent Read or Write command to the same bank or the other active bank before the end of the burst length. It may be interrupted by a BankPrecharge/ PrechargeAll command to the same bank too. The interrupt coming from the Read command can occur on any clock cycle following a previous Read command (refer to the following figure).

Figure 5. Read Interrupted by a Read (Burst Length = 4, CAS# Latency = 2, 3)



The DQM inputs are used to avoid I/O contention on the DQ pins when the interrupt comes from a Write command. The DQMs must be asserted (HIGH) at least two clocks prior to the Write command to suppress data-out on the DQ pins. To guarantee the DQ pins against I/O contention, a single cycle with high-impedance on the DQ pins must occur between the last read data and the Write command (refer to the following figure). If the data output of the burst read occurs at the second clock of the burst write, the DQMs must be asserted (HIGH) at least one clock prior to the Write command to avoid internal bus contention.



Figure 6. Read to Write Interval (Burst Length ≥ 4, CAS# Latency = 2)



Figure 7. Read to Write Interval (Burst Length ≥ 4, CAS# Latency = 2)



Figure 8. Read to Write Interval (Burst Length ≥ 4, CAS# Latency = 3)



A read burst without the auto precharge function may be interrupted by a BankPrecharge/ PrechargeAll command to the same bank. The following figure shows the optimum time that BankPrecharge/ PrechargeAll command is issued in different CAS latency.

Figure 9. Read to Precharge (CAS# Latency = 2, 3)



#### 5 Read and AutoPrecharge command

(RAS# = "H", CAS# = "L", WE# = "H", BA = Bank, A10 = "H", A0-A7 = Column Address)

The Read and AutoPrecharge command automatically performs the precharge operation after the read operation. Once this command is given, any subsequent command cannot occur within a time delay of  $\{t_{RP}(min.) + burst length\}$ . At full-page burst, only the read operation is performed in this command and the auto precharge function is ignored.

#### 6 Write command

(RAS# = "H", CAS# = "L", WE# = "L", BA = Bank, A10 = "L", A0-A7 = Column Address)

The Write command is used to write a burst of data on consecutive clock cycles from an active row in an active bank. The bank must be active for at least trace(min.) before the Write command is issued. During write bursts, the first valid data-in element will be registered coincident with the Write command. Subsequent data elements will be registered on each successive positive clock edge (refer to the following figure). The DQs remain with high-impedance at the end of the burst unless another command is initiated. The burst length and burst sequence are determined by the mode register, which is already programmed. A full-page burst will continue until terminated (at the end of the page it will wrap to column 0 and continue).

Figure 10. Burst Write Operation (Burst Length = 4)



A write burst without the AutoPrecharge function may be interrupted by a subsequent Write, BankPrecharge/PrechargeAll, or Read command before the end of the burst length. An interrupt coming from Write command can occur on any clock cycle following the previous Write command (refer to the following figure).

Figure 11. Write Interrupted by a Write (Burst Length = 4)





The Read command that interrupts a write burst without auto precharge function should be issued one cycle after the clock edge in which the last data-in element is registered. In order to avoid data contention, input data must be removed from the DQs at least one clock cycle before the first read data appears on the outputs (refer to the following figure). Once the Read command is registered, the data inputs will be ignored and writes will not be executed.

Figure 12. Write Interrupted by a Read (Burst Length = 4, CAS# Latency = 2, 3)



Input data must be removed from the DQ at least one clock cycle before the Read data appears on the outputs to avoid data contention



The BankPrecharge/PrechargeAll command that interrupts a write burst without the auto precharge function should be issued m cycles after the clock edge in which the last data-in element is registered, where m equals  $t_{WR}/t_{CK}$  rounded up to the next whole number. In addition, the DQM signals must be used to mask input data, starting with the clock edge following the last data-in element and ending with the clock edge on which the BankPrecharge/PrechargeAll command is entered (refer to the following figure).



Figure 13. Write to Precharge



Note: The DQMs can remain low in this example if the length of the write burst is 1 or 2.

7 Write and AutoPrecharge command

The Write and AutoPrecharge command performs the precharge operation automatically after the write operation. Once this command is given, any subsequent command can not occur within a time delay of {(burst length -1) +  $t_{WR}$  +  $t_{RP}$ (min.)}. At full-page burst, only the write operation is performed in this command and the auto precharge function is ignored.

Figure 14. Burst Write with Auto-Precharge (Burst Length = 2)



8 Mode Register Set command (RAS# = "L", CAS# = "L", WE# = "L", A0-A11 = Register Data)

The mode register stores the data for controlling the various operating modes of SDRAM. The Mode Register Set command programs the values of CAS latency, Addressing Mode and Burst Length in the Mode register to make SDRAM useful for a variety of different applications. The default values of the Mode Register after power-up are undefined; therefore this command must be issued at the power-up sequence. The state of pins A0~A9 and A11 in the same cycle is the data written to the mode register. Two clock cycles are required to complete the write in the mode register (refer to the following figure). The contents of the mode register can be changed using the same command and the clock cycle requirements during operation as long as all banks are in the idle state.

11





Note: Column address is repeated until terminated in Full Page Mode

T1 **T2 T4 T5 T6 T8 T9** T10 **T3 T7 CLK CKE** t<sub>MRD</sub> | CS# RAS# CAS# WE# BA0,1 A10 Address Key A0-A9, A11 **DQM**  $t_{RP}$ DQ PrechargeAll Mode Register Any Non't Care Set Command Command

Figure 15. Mode Register Set Cycle

• Burst Definition, Addressing Sequence of Sequential and Interleave Mode



| Tabl | ام ا           | Burs | + D  | \fin | ition  |   |
|------|----------------|------|------|------|--------|---|
| Tab  | I <b>e 4</b> . | Durs | T DE | 3TIN | IITIOI | 1 |

| Burst Length | Start Address |    | ess | Sequential                                | Interleave             |
|--------------|---------------|----|-----|-------------------------------------------|------------------------|
| Burst Length | A2            | A1 | A0  | Sequential                                | interleave             |
| 2            | Х             | Χ  | 0   | 0, 1                                      | 0, 1                   |
|              | Χ             | Χ  | 1   | 1, 0                                      | 1, 0                   |
|              | Χ             | 0  | 0   | 0, 1, 2, 3                                | 0, 1, 2, 3             |
| 4            | Χ             | 0  | 1   | 1, 2, 3, 0                                | 1, 0, 3, 2             |
| 4            | Χ             | 1  | 0   | 2, 3, 0, 1                                | 2, 3, 0, 1             |
|              | Χ             | 1  | 1   | 3, 0, 1, 2                                | 3, 2, 1, 0             |
|              | 0             | 0  | 0   | 0, 1, 2, 3, 4, 5, 6, 7                    | 0, 1, 2, 3, 4, 5, 6, 7 |
|              | 0             | 0  | 1   | 1, 2, 3, 4, 5, 6, 7, 0                    | 1, 0, 3, 2, 5, 4, 7, 6 |
|              | 0             | 1  | 0   | 2, 3, 4, 5, 6, 7, 0, 1                    | 2, 3, 0, 1, 6, 7, 4, 5 |
| 8            | 0             | 1  | 1   | 3, 4, 5, 6, 7, 0, 1, 2                    | 3, 2, 1, 0, 7, 6, 5, 4 |
| 0            | 1             | 0  | 0   | 4, 5, 6, 7, 0, 1, 2, 3                    | 4, 5, 6, 7, 0, 1, 2, 3 |
|              | 1             | 0  | 1   | 5, 6, 7, 0, 1, 2, 3, 4                    | 5, 4, 7, 6, 1, 0, 3, 2 |
|              | 1             | 1  | 0   | 6, 7, 0, 1, 2, 3, 4, 5                    | 6, 7, 4, 5, 2, 3, 0, 1 |
|              | 1             | 1  | 1   | 7, 0, 1, 2, 3, 4, 5, 6                    | 7, 6, 5, 4, 3, 2, 1, 0 |
| Full page    |               |    |     | n, n+1, n+2, n+3,255, 0,<br>1, 2, n-1, n, | Not Support            |

9 No-Operation command (RAS# = "H", CAS# = "H", WE# = "H")

The No-Operation command is used to perform a NOP to the SDRAM which is selected (CS# is Low). This prevents unwanted commands from being registered during idle or wait states.

10 Burst Stop command (RAS# = "H", CAS# = "H", WE# = "L")

The Burst Stop command is used to terminate either fixed-length or full-page bursts. This command is only effective in a read/write burst without the auto precharge function. The terminated read burst ends after a delay equal to the CAS latency (refer to the following figure). The termination of a write burst is shown in the following figure.

Figure 16. Termination of a Burst Read Operation (Burst Length>4, CAS# Latency = 2, 3)





Figure 17. Termination of a Burst Write Operation (Burst Length = X)



#### 11 Device Deselect command (CS# = "H")

The Device Deselect command disables the command decoder so that the RAS#, CAS#, WE# and Address inputs are ignored, regardless of whether the CLK is enabled. This command is similar to the No Operation command.

#### 12 AutoRefresh command

(RAS# = "L", CAS# = "L", WE# = "H", CKE = "H", BA0,1 = "Don't care, A0-A11 = Don't care)

The AutoRefresh command is used during normal operation of the SDRAM and is analogous to CAS#-before-RAS# (CBR) Refresh in conventional DRAMs. This command is non-persistent, so it must be issued each time a refresh is required. The addressing is generated by the internal refresh controller. This makes the address bits a "don't care" during an AutoRefresh command. The internal refresh counter increments automatically on every auto refresh cycle to all of the rows. The refresh operation must be performed 4096 times within 64ms. The time required to complete the auto refresh operation is specified by tRC(min.). To provide the AutoRefresh command, all banks need to be in the idle state and the device must not be in power down mode (CKE is high in the previous cycle). This command must be followed by NOPs until the auto refresh operation is completed. The precharge time requirement, tRP(min), must be met before successive auto refresh operations are performed.

#### 13 SelfRefresh Entry command

(RAS# = "L", CAS# = "L", WE# = "H", CKE = "L", A0-A11 = Don't care)

The SelfRefresh is another refresh mode available in the SDRAM. It is the preferred refresh mode for data retention and low power operation. Once the SelfRefresh command is registered, all the inputs to the SDRAM become "don't care" with the exception of CKE, which must remain LOW. The refresh addressing and timing is internally generated to reduce power consumption. The SDRAM may remain in SelfRefresh mode for an indefinite period. The SelfRefresh mode is exited by restarting the external clock and then asserting HIGH on CKE (SelfRefresh Exit command).

#### 14 SelfRefresh Exit command

(CKE = "H", CS# = "H" or CKE = "H", RAS# = "H", CAS# = "H", WE# = "H")

This command is used to exit from the SelfRefresh mode. Once this command is registered, NOP or Device Deselect commands must be issued for  $t_{RC}(min.)$  because time is required for the completion of any bank currently being internally refreshed. If auto refresh cycles in bursts are performed during normal operation, a burst of 4096 auto refresh cycles should be completed just prior to entering and just after exiting the SelfRefresh mode.

#### 15 Clock Suspend Mode Entry / PowerDown Mode Entry command (CKE = "L")

When the SDRAM is operating the burst cycle, the internal CLK is suspended (masked) from the subsequent cycle by issuing this command (asserting CKE "LOW"). The device operation is held intact while CLK is suspended. On the other hand, when all banks are in the idle state, this command performs entry into the PowerDown mode. All input and output buffers (except the CKE buffer) are turned off in the PowerDown mode. The device may not remain in the Clock Suspend or PowerDown state longer than the refresh period (64ms) since the command does not perform any refresh operations.



16 Clock Suspend Mode Exit / PowerDown Mode Exit command

When the internal CLK has been suspended, the operation of the internal CLK is reinitiated from the subsequent cycle by providing this command (asserting CKE "HIGH", the command should be NOP or deselect). When the device is in the PowerDown mode, the device exits this mode and all disabled buffers are turned on to the active state. txsr(min.) is required when the device exits from the PowerDown mode. Any subsequent commands can be issued after one clock cycle from the end of this command.

17 Data Write / Output Enable, Data Mask / Output Disable command (DQM = "L", "H")

During a write cycle, the DQM signal functions as a Data Mask and can control every word of the input data. During a read cycle, the DQM functions as the controller of output buffers. DQM is also used for device selection, byte selection and bus control in a memory system.



**Table 5. Absolute Maximum Rating** 

| Symbol             | Item                    | Item       |            | Unit | Note |
|--------------------|-------------------------|------------|------------|------|------|
| VIN, VOUT          | Input, Output Voltag    | je         | -1.0 ~ 4.6 | V    |      |
| Vdd, Vddq          | Power Supply Voltag     | ge         | -1.0 ~ 4.6 | V    |      |
| T <sub>A</sub> Amb | Ambient Temperature     | Commercial | 0 ~ +70    | °C   |      |
| TA.                | Industrial              |            | -40 ~ +85  | °C   |      |
| Tstg               | Storage Temperatur      | re         | - 55 ~ 150 | °C   |      |
| PD                 | Power Dissipation       |            | 1.0        | W    |      |
| los                | Short Circuit Output Cu | rrent      | 50         | mA   |      |

**Note:** Stress greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device.

Table 6. Recommended D.C. Operating Conditions ( $V_{DD}$  = 3.3V  $\pm 0.3$ V,  $T_A$  = -40~85°C)

| Symbol          | Parameter/ Condition                                                        | Min. | Тур. | Max.     | Unit | Note |
|-----------------|-----------------------------------------------------------------------------|------|------|----------|------|------|
| $V_{DD}$        | DRAM Core Supply Voltage                                                    | 3.0  | 3.3  | 3.6      | V    | 2    |
| $V_{DDQ}$       | I/O Supply Voltage                                                          | 3.0  | 3.3  | 3.6      | V    | 2    |
| V <sub>IH</sub> | Input High Level Voltage                                                    | 2    | -    | VDDQ+0.3 | V    | 2    |
| V <sub>IL</sub> | Input Low Level Voltage                                                     | -0.3 | -    | 0.8      | V    | 2    |
| I <sub>IL</sub> | Input Leakage Current<br>( 0V≦VIN≦VDD, All other pins not under test = 0V ) | -10  | -    | 10       | μΑ   |      |
| l <sub>OL</sub> | Output Leakage Current<br>(Output Disable, 0V≦VIN≦VDDQ )                    | -10  | -    | 10       | μΑ   |      |
| V <sub>он</sub> | Output High Level Voltage ( I <sub>OUT</sub> = -2mA )                       | 2.4  | -    | -        | V    |      |
| V <sub>OL</sub> | Output Low Level Voltage ( I <sub>OUT</sub> = 2mA )                         | -    | -    | 0.4      | V    |      |

Table 7. Capacitance (VDD = 3.3V, f = 1MHz,  $T_A = 25$ °C)

| Symbol           | Parameter                | Min. | Max. | Unit |
|------------------|--------------------------|------|------|------|
| Cı               | Input Capacitance        | 3.5  | 5.5  | pF   |
| C <sub>I/O</sub> | Input/Output Capacitance | 5.5  | 7.5  | рF   |

**Note:** These parameters are periodically sampled and are not 100% tested.



# Table 8. D.C. Characteristics ( $V_{DD}$ = 3.3V $\pm 0.3$ V, $T_A$ = -40~85°C)

| Description/Test condition                                                    | Symbol             | -6  | -7   | Unit  | Note |
|-------------------------------------------------------------------------------|--------------------|-----|------|-------|------|
| •                                                                             | Syllibol           | Ma  | ax.  | Offic | NOLE |
| Operating Current                                                             |                    | 400 | 4.40 |       | 3    |
| t <sub>RC</sub> ≥ t <sub>RC</sub> (min), Outputs Open, One bank active        | I <sub>DD1</sub>   | 160 | 140  |       | 3    |
| Precharge Standby Current in power down mode                                  |                    | •   |      |       |      |
| $t_{CK}$ = 15ns, CKE $\leq V_{IL}(max)$                                       | I <sub>DD2P</sub>  | 3   | 3    |       |      |
| Precharge Standby Current in power down mode                                  |                    | •   |      |       |      |
| $t_{CK} = \infty$ , $CKE \le V_{IL}(max)$                                     | I <sub>DD2PS</sub> | 3   | 3    |       |      |
| Precharge Standby Current in non-power down mode                              |                    |     |      |       |      |
| $t_{CK}$ = 15ns, CS# $\geq$ V <sub>IH</sub> (min), CKE $\geq$ V <sub>IH</sub> | I <sub>DD2N</sub>  | 50  | 50   |       |      |
| Input signals are changed every 2clks                                         |                    | 50  | 50   |       |      |
| Precharge Standby Current in non-power down mode                              |                    |     |      |       |      |
| $t_{CK} = \infty$ , $CLK \le V_{IL}(max)$ , $CKE \ge V_{IH}$                  | I <sub>DD2NS</sub> | 30  | 30   |       |      |
| Active Standby Current in non-power down mode                                 |                    |     |      | mA    |      |
| $t_{CK}$ = 15ns, $CKE \ge V_{IH}(min)$ , $CS\# \ge V_{IH}(min)$               | I <sub>DD3N</sub>  | 60  | 60   |       |      |
| Input signals are changed every 2clks                                         | 550.1              | 00  | 00   |       |      |
| Active Standby Current in non-power down mode                                 |                    |     | 50   |       |      |
| $CKE \ge V_{IH}(min), CLK \le V_{IL}(max), t_{CK} = \infty$                   | I <sub>DD3NS</sub> | 50  | 50   |       |      |
| Operating Current (Burst mode)                                                |                    | 000 | 470  |       | 3, 4 |
| tcк =tcк(min), Outputs Open, Multi-bank interleave                            | I <sub>DD4</sub>   | 200 | 170  |       | 5, 4 |
| Refresh Current                                                               |                    | 000 | 000  |       | 3    |
| $t_{RC} \ge t_{RC}(min)$                                                      | I <sub>DD5</sub>   | 260 | 230  |       |      |
| Self Refresh Current                                                          |                    |     |      |       |      |
| CKE $\leq$ 0.2V ; for other inputs VIH $\geq$ VDD - 0.2V, VIL $\leq$ 0.2V     | I <sub>DD6</sub>   | 3   | 3    |       |      |



Table 9. Electrical Characteristics and Recommended A.C. Operating Conditions ( $V_{DD} = 3.3V \pm 0.3V$ ,  $T_A = -40 \sim 85^{\circ}C$ ) (Note: 5~8)

|                 | A.C. Parameter                                          |         | -6                               |      | -7                               |      |      |      |
|-----------------|---------------------------------------------------------|---------|----------------------------------|------|----------------------------------|------|------|------|
| Symbol          |                                                         |         | Min.                             | Max. | Min.                             | Max. | Unit | Note |
| trc             | Row cycle time (same bank)                              |         | 60                               | -    | 63                               | -    |      |      |
| trcd            | RAS# to CAS# delay (same bank)                          |         | 18                               | -    | 21                               | -    |      |      |
| t <sub>RP</sub> | Precharge to refresh / row activate command (same bank) |         | 18                               | -    | 21                               | -    | ns   |      |
| trrd            | Row activate to row active delay (different banks)      |         | 12                               | -    | 14                               | -    | ]    |      |
| tras            | Row activate to precharge time (same bank)              |         | 42                               | 100K | 42                               | 100K |      |      |
| twr             | Write recovery time                                     |         | 2                                |      | 2                                |      | tcĸ  |      |
| tccd            | CAS# to CAS# Delay time                                 |         | 1                                |      | 1                                |      |      | 9    |
| tcĸ             | Clock cycle time                                        | CL* = 2 | 10                               |      | 10                               |      |      |      |
|                 |                                                         | CL* = 3 | 6                                |      | 7                                |      |      |      |
| tсн             | Clock high time                                         |         | 2.5                              | -    | 2.5                              | -    | ns   | 10   |
| tcL             | Clock low time                                          |         | 2.5                              | -    | 2.5                              | -    |      | 10   |
| tac             | Access time from CLK (positive edge)                    | CL* = 2 | -                                | 6    | -                                | 6.5  |      |      |
|                 |                                                         | CL* = 3 | -                                | 5.4  | -                                | 5.4  |      |      |
| tон             | Data output hold time                                   |         | 2.5                              | -    | 2.5                              | -    |      | 9    |
| tız             | Data output low impedance                               |         | 1                                | -    | 1                                | -    |      |      |
| tHZ             | Data output high impedance                              | CL* = 3 | -                                | 5.4  |                                  | 5.4  | ns   | 8    |
| tıs             | Data/Address/Control Input set-up time                  |         | 1.5                              | -    | 1.5                              | -    |      | 10   |
| tıн             | Data/Address/Control Input hold time                    |         | 1                                | -    | 1                                | -    | ns   | 10   |
| tpde            | PowerDown Exit Setup Time                               |         | tıs+tcĸ                          | -    | tıs+tcĸ                          | -    | ns   |      |
| tmrd            | Mode Register Set Command Cycle Time                    |         | 2                                | -    | 2                                | -    | tcĸ  |      |
| trefi           | Refresh Interval Time                                   |         | -                                | 15.6 | -                                | 15.6 | μS   |      |
| txsr            | Exit Self-Refresh to Read Command                       |         | t <sub>RC+</sub> t <sub>IS</sub> | -    | t <sub>RC+</sub> t <sub>IS</sub> | -    | ns   |      |

<sup>\*</sup>CL is CAS Latency.

#### Note:

- 1. Stress greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device.
- 2. All voltages are referenced to Vss. VIH (Max) = 4.6V for pulse width  $\leq$  3ns. VIL(Min) = -1.0V for pulse width  $\leq$  3ns.
- 3. These parameters depend on the cycle rate and these values are measured by the cycle rate under the minimum value of  $t_{CK}$  and  $t_{RC}$ . Input signals are changed one time during every 2  $t_{CK}$ .
- 4. These parameters depend on the output loading. Specified values are obtained with the output open.
- 5. Power-up sequence is described in Note 11.
- 6. A.C. Test Conditions



#### Table 10. LVTTL Interface

| Reference Level of Output Signals                       | 1.4V / 1.4V                            |  |  |
|---------------------------------------------------------|----------------------------------------|--|--|
| Output Load                                             | Reference to the Under Output Load (B) |  |  |
| Input Signal Levels (V <sub>IH</sub> /V <sub>IL</sub> ) | 2.4V / 0.4V                            |  |  |
| Transition Time (Rise and Fall) of Input Signals        | 1ns                                    |  |  |
| Reference Level of Input Signals                        | 1.4V                                   |  |  |



Figure 18.1 LVTTL D.C. Test Load (A)

Figure 18.2 LVTTL A.C. Test Load (B)

- 7. Transition times are measured between  $V_{IH}$  and  $V_{IL}$ . Transition (rise and fall) of input signals are in a fixed slope (1 ns).
- 8. thz defines the time in which the outputs achieve the open circuit condition and are not at reference levels.
- 9. If clock rising time is longer than 1 ns,  $(t_R / 2 0.5)$  ns should be added to the parameter.
- 10. Assumed input rise and fall time  $t_T$  ( $t_R \& t_F$ ) = 1 ns

If  $t_R$  or  $t_F$  is longer than 1 ns, transient time compensation should be considered, i.e., [(tr + tf)/2 - 1] ns should be added to the parameter.

### 11. Power up Sequence

Power up must be performed in the following sequence.

- 1) Power must be applied to  $V_{DD}$  and  $V_{DDQ}$  (simultaneously) when CKE= "L", DQM= "H" and all input signals are held "NOP" state.
- 2) Start clock and maintain stable condition for minimum 200 μs, then bring CKE= "H" and, it is recommended that DQM is held "HIGH" (V<sub>DD</sub> levels) to ensure DQ output is in high impedance.
- 3) All banks must be precharged.
- 4) Mode Register Set command must be asserted to initialize the Mode register.
- 5) A minimum of 2 Auto-Refresh dummy cycles must be required to stabilize the internal circuitry of the device.
  - \* The Auto Refresh command can be issue before or after Mode Register Set command



## **Timing Waveforms**

## Figure 19. AC Parameters for Write Timing (Burst Length=4)





Figure 20. AC Parameters for Read Timing (Burst Length=2, CAS# Latency=3)





Figure 21. Auto Refresh (Burst Length=4, CAS# Latency=3)





Figure 22. Power on Sequence and Auto Refresh





Figure 23. Self Refresh Entry & Exit Cycle



#### Note: To Enter SelfRefresh Mode

- 1. CS#, RAS# & CAS# with CKE should be low at the same clock cycle.
- 2. After 1 clock cycle, all the inputs including the system clock can be don't care except for CKE.
- 3. The device remains in SelfRefresh mode as long as CKE stays "low".
- 4. Once the device enters SelfRefresh mode, minimum tras is required before exit from SelfRefresh.

#### To Exit SelfRefresh Mode

- 5. System clock restart and be stable before returning CKE high.
- 6. Enable CKE and CKE should be set high for valid setup time and hold time.
- 7. CS# starts from high.
- 8. Minimum txsR is required after CKE going high to complete SelfRefresh exit.
- 9. 4096 cycles of burst AutoRefresh is required before SelfRefresh entry and after SelfRefresh exit if the system uses burst refresh.



Figure 24. Clock Suspension During Burst Read (Using CKE) (Burst Length=4, CAS# Latency=3)





Figure 25. Clock Suspension During Burst Write (Using CKE) (Burst Length=4)





Figure 26. Power Down Mode and Clock Suspension (Burst Length=4, CAS# Latency=3)





Figure 27. Random Column Read (Page within same Bank)
(Burst Length=4, CAS# Latency=3)





Figure 28. Random Column Write (Page within same Bank) (Burst Length=4)





Figure 29. Random Row Read (Interleaving Banks) (Burst Length=8, CAS# Latency=3)





Figure 30. Random Row Write (Interleaving Banks)
(Burst Length=8)



31



Figure 31. Read and Write Cycle (Burst Length=4, CAS# Latency=3)





Figure 32. Interleaved Column Read Cycle (Burst Length=4, CAS# Latency=3)





Figure 33. Interleaved Column Write Cycle (Burst Length=4)





Figure 34. Auto Precharge after Read Burst (Burst Length=4, CAS# Latency=3)





Figure 35. Auto Precharge after Write Burst (Burst Length=4)





Figure 36. Full Page Read Cycle (Burst Length=Full Page, CAS# Latency=3)





Figure 37. Full Page Write Cycle (Burst Length=Full Page)





Figure 38. Byte Read and Write Operation (Burst Length=4, CAS# Latency=3)



Note : M represent DQ in the byte m;  $\,$  N represent DQ in the byte n.

39



Figure 39. Random Row Read (Interleaving Banks)
(Burst Length=4, CAS# Latency=3)





Figure 40. Full Page Random Column Read (Burst Length=Full Page, CAS# Latency=3)





Figure 41. Full Page Random Column Write (Burst Length=Full Page)





Figure 42. Precharge Termination of a Burst (Burst Length=4, 8 or Full Page, CAS# Latency=3)





Figure 43. 90 ball TFBGA 8x13x1.2mm(max.) Outline Drawing Information



| Symbol   | Dimension in inch |       |       | Dimension in mm |       |       |  |
|----------|-------------------|-------|-------|-----------------|-------|-------|--|
| Syllibol | Min               | Nom   | Max   | Min             | Nom   | Max   |  |
| Α        |                   |       | 0.047 |                 |       | 1.20  |  |
| A1       | 0.012             | 0.014 | 0.016 | 0.30            | 0.35  | 0.40  |  |
| A2       | 0.027             | 0.029 | 0.031 | 0.69            | 0.74  | 0.79  |  |
| С        | 0.007             | 0.008 | 0.010 | 0.17            | 0.21  | 0.25  |  |
| D        | 0.311             | 0.315 | 0.319 | 7.90            | 8.00  | 8.10  |  |
| Е        | 0.508             | 0.512 | 0.516 | 12.90           | 13.00 | 13.10 |  |
| D1       | -                 | 0.252 |       |                 | 6.40  |       |  |
| E1       |                   | 0.441 |       |                 | 11.2  |       |  |
| е        |                   | 0.031 |       |                 | 0.80  |       |  |
| b        | 0.016             | 0.018 | 0.020 | 0.40            | 0.45  | 0.50  |  |
| F        | -                 | 0.126 |       |                 | 3.2   |       |  |





Alliance Memory, Inc 511 Taylor Way, San Carlos, CA 94070, USA Phone: 650-610-6800 Fax: 650-520-9211

www.alliancememory.com

Copyright © Alliance Memory All Rights Reserved

© Copyright 2007 Alliance Memory, Inc. All rights reserved. Our three-point logo, our name and Intelliwatt are trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to this document and its products at any time without notice. Alliance assumes no responsibility for any errors that may appear in this document. The datacontained herein represents Alliance's best data and/or estimates at the time of issuence. Alliance reserves the right to change or correct this data at anytime, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information inthis product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or outstomer. Alliance does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warrantees related to the sale and/or use of Alliance products including liability orwarrantees related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to inalliance is Terms and Conditions of Sale (which are available from Alliance). All sales of Alliance products for maximum and conditions of Sale (which are available from Alliance) and the conditions of Sale (which are available from Alliance) and authorize its products for use as critical components infer-supporting systems where a melfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of Alliance products in such life-supporting systems implies that the manufacturer assumes all risk of such use and agrees to indemnify Alliance against alloains arising from such use.