

SBOS155A - AUGUST 1987 - REVISED OCTOBER 2002

# High-Speed Precision Difet® OPERATIONAL AMPLIFIER

### **FEATURES**

WIDE BANDWIDTH: 6.5MHz
 HIGH SLEW RATE: 35V/µs
 LOW OFFSET: ±250µV max

LOW BIAS CURRENT: ±1pA max
 FAST SETTLING TIME: 1µs to 0.01%

UNITY-GAIN STABLE

## DESCRIPTION

The OPA602 is a precision, wide bandwidth FET operational amplifier. Monolithic *Difet* (dielectrically isolated FET) construction provides an unusual combination of high-speed and accuracy.

Its wide-bandwidth design minimizes dynamic errors. High slew rate and fast settling time allow accurate signal processing in pulse and data conversion applications. Wide bandwidth and low distortion minimize AC errors. All specifications are rated with a 1k $\Omega$  resistor in parallel with 500pF load. The OPA602 is unity-gain stable and easily drives capacitive loads up to 1500pF.

Laser-trimmed input circuitry provides offset voltage and drift performance normally associated with precision bipolar op amps. *Difet* construction achieves extremely low input bias currents (1pA max) without compromising input voltage noise.

The OPA602's unique input cascode circuitry maintains low input bias current and precise input characteristics over its full input common-mode voltage range.

Difet® Burr-Brown Corp.

## **APPLICATIONS**

- PRECISION INSTRUMENTATION
- OPTOELECTRONICS
- SONAR, ULTRASOUND
- PROFESSIONAL AUDIO EQUIPMENT
- MEDICAL EQUIPMENT
- DATA CONVERSION





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **ABSOLUTE MAXIMUM RATINGS(1)**

| Supply Voltage                           | +18V <sub>DC</sub> |
|------------------------------------------|--------------------|
| Internal Power Dissipation (T₁ ≤ +175°C) |                    |
| Differential Input Voltage               |                    |
| Input Voltage Range                      | -                  |
| Storage Temperature Range                | _                  |
| P and U Packages                         | 40°C to +125°C     |
| Operating Temperature Range              |                    |
| P and U Packages                         | –25°C to + 85°C    |
| Lead Temperature                         |                    |
| U Package, SO (3s)                       | +260°C             |
| Output Short-Circuit to Ground (+25°C)   | Continuous         |
| Junction Temperature                     | +175°C             |

NOTE: (1) Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

# ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGE/ORDERING INFORMATION

| PRODUCT  | OFFSET<br>VOLTAGE MAX<br>(μV) AT 25°C | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR <sup>(1)</sup> | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY |
|----------|---------------------------------------|--------------|--------------------------------------|-----------------------------------|--------------------|--------------------|------------------------------|
| OPA602AP | ±2000                                 | DIP-8        | Р                                    | –25°C to +85°C                    | 602AP              | 602AP              | Tubes, 50                    |
| OPA602BP | ±1000                                 | "            | "                                    | II .                              | 602BP              | 602BP              | Tubes, 50                    |
| OPA602AU | ±3000                                 | SO-8         | D                                    | -25°C to +85°C                    | 602AU              | 602AU              | Tubes, 100                   |

NOTE: (1) For the most current specifications and package information, refer to our web site at www.ti.com.

#### **PIN CONFIGURATIONS**



# **ELECTRICAL CHARACTERISTICS**

At  $V_S = \pm 15 V_{DC}$  and  $T_A = +25^{\circ}C$ , unless otherwise noted.

|                                                                                                             |                                                                                                   |             | OPA602BP                                       | )               | 0         |             |             |                                                |  |
|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------------|------------------------------------------------|-----------------|-----------|-------------|-------------|------------------------------------------------|--|
| PARAMETER                                                                                                   | CONDITIONS                                                                                        | MIN         | TYP                                            | MAX             | MAX MIN   |             | MAX         | UNITS                                          |  |
| INPUT NOISE                                                                                                 |                                                                                                   |             |                                                |                 |           |             |             |                                                |  |
| Voltage:<br>$f_O = 10Hz$<br>$f_O = 100Hz$<br>$f_O = 1kHz$<br>$f_O = 10kHz$<br>$f_B = 10Hz$ to $10kHz$       |                                                                                                   |             | 23<br>19<br>13<br>12<br>1.4                    |                 |           | * * * *     |             | nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>μVrms  |  |
| $f_B = 0.1Hz$ to 10Hz<br>Current:<br>$f_B = 0.1Hz$ to 10Hz<br>$f_O = 0.1Hz$ to 20kHz                        |                                                                                                   |             | 0.95<br>12<br>0.6                              |                 |           | * *         |             | μVp-p<br>fAp-p<br>fA/√Hz                       |  |
| OFFSET VOLTAGE Input Offset Voltage: P Package U Package                                                    |                                                                                                   |             | 0.5                                            | 1               |           | 1 1         | 2 3         | mV<br>mV                                       |  |
| Over Specified Temperature<br>P, U Packages<br>Average Drift <sup>(1)</sup><br>Supply Rejection             | $T_A = T_{MIN}$ to $T_{MAX}$<br>$\pm V_S = 12V$ to 18V                                            | 80          | ±0.75<br>±3<br>100                             | ±1.5<br>±5      | 70        | ±1.5<br>*   | ±15         | mV<br>μV/°C<br>dB                              |  |
| BIAS CURRENT<br>Input Bias Current<br>Over Specified Temperature                                            | V <sub>CM</sub> = 0V <sub>DC</sub>                                                                |             | ±1<br>±20                                      | ±2<br>±200      |           | ±2<br>±20   | ±10<br>±500 | pA<br>pA                                       |  |
| OFFSET CURRENT Input Offset Current Over Specified Temperature                                              | V <sub>CM</sub> = 0V <sub>DC</sub>                                                                |             | 0.5<br>20                                      | 2<br>200        |           | 1<br>20     | 10<br>500   | pA<br>pA                                       |  |
| INPUT IMPEDANCE Differential Common-Mode                                                                    |                                                                                                   |             | 10 <sup>13</sup>    1<br>10 <sup>14</sup>    3 |                 |           | *           |             | Ω    pF<br>Ω    pF                             |  |
| INPUT VOLTAGE RANGE<br>Common-Mode Input Range<br>Common-Mode Rejection                                     | $V_{IN} = \pm 10 V_{DC}$                                                                          | ±10.2<br>88 | +13, -11<br>100                                |                 | *<br>75   | *           |             | V<br>dB                                        |  |
| OPEN-LOOP GAIN, DC<br>Open-Loop Voltage Gain                                                                | $R_L \ge 1k\Omega$                                                                                | 88          | 100                                            |                 | 75        | *           |             | dB                                             |  |
| FREQUENCY RESPONSE Gain Bandwidth Full-Power Response Slew Rate Settling Time: 0.1%                         | $Gain = 100$ $20Vp-p, R_L = 1k\Omega$ $V_O = \pm 10V, R_L = 1k\Omega$ $Gain = -1, R_L = 1k\Omega$ | 4 24        | 6.5<br>570<br>35                               |                 | 3.5<br>20 | * * *       |             | MHz<br>kHz<br>V/μs<br>μs                       |  |
| 0.01%                                                                                                       | C <sub>L</sub> = 500pF, 10V Step                                                                  |             | 1.0                                            |                 |           |             |             | μs                                             |  |
| RATED OUTPUT Voltage Output Current Output                                                                  | $R_{L} = 1k\Omega$ $V_{O} = \pm 10V_{DC}$                                                         | ±11.5       | +12.9,<br>-13.8<br>±20                         |                 | ±11       | *           |             | V<br>mA                                        |  |
| Output Resistance<br>Load Capacitance Stability<br>Short-Circuit Current                                    | 1MHz, Open Loop<br>Gain = +1                                                                      | ±30         | 80<br>1500<br>±50                              |                 | ±25       | *<br>*<br>* |             | Ω<br>pF<br>mA                                  |  |
| POWER SUPPLY Rated Voltage Voltage Range, Derated Performance Current, Quiescent Over Specified Temperature | I <sub>O</sub> = 0mADC                                                                            | ±5          | ±15<br>3<br>3.5                                | ±18<br>4<br>4.5 | *         | * *         | *<br>*<br>* | V <sub>DC</sub><br>V <sub>DC</sub><br>mA<br>mA |  |
| TEMPERATURE RANGE Specification Operating:                                                                  | Ambient Temperature                                                                               | -25         |                                                | +85             | *         |             | *           | °C                                             |  |
| P, U Packages<br>Storage:<br>P, U Packages                                                                  |                                                                                                   | -25<br>-40  |                                                | +85<br>+125     | *         |             | *           | °C                                             |  |

 $<sup>\</sup>ensuremath{\boldsymbol{\ast}}$  Same specifications as OPA602BP.

NOTE: (1) OPA602AP, AU ensured by design with a 99% confidence level.





## **TYPICAL CHARACTERISTICS**

At  $T_A = +25^{\circ}C$  and  $V_S = \pm 15V_{DC}$ , unless otherwise noted.















# **TYPICAL CHARACTERISTICS (Cont.)**

At  $T_A = +25$ °C and  $V_S = \pm 15 V_{DC}$ , unless otherwise noted.

















# **TYPICAL CHARACTERISTICS (Cont.)**

At  $T_A = +25$ °C and  $V_S = \pm 15 V_{DC}$ , unless otherwise noted.















# **TYPICAL CHARACTERISTICS (Cont.)**

At  $T_A = +25$ °C and  $V_S = \pm 15 V_{DC}$ , unless otherwise noted.





### APPLICATIONS INFORMATION

Unity-gain stability with good phase margin and excellent output drive characteristics bring freedom from the subtle problems associated with other high-speed amplifiers. However, as with any high-speed, wide bandwidth circuitry, careful circuit layout will ensure best performance. Make short, direct interconnections and avoid stray wiring capacitance—especially at the inverting input pin.

Power supplies should be bypassed with good high-frequency capacitors positioned close to the op amp pins. In most cases  $0.1\mu F$  ceramic capacitors are adequate. Applications with heavier loads and fast transient waveforms may benefit from use of additional  $1.0\mu F$  tantalum bypass capacitors.

#### INPUT BIAS CURRENT GUARDING

Leakage currents across printed circuit boards can easily exceed the input bias current of the OPA602. A circuit board "guard" pattern, as shown in Figure 1, is an effective solution to difficult leakage problems. This guard pattern must be repeated on all layers of a multilayer board. By surrounding critical high impedance input circuitry with a low impedance circuit connection at the same potential, leakage currents will flow harmlessly to the low-impedance node.

Input bias current may also be degraded by improper handling or cleaning. Contamination from handling parts and circuit boards may be cleaned with appropriate solvents and deionized water. Each rinsing operation should be followed by a 30-minute bake at +85°C.



FIGURE 1. Connection of Input Guard.





# **APPLICATION CIRCUITS**



FIGURE 2. Offset Voltage Trim.



FIGURE 3. Voltage Output Digital-to-Analog Converter.



FIGURE 4. Settling Time and Slew Rate Test Circuit.

P (R-PDIP-T8)

PLASTIC DUAL-IN-LINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001



#### D (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

#### **8 PINS SHOWN**



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012

23-May-2025 www.ti.com

#### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins | Package qty   Carrier                              | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|----------|---------------|----------------|----------------------------------------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)      | (2)           |                |                                                    | (3)  | Ball material | Peak reflow (5)     |              | (6)          |
| OPA602AU              | Active   | Production    | SOIC (D)   8   | 75   TUBE Yes NIPDAU Level-3-260C-168 HR -25 to 85 |      | -25 to 85     | OPA<br>602AU        |              |              |
| OPA602AU.A            | Active   | Production    | SOIC (D)   8   | 75   TUBE                                          | Yes  | NIPDAU        | Level-3-260C-168 HR | -25 to 85    | OPA<br>602AU |
| OPA602AU/2K5          | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R                                   | Yes  | NIPDAU        | Level-3-260C-168 HR | -25 to 85    | OPA<br>602AU |
| OPA602AU/2K5.A        | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R                                   | Yes  | NIPDAU        | Level-3-260C-168 HR | -25 to 85    | OPA<br>602AU |
| OPA602AU/2K5E4        | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R                                   | Yes  | NIPDAU        | Level-3-260C-168 HR | -25 to 85    | OPA<br>602AU |
| OPA602AUE4            | Active   | Production    | SOIC (D)   8   | 75   TUBE                                          | Yes  | NIPDAU        | Level-3-260C-168 HR | -25 to 85    | OPA<br>602AU |
| OPA602BP              | Obsolete | Production    | PDIP (P)   8   | -                                                  | -    | Call TI       | Call TI             | -            | OPA602BP     |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 23-May-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA602AU/2K5 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025



#### \*All dimensions are nominal

|   | Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ı | OPA602AU/2K5 | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |  |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

#### **TUBE**



#### \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| OPA602AU   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA602AU.A | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA602AUE4 | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated