SDAS003C - JUNE 1982 - REVISED JANUARY 1995

- 12-Bit Address Comparator With Enable
- Package Options Include Plastic Small-Outline (DW) Packages and Standard Plastic (N) 300-mil DIPs

### description

This 12-bit address comparator simplifies addressing of memory boards and/or other peripheral devices. The four P inputs are normally hardwired with a preprogrammed address. An internal decoder determines what input information applied to the A inputs must be low or high to cause a low state at the Y output. For example, a positive-logic bit combination of 0111



DW OR N PACKAGE

(decimal 7) at the P input determines that inputs A1 through A7 must be low and that inputs A8 through A12 must be high to cause the output to go low. Equality of the address applied at the A inputs to the preprogrammed address is indicated by the output being low.

This device features an enable  $(\overline{G})$  input. When  $\overline{G}$  is low, the device is enabled. When  $\overline{G}$  is high, the device is disabled and the output is high, regardless of the A and P inputs.

The SN74ALS679 is characterized for operation from 0°C to 70°C.

#### **FUNCTION TABLE**

| INPUTS |                          |    |    |    |    |    |    |            |       | OUTPUT |    |    |    |     |     |     |    |
|--------|--------------------------|----|----|----|----|----|----|------------|-------|--------|----|----|----|-----|-----|-----|----|
| G      | P3                       | P2 | P1 | P0 | A1 | A2 | А3 | <b>A</b> 4 | A5    | A6     | Α7 | A8 | А9 | A10 | A11 | A12 | Υ  |
| L      | L                        | L  | L  | L  | Н  | Н  | Н  | Н          | Н     | Н      | Н  | Н  | Н  | Н   | Н   | Н   | L  |
| L      | L                        | L  | L  | Н  | L  | Н  | Н  | Н          | Н     | Н      | Н  | Н  | Н  | Н   | Н   | Н   | L  |
| L      | L                        | L  | Н  | L  | L  | L  | Н  | Н          | Н     | Н      | Н  | Н  | Н  | Н   | Н   | Н   | L  |
| L      | L                        | L  | Н  | Н  | L  | L  | L  | Н          | Н     | Н      | Н  | Н  | Н  | Н   | Н   | Н   | L  |
| L      | L                        | Н  | L  | L  | L  | L  | L  | L          | Н     | Н      | Н  | Н  | Н  | Н   | Н   | Н   | L  |
| L      | L                        | Н  | L  | Н  | L  | L  | L  | L          | L     | Н      | Н  | Н  | Н  | Н   | Н   | Н   | L  |
| L      | L                        | Н  | Н  | L  | L  | L  | L  | L          | L     | L      | Н  | Н  | Н  | Н   | Н   | Н   | L  |
| L      | L                        | Н  | Н  | Н  | L  | L  | L  | L          | L     | L      | L  | Н  | Н  | Н   | Н   | Н   | L  |
| L      | Н                        | L  | L  | L  | L  | L  | L  | L          | L     | L      | L  | L  | Н  | Н   | Н   | Н   | L  |
| L      | Н                        | L  | L  | Н  | L  | L  | L  | L          | L     | L      | L  | L  | L  | Н   | Н   | Н   | L  |
| L      | н                        | L  | Н  | L  | L  | L  | L  | L          | L     | L      | L  | L  | L  | L   | Н   | Н   | L  |
| L      | Н                        | L  | Н  | Н  | L  | L  | L  | L          | L     | L      | L  | L  | L  | L   | L   | Н   | L  |
| L      | Н                        | Н  | L  | L  | L  | L  | L  | L          | L     | L      | L  | L  | Н  | Н   | Н   | L   | L† |
| L      | Н                        | Н  | L  | Н  | L  | L  | L  | L          | L     | L      | L  | L  | L  | Н   | Н   | L   | L† |
| L      | Н                        | Н  | Н  | L  | L  | L  | L  | L          | L     | L      | L  | L  | L  | L   | Н   | L   | L† |
| L      | Н                        | Н  | Н  | Н  | L  | L  | L  | L          | L     | L      | L  | L  | L  | L   | L   | L   | L  |
| L      | L All other combinations |    |    |    |    |    |    |            |       |        |    | Н  |    |     |     |     |    |
| Н      |                          |    |    |    |    |    | P  | ny co      | mbina | tion   |    |    |    |     |     |     | Н  |

<sup>†</sup> The three shaded rows of the function table show combinations that would normally not be used in address comparator applications. The logic symbols above are not valid for these combinations in which P=12, 13, and 14. If symbols valid for all combinations are required, starting with the fourth exclusive-OR from the bottom, change  $P \ge 9$  to  $P=9\ldots 11/13\ldots 15$ ,  $P \ge 10$  to P=10/11/14/15, and  $P \ge 11$  to P=11/15.



### logic symbol<sup>†</sup>



<sup>&</sup>lt;sup>†</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



## logic diagram (positive logic)





SDAS003C - JUNE 1982 - REVISED JANUARY 1995

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

#### recommended operating conditions

|                 |                                | MIN | NOM | MAX  | UNIT |
|-----------------|--------------------------------|-----|-----|------|------|
| Vcc             | Supply voltage                 | 4.5 | 5   | 5.5  | V    |
| VIH             | High-level input voltage       | 2   |     |      | V    |
| V <sub>IL</sub> | Low-level input voltage        |     |     | 0.8  | V    |
| IOH             | High-level output current      |     |     | -2.6 | mA   |
| l <sub>OL</sub> | Low-level output current       |     |     | 24   | mA   |
| TA              | Operating free-air temperature | 0   |     | 70   | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST COND                                   | MIN                        | TYP <sup>‡</sup>   | MAX  | UNIT |    |  |
|-----------------|---------------------------------------------|----------------------------|--------------------|------|------|----|--|
| VIK             | $V_{CC} = 4.5 V,$                           | $I_1 = -18 \text{ mA}$     |                    |      | -1.5 | V  |  |
| Vari            | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 | 2    |      | V  |  |
| VOH             | $V_{CC} = 4.5 V,$                           | $I_{OH} = -2.6 \text{ mA}$ | 2.4                | 3.2  |      | V  |  |
| Var             | V45V                                        | I <sub>OL</sub> = 12 mA    |                    | 0.25 | 0.4  | V  |  |
| VOL             | $V_{CC} = 4.5 \text{ V}$                    | I <sub>OL</sub> = 24 mA    |                    | 0.35 | 0.5  | V  |  |
| lį              | $V_{CC} = 5.5 V,$                           | V <sub>I</sub> = 7 V       |                    |      | 0.1  | mA |  |
| lін             | $V_{CC} = 5.5 V$ ,                          | V <sub>I</sub> = 2.7 V     |                    |      | 20   | μΑ |  |
| I <sub>IL</sub> | $V_{CC} = 5.5 V,$                           | V <sub>I</sub> = 0.4 V     |                    |      | -0.1 | mA |  |
| IO§             | $V_{CC} = 5.5 V$ ,                          | V <sub>O</sub> = 2.25 V    | -30                |      | -112 | mA |  |
| Icc             | V <sub>CC</sub> = 5.5 V                     |                            |                    | 17   | 28   | mA |  |

<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

#### switching characteristics (see Figure 2)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4.5 V<br>C <sub>L</sub> = 50 pF<br>R <sub>L</sub> = 500 Ω<br>T <sub>A</sub> = MIN to | UNIT |          |
|------------------|-----------------|----------------|--------------------------------------------------------------------------------------------------------|------|----------|
|                  |                 |                | MIN                                                                                                    | MAX  |          |
| tPLH             | Any P           | V              | 4                                                                                                      | 25   | ns       |
| t <sub>PHL</sub> | Ally I          | Y              | 8                                                                                                      | 35   |          |
| t <sub>PLH</sub> | Any A           |                | 5                                                                                                      | 22   | ns<br>ns |
| <sup>t</sup> PHL | Ally A          | Y              | 5                                                                                                      | 30   |          |
| t <sub>PLH</sub> | G               | <b>~</b>       | 3                                                                                                      | 13   |          |
| <sup>t</sup> PHL | 0               | 1              | 5                                                                                                      | 25   |          |

<sup>¶</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>§</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS.

#### **APPLICATION INFORMATION**

The SN74ALS679 can be wired to recognize any one of  $2^{12}$  addresses. The number of lows in the address determines the input pattern for the P inputs. The system address lines that are low in the address to be recognized are connected to the lowest-numbered A inputs of the address comparator. The system address lines that are high are connected to the highest-numbered A inputs.

For example, assume the comparator is to enable a device when the 12-bit system address is:

Because the address contains four lows and eight highs, the following connections are made:

- P3 to 0 V, P2 to V<sub>CC</sub>, P1 to 0 V, and P0 to 0 V
- System address lines A9, A8, A5, and A4 to comparator inputs A1 through A4 in any convenient order
- The remaining eight system address lines to comparator inputs A5 through A12 in any convenient order

The output provides an active-low enabling signal.

Figure 1 is a register-bank decoder that examines the 14 most significant bits (A0 through A13) of a 20-bit address to select banks corresponding to the hex addresses 10000, 10040, 10080, and 100C0.



Figure 1. Register-Bank Decoder

# PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES



- NOTES: A.  $C_L$  includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. When measuring propagation delay items of 3-state outputs, switch S1 is open.
  - D. All input pulses have the following characteristics: PRR  $\leq$  1 MHz,  $t_{\Gamma}$  =  $t_{f}$  = 2 ns, duty cycle = 50%.
  - E. The outputs are measured one at a time with one transition per measurement.

Figure 2. Load Circuits and Voltage Waveforms





### PACKAGE OPTION ADDENDUM

10-Jun-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan          | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|-------------------|------------------|--------------------|--------------|----------------|---------|
| SN74ALS679N      | NRND   | PDIP         | N                  | 20   | 20             | Pb-Free<br>(RoHS) | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN74ALS679N    |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Jun-2014

# N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>