### INTEGRATED CIRCUITS

# DATA SHEET

## 74F821

10-bit bus interface register, non-inverting (3-State)

Product data sheet Replaces data sheet 74F821/822/823/824/825/826 of 1996 Jan 05





### 10-bit bus interface register, non-inverting (3-State)

74F821

#### **FEATURES**

- High speed parallel registers with positive edge-triggered D-type flip-flops
- High performance bus interface buffering for wide data/address paths or buses carrying parity
- High-impedance PNP base inputs for reduced loading (20 μA in HIGH and LOW states)
- I<sub>IL</sub> is 20 μA versus 1000 μA for AM29821 series
- Buffered control inputs to reduce AC effects
- Ideal where high speed, light loading, or increased fan-in as required with MOS microprocessor
- Positive and negative over-shoots are clamped to ground
- 3-State outputs glitch free during power-up and power-down
- Slim Dip 300 mil package
- Broadside pinout compatible with AMD AM 29821
- Outputs sink 64 mA and source 24 mA

#### **PIN CONFIGURATION** 24 V<sub>CC</sub> OE 1 23 Q0 D0 2 D1 3 22 Q1 D2 4 21 Q2 D3 5 20 Q3 D4 6 19 Q4 18 Q5 D5 7 D6 8 17 Q6 D7 9 16 Q7 D8 10 15 Q8 14 Q9 D9 11 GND 12 13 CP

SF00482

#### **DESCRIPTION**

The 74F821 bus interface register is designed to eliminate the extra packages required to buffer existing registers and provide extra data width for wider data/address paths of buses carrying parity.

The 74F821 is a buffered 10-bit wide version of the popular 74F374/74F534 functions.

| TYPE   | TYPICAL f <sub>max</sub> | TYPICAL SUPPLY CURRENT (TOTAL) |
|--------|--------------------------|--------------------------------|
| 74F821 | 180 MHz                  | 75 mA                          |

#### INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION                      | 74F (U.L.)<br>HIGH/LOW | LOAD VALUE<br>HIGH/LOW |
|------|----------------------------------|------------------------|------------------------|
| Dn   | Data inputs                      | 1.0/1.0                | 20 μA/0.6 mA           |
| СР   | Clock input                      | 1.0/1.0                | 20 μA/0.6 mA           |
| ŌĒ   | Output enable input (active-LOW) | 1.0/3.0                | 20 μA/1.8 mA           |
| Qn   | Data outputs                     | 1200/106.7             | 24 mA/64 mA            |

NOTE: One (1.0) FAST unit load is defined as: 20 μA in the HIGH state and 0.6 mA in the LOW state.

#### ORDERING INFORMATION

Commercial range:  $V_{CC}$  = 5  $V \pm$  10 %;  $T_{amb}$  = 0 °C to +70 °C

| Type number | Package |                                                            |          |  |  |  |
|-------------|---------|------------------------------------------------------------|----------|--|--|--|
|             | Name    | Description                                                | Version  |  |  |  |
| N74F821D    | SO24    | plastic small outline package; 24 leads; body width 7.5 mm | SOT137-1 |  |  |  |
| N74F821N    | DIP24   | plastic dual in-line package; 24 leads (300 mil)           |          |  |  |  |

2004 Jul 22 2

## 10-bit bus interface register, non-inverting (3-State)

74F821

#### **LOGIC SYMBOL**



#### **IEC/IEEE SYMBOL**



#### **LOGIC DIAGRAM**



#### **FUNCTION TABLE**

|    | INPUTS |    | OUTPUTS | OPERATING MODE     |  |  |  |  |  |
|----|--------|----|---------|--------------------|--|--|--|--|--|
| ŌĒ | СР     | Dn | Q       | OPERATING MODE     |  |  |  |  |  |
| L  | 1      | I  | L       | Load and road data |  |  |  |  |  |
| L  | 1      | h  | Н       | Load and read data |  |  |  |  |  |
| L  | 1      | Х  | NC      | Hold               |  |  |  |  |  |
| Н  | Х      | Х  | Z       | High-impedance     |  |  |  |  |  |

H = HIGH-voltage level

h = HIGH state must be present one setup time before the LOW-to-HIGH clock transition

L = LOW-voltage level

= LOW state must be present one setup time before the LOW-to-HIGH clock transition

NC = No changeX = Don't care

Z = High-impedance "off" state

↑ = LOW-to-HIGH clock transition

↑ = Not LOW-to-HIGH clock transition

## 10-bit bus interface register, non-inverting (3-State)

74F821

#### **ABSOLUTE MAXIMUM RATINGS**

(Operation beyond the limit set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL           | PARAMETER                                      | RATING                  | UNIT |
|------------------|------------------------------------------------|-------------------------|------|
| V <sub>CC</sub>  | Supply voltage                                 | -0.5 to +7.0            | V    |
| V <sub>IN</sub>  | Input voltage                                  | -0.5 to +7.0            | V    |
| I <sub>IN</sub>  | Input current                                  | −30 to +5               | mA   |
| V <sub>OUT</sub> | Voltage applied to output in HIGH output state | −0.5 to V <sub>CC</sub> | V    |
| I <sub>OUT</sub> | Current applied to output in LOW output state  | 128                     | mA   |
| T <sub>amb</sub> | Operating free-air temperature range           | 0 to +70                | °C   |
| T <sub>stg</sub> | Storage temperature range                      | -65 to +150             | °C   |

#### **RECOMMENDED OPERATING CONDITIONS**

| CVMDOL           | PARAMETER                            |     | UNIT |     |      |  |
|------------------|--------------------------------------|-----|------|-----|------|--|
| SYMBOL           |                                      | MIN | NOM  | MAX | UNII |  |
| V <sub>CC</sub>  | Supply voltage                       | 4.5 | 5.0  | 5.5 | V    |  |
| V <sub>IH</sub>  | HIGH-level input voltage             | 2.0 | _    | _   | V    |  |
| V <sub>IL</sub>  | LOW-level input voltage              | _   | _    | 0.8 | V    |  |
| I <sub>lk</sub>  | Input clamp current                  | -   | -    | -18 | mA   |  |
| I <sub>OH</sub>  | HIGH-level output current            | _   | _    | -24 | mA   |  |
| I <sub>OL</sub>  | LOW-level output current             | _   | _    | 64  | mA   |  |
| T <sub>amb</sub> | Operating free-air temperature range | 0   | _    | +70 | °C   |  |

2004 Jul 22 4

### 10-bit bus interface register, non-inverting (3-State)

74F821

#### DC ELECTRICAL CHARACTERISTICS

(Over recommended operating free-air temperature range unless otherwise noted.)

| CVMDOL                        | DADAMETED                                               |                  |                                               | CT CONDITIONS            |                       | UNIT |                  |      |      |
|-------------------------------|---------------------------------------------------------|------------------|-----------------------------------------------|--------------------------|-----------------------|------|------------------|------|------|
| SYMBOL                        | PARAMETER                                               |                  | '5                                            | ST CONDITIONS            | , '                   | MIN  | TYP <sup>2</sup> | MAX  | UNII |
|                               |                                                         |                  |                                               | I <sub>OH</sub> = -15 mA | ± 10 %V <sub>CC</sub> | 2.4  | -                | -    | V    |
|                               | LIICH level output voltage                              |                  |                                               |                          | ± 5 %V <sub>CC</sub>  | 2.4  | _                | -    | V    |
| V <sub>OH</sub> HIGH-level ou | HIGH-level output voltage                               |                  | $V_{IL} = MAX;$<br>$V_{IH} = MIN$             | I <sub>OH</sub> = -24 mA | ± 10 %V <sub>CC</sub> | 2.0  | _                | _    | V    |
|                               |                                                         |                  |                                               |                          | ± 5 %V <sub>CC</sub>  | 2.0  | -                | _    | V    |
| V                             | LOW love of contrast value                              |                  | $V_{CC} = MIN;$                               | 1 - MAY                  | ± 10 %V <sub>CC</sub> | -    | _                | 0.55 | V    |
| VOL                           | V <sub>OL</sub> LOW-level output voltage                |                  | $V_{IL} = MAX;$<br>$V_{IH} = MIN$             | I <sub>OL</sub> = MAX    | ± 5 %V <sub>CC</sub>  | -    | 0.42             | 0.55 | V    |
| V <sub>IK</sub>               | Input clamp voltage                                     |                  | $V_{CC} = MIN; I_I = I_{IK}$                  |                          |                       | -    | -0.73            | -1.2 | V    |
| II                            | Input current at maximum input vo                       | ltage            | V <sub>CC</sub> = 0 V; V <sub>I</sub> = 7.0 V |                          |                       | -    | -                | 100  | μΑ   |
| I <sub>IH</sub>               | HIGH-level input current                                |                  | $V_{CC} = MAX; V_I = 2.7 V$                   |                          |                       | _    | _                | 20   | μΑ   |
| I <sub>IL</sub>               | LOW-level input current                                 |                  | $V_{CC} = MAX; V_I = 0.5 V$                   |                          |                       | -    | -                | -20  | μΑ   |
| lozh                          | Off-state output current,<br>HIGH-level voltage applied |                  | V <sub>CC</sub> = MAX; V <sub>O</sub> = 2.7 V |                          |                       | -    | _                | 50   | μА   |
| l <sub>OZL</sub>              | Off-state output current,<br>LOW-level voltage applied  |                  | V <sub>CC</sub> = MAX; V <sub>O</sub> = 0.5 V |                          |                       | -    | -                | -50  | μА   |
| I <sub>OS</sub>               | Short-circuit output current <sup>3</sup>               |                  | V <sub>CC</sub> = MAX                         |                          |                       |      | _                | -225 | mA   |
|                               |                                                         | I <sub>CCH</sub> |                                               |                          |                       | -    | 75               | 105  | mA   |
| Icc                           | Supply current (total) I <sub>CCL</sub>                 |                  | V <sub>CC</sub> = MAX                         |                          |                       | -    | 75               | 105  | mA   |
|                               |                                                         |                  |                                               |                          | _                     | 75   | 115              | mA   |      |

For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
 All typical values are at V<sub>CC</sub> = 5 V, T<sub>amb</sub> = 25 °C.
 Not more than one output should be shorted at a time. For testing I<sub>OS</sub>, the use of high-speed test apparatus and/or sample-and-hold techniques are preferable in order to minimize internal heating and more accurately reflect operational values. Otherwise, prolonged shorting of a HIGH output may raise the chip temperature well above normal and thereby cause invalid readings in other parameter tests. In any sequence of parameter tests, IOS tests should be performed last.

#### **AC ELECTRICAL CHARACTERISTICS**

|                                      |                               |                          | LIMITS                                                  |                                                                       |                  |                                                                              |            |    |  |
|--------------------------------------|-------------------------------|--------------------------|---------------------------------------------------------|-----------------------------------------------------------------------|------------------|------------------------------------------------------------------------------|------------|----|--|
| SYMBOL                               | PARAMETER                     | TEST<br>CONDITION        | T <sub>a</sub><br>V <sub>c</sub><br>C <sub>L</sub> = 50 | <sub>mb</sub> = +25<br><sub>CC</sub> = +5.0<br>0 pF, R <sub>L</sub> = | °C<br>V<br>500 Ω | T <sub>amb</sub> = 0 °C<br>V <sub>CC</sub> = +5.0<br>C <sub>L</sub> = 50 pF, | UNIT       |    |  |
|                                      |                               |                          | MIN                                                     | TYP                                                                   | MAX              | MIN                                                                          | MAX        |    |  |
| f <sub>max</sub>                     | Maximum clock frequency       | Waveform 1               | 150                                                     | 180                                                                   | _                | 140                                                                          | -          | ns |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CP to Qn | Waveform 1               | 4.0<br>4.0                                              | 6.5<br>6.0                                                            | 8.5<br>8.5       | 4.0<br>3.5                                                                   | 9.5<br>9.0 | ns |  |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time OEn to Qn  | Waveform 3<br>Waveform 4 | 2.0<br>3.0                                              | 4.5<br>5.0                                                            | 8.0<br>8.0       | 2.0<br>2.5                                                                   | 9.0<br>9.0 | ns |  |
| t <sub>PHZ</sub>                     | Output disable time OEn to Qn | Waveform 3<br>Waveform 4 | 1.5<br>1.5                                              | 3.5<br>3.5                                                            | 6.5<br>6.5       | 1.5<br>1.5                                                                   | 7.5<br>7.5 | ns |  |

#### **AC SETUP REQUIREMENTS**

| SYMBOL                                     | PARAMETER                           | TEST<br>CONDITION | T <sub>a</sub><br>V <sub>L</sub><br>C <sub>L</sub> = 5 | <sub>mb</sub> = +25<br><sub>CC</sub> = +5.0<br>0 pF, R <sub>L</sub> = | °C<br>V<br>: 500 Ω | T <sub>amb</sub> = 0 °(<br>V <sub>CC</sub> = +5.0<br>C <sub>L</sub> = 50 pF, | UNIT   |     |
|--------------------------------------------|-------------------------------------|-------------------|--------------------------------------------------------|-----------------------------------------------------------------------|--------------------|------------------------------------------------------------------------------|--------|-----|
|                                            |                                     |                   | MIN                                                    | TYP                                                                   | MAX                | MIN                                                                          | MAX    | 1 I |
| t <sub>su</sub> (H)<br>t <sub>su</sub> (L) | Setup time, HIGH or LOW<br>Dn to CP | Waveform 2        | 1.0<br>1.0                                             | _<br>_                                                                | _<br>_             | 1.0<br>1.0                                                                   | -<br>- | ns  |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L)   | Hold time, HIGH or LOW<br>Dn to CP  | Waveform 2        | 2.0<br>2.0                                             | _<br>_                                                                | _<br>_             | 2.0<br>2.0                                                                   | -<br>- | ns  |
| t <sub>w</sub> (H)<br>t <sub>w</sub> (L)   | CP Pulse width,<br>HIGH or LOW      | Waveform 1        | 3.5<br>3.5                                             | _                                                                     | _                  | 4.0<br>4.0                                                                   | -      | ns  |

#### **AC WAVEFORMS**

For all waveforms,  $V_M = 1.5 \text{ V}$ .

The shaded areas indicate when the input is permitted to change for predictable output performance.



Waveform 1. Propagation delay for clock input to output, clock pulse width, and maximum clock frequency



Waveform 2. Data setup time and hold times



Waveform 3. 3-State output enable time to HIGH level and output disable time from HIGH level



Waveform 4. 3-State output enable time to LOW level and output disable time from LOW level

2004 Jul 22 6

## 10-bit bus interface register, non-inverting (3-State)

74F821

#### **TEST CIRCUIT AND WAVEFORMS**



| TEST             | SWITCH |
|------------------|--------|
| t <sub>PLZ</sub> | closed |
| t <sub>PZL</sub> | closed |
| All other        | open   |

#### **DEFINITIONS:**

 $R_L$  = Load resistor;

see AC electrical characteristics for value.
Load capacitance includes jig and probe capacitance; see AC electrical characteristics for value.

Termination resistance should be equal to  $Z_{\mbox{\scriptsize OUT}}$  of pulse generators.

| family   | INP       | UT PU          | LSE REQU  | REMEN          | TS               |                  |
|----------|-----------|----------------|-----------|----------------|------------------|------------------|
| lallilly | amplitude | V <sub>M</sub> | rep. rate | t <sub>w</sub> | t <sub>TLH</sub> | t <sub>THL</sub> |
| 74F      | 3.0 V     | 1.5 V          | 1 MHz     | 500 ns         | 2.5 ns           | 2.5 ns           |

**Input Pulse Definition** 

SF00128

## 10-bit bus interface register, non-inverting (3-State)

74F821

### SO24: plastic small outline package; 24 leads; body width 7.5 mm

SOT137-1



#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp             | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE             | L     | Lp             | Q          | v    | w    | у     | z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|----------------|----------------|----------------|------------------|------------------|------|----------------|-------|----------------|------------|------|------|-------|------------------|----|
| mm     | 2.65      | 0.3<br>0.1     | 2.45<br>2.25   | 0.25           | 0.49<br>0.36   | 0.32<br>0.23   | 15.6<br>15.2     | 7.6<br>7.4       | 1.27 | 10.65<br>10.00 | 1.4   | 1.1<br>0.4     | 1.1<br>1.0 | 0.25 | 0.25 | 0.1   | 0.9<br>0.4       | 8° |
| inches | 0.1       | 0.012<br>0.004 | 0.096<br>0.089 | 0.01           | 0.019<br>0.014 | 0.013<br>0.009 | 0.61<br>0.60     | 0.30<br>0.29     | 0.05 | 0.419<br>0.394 | 0.055 | 0.043<br>0.016 |            | 0.01 | 0.01 | 0.004 | 0.035<br>0.016   | 0° |

#### Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE<br>VERSION |        | REFER  | EUROPEAN | ISSUE DATE |            |                                  |
|--------------------|--------|--------|----------|------------|------------|----------------------------------|
|                    | IEC    | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                       |
| SOT137-1           | 075E05 | MS-013 |          |            |            | <del>-99-12-27</del><br>03-02-19 |

## 10-bit bus interface register, non-inverting (3-State)

74F821

#### DIP24: plastic dual in-line package; 24 leads (300 mil)

SOT222-1





#### DIMENSIONS (mm dimensions are derived from the original inch dimensions)

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | С              | D <sup>(1)</sup> | E (1)          | е    | e <sub>1</sub> | L              | ME           | Мн             | w    | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|----------------|------|----------------|----------------|--------------|----------------|------|--------------------------|
| mm     | 4.7       | 0.38                   | 3.94                   | 1.63<br>1.14   | 0.56<br>0.43   | 0.36<br>0.25   | 31.9<br>31.5     | 6.73<br>6.25   | 2.54 | 7.62           | 3.51<br>3.05   | 8.13<br>7.62 | 10.03<br>7.62  | 0.25 | 2.05                     |
| inches | 0.185     | 0.015                  | 0.155                  | 0.064<br>0.045 | 0.022<br>0.017 | 0.014<br>0.010 | 1.256<br>1.240   | 0.265<br>0.246 | 0.1  | 0.3            | 0.138<br>0.120 | 0.32<br>0.30 | 0.395<br>0.300 | 0.01 | 0.081                    |

#### Note

1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.

| OUTLINE<br>VERSION |     | REFER  | EUROPEAN | ICCUE DATE |            |                                 |
|--------------------|-----|--------|----------|------------|------------|---------------------------------|
|                    | IEC | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                      |
| SOT222-1           |     | MS-001 |          |            |            | <del>99-12-27</del><br>03-03-12 |

## 10-bit bus interface register, non-inverting (3-State)

74F821

#### REVISION HISTORY

| Rev | Date     | Description                                                                                                                           |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------|
| _3  | 20040722 | (74F821_3)<br>Product data sheet (9397 750 13819).<br>Replaces data sheet 74F821/822/823/824/825/826 of 1996 Jan 05 (9397 750 05185). |
|     |          | Modifications:                                                                                                                        |
|     |          | ● Remove part numbers 74F822/823/824/825/826 and references to them.                                                                  |
| _2  | 19960105 | (74F821–74F826_2)<br>Product specification (9397 750 05185). ECN 853-1304 16195 of 05 January 1996.                                   |

#### Data sheet status

| Level | Data sheet status [1]  | Product<br>status <sup>[2] [3]</sup> | Definitions                                                                                                                                                                                                                                                                                    |
|-------|------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data sheet   | Development                          | This data sheet contains data from the objective specification for product development.  Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                   |
| II    | Preliminary data sheet | Qualification                        | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data sheet     | Production                           | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

<sup>[1]</sup> Please consult the most recently issued data sheet before initiating or completing a design.

#### **Definitions**

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **Disclaimers**

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### Contact information

For additional information please visit

http://www.semiconductors.philips.com. Fax: +31 40 27 24825

For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com

© Koninklijke Philips Electronics N.V. 2004 All rights reserved. Printed in U.S.A.

Date of release: 07-04

Document order number: 9397 750 13819

Let's make things better.

Philips Semiconductors





<sup>[2]</sup> The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

<sup>[3]</sup> For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP:

N74F821D N74F821D-T