

# LM317L 100mA Adjustable Floating Voltage Regulator

#### 1 Features

- Output voltage range (V<sub>O</sub>):
  - Adjustable 1.25V to 37V (for new chip)
  - Adjustable 1.25V to 32V (for legacy chip)
- Output current: Up to 100mA
- Accuracy:
  - Input regulation typically 0.01% per input voltage change
  - Output regulation typically 0.5%
- Ripple rejection typically:
  - 80 dB at 120Hz
  - 65 dB at 100kHz
- For higher output current requirements, see LM317M (500mA) and LM317 (1.5A)

#### 2 Applications

- Electronic points of sale
- Medical, health, and fitness applications
- **Printers**
- Appliances and white goods

#### 3 Description

The LM317L is an adjustable, 3-terminal, positivevoltage regulator capable of supplying up to 100 mA over an output-voltage range of 1.25V to 37V. The device is exceptionally easy to use and requires only two external resistors to set the output voltage.

For the legacy chip, the LM317LC series is characterized for the junction temperature range of 0°C to +125°C and the LM317LI device is characterized for the operating junction temperature range of -40°C to +125°C. For the new chip, the both LM317LC and LM317LI series are characterized for the junction temperature range of -40°C to +125°C.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) |  |  |
|-------------|------------------------|-----------------|--|--|
|             | D (SOIC, 8)            | 4.9mm × 6mm     |  |  |
| LM317L      | LP (TO-92, 3)          | 4.8mm × 3.68mm  |  |  |
| LIVISTAL    | PK (SOT-89, 3)         | 4.5mm × 4.095mm |  |  |
|             | PW (TSSOP, 8)          | 3mm × 6.4mm     |  |  |

- For more information, see the Mechanical, Packaging, and Orderable Information.
- The package size (length × width) is a nominal value and includes pins, where applicable.



**Simplified Schematic** 



# **Table of Contents**

| 1 Features                           | 1              | 7.1 Application Information                          | 9  |
|--------------------------------------|----------------|------------------------------------------------------|----|
| 2 Applications                       |                | 7.2 Typical Application                              |    |
| 3 Description                        | 1              | 7.3 System Examples                                  |    |
| 4 Pin Configuration and Functions    | 3              | 7.4 Power Supply Recommendations                     |    |
| 5 Specifications                     | 4              | 7.5 Layout                                           | 15 |
| 5.1 Absolute Maximum Ratings         | 4              | 7.6 Estimating Junction Temperature                  | 15 |
| 5.2 ESD Ratings                      | 4              | 8 Device and Documentation Support                   | 17 |
| 5.3 Recommended Operating Conditions | 4              | 8.1 Device Support                                   | 17 |
| 5.4 Thermal Information              | 4              | 8.2 Receiving Notification of Documentation Updates. | 17 |
| 5.5 Electrical Characteristics       | <mark>5</mark> | 8.3 Support Resources                                | 17 |
| 5.6 Typical Characteristics          | 6              | 8.4 Trademarks                                       | 17 |
| 6 Detailed Description               |                | 8.5 Electrostatic Discharge Caution                  | 17 |
| 6.1 Overview                         | 7              | 8.6 Glossary                                         | 17 |
| 6.2 Functional Block Diagram         | 7              | 9 Revision History                                   | 17 |
| 6.3 Feature Description              | 8              | 10 Mechanical, Packaging, and Orderable              |    |
| 6.4 Device Functional Modes          | 8              | Information                                          | 18 |
| 7 Application and Implementation     |                |                                                      |    |



# **4 Pin Configuration and Functions**



NC – No internal connection OUTPUT terminals are all internally connected.



**PW PACKAGE** 







**Table 4-1. Pin Functions** 

| NAME       | D          | PW            | LP | PK | TYPE <sup>(1)</sup> | DESCRIPTION                                                                               |  |  |  |  |  |  |
|------------|------------|---------------|----|----|---------------------|-------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| ADJUSTMENT | 4          | 4             | 3  | 1  | I                   | Output feedback voltage                                                                   |  |  |  |  |  |  |
| INPUT      | 1          | 1             | 1  | 3  | I                   | Input supply voltage                                                                      |  |  |  |  |  |  |
| NC         | 5, 8       | 2, 3, 5, 7, 8 | _  | _  | _                   | No connect. Recommended to ground pins for improved thermal performance but not required. |  |  |  |  |  |  |
| OUTPUT     | 2, 3, 6, 7 | 6             | 2  | 2  | 0                   | Regulated output voltage                                                                  |  |  |  |  |  |  |

(1) I = Input; O = Output



## 5 Specifications

#### 5.1 Absolute Maximum Ratings

over operating temperature range (unless otherwise noted)(1)

|                  |                                        |             | MIN        | MAX | UNIT |
|------------------|----------------------------------------|-------------|------------|-----|------|
| $V_I - V_O$      | Input to output differential voltage   | Legacy chip |            | 35  | V    |
| VI - VO          |                                        | New chip    |            | 40  | V    |
| T <sub>J</sub>   | Operating virtual-junction temperature |             |            | 150 | °C   |
| _                | Storage temperature                    | Legacy chip | -65 150 °s |     | °C   |
| T <sub>stg</sub> | Storage temperature                    | New chip    | -55        | 150 | C    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 5.2 ESD Ratings

|                    |                         |                                                                         |                  | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------|------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC                             | Legacy chip      | ±3000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | JS-001, all pins <sup>(1)</sup>                                         | New chip         | ±2000 | v    |
| · (ESD)            |                         | Charged device model (CDM), per JEDEC specification pins <sup>(2)</sup> | JESD22-C101, all | ±2000 | •    |

- (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

#### 5.3 Recommended Operating Conditions

|             |                                        |           |                     | MIN  | MAX | UNIT |  |
|-------------|----------------------------------------|-----------|---------------------|------|-----|------|--|
| \/          | Output valtage                         |           | Legacy chip         | 1.25 | 32  | V    |  |
| Vo          | Output voltage                         |           | New chip            | 1.25 | 37  | V    |  |
| \/ \/       | land to output voltage differen        | tial      | Legacy chip         | 2.5  | 32  | V    |  |
| $V_I - V_O$ | Input-to-output voltage differen       | New chip  |                     | 2.5  | 37  | V    |  |
| Io          | Output current                         |           |                     | 2.5  | 100 | mA   |  |
|             |                                        | LM317LC   | Legacy chip         | 0    | 125 |      |  |
| $T_J$       | Operating virtual-junction temperature | LIVISTALC | New chip            | -40  | 125 | °C   |  |
|             | tomportuna.                            | LM317LI   | Legacy and new chip | -40  | 125 |      |  |

#### 5.4 Thermal Information

|                       |                                              |                               |             |                               | LM317L      | -                             |             |                               |      |
|-----------------------|----------------------------------------------|-------------------------------|-------------|-------------------------------|-------------|-------------------------------|-------------|-------------------------------|------|
| THERMAL METRIC(1)     |                                              | 1<br>8 P                      |             | _                             | .P<br>PINS  | _                             | K<br>INS    | PW<br>8 PINS                  | UNIT |
|                       |                                              | Legacy<br>Chip <sup>(2)</sup> | New<br>Chip | Legacy<br>Chip <sup>(2)</sup> | New<br>Chip | Legacy<br>Chip <sup>(2)</sup> | New<br>Chip | Legacy<br>Chip <sup>(2)</sup> |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 97.1                          | 96.5        | 139.5                         | 156.7       | 51.5                          | 44          | 149.4                         |      |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    |                               | 48.6        |                               | 80.6        |                               | 86.9        |                               |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         |                               | 34.8        |                               |             |                               | 8.5         |                               |      |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   |                               | 5.9         |                               | 24.7        |                               | 4.5         |                               | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter |                               | 34.2        |                               | 135.8       |                               | 8.5         |                               |      |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance |                               |             |                               |             |                               | 6.9         |                               |      |

- (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.
- Legacy chip only R<sub>θJA</sub> values reported.

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated



#### 5.5 Electrical Characteristics

Unless otherwise noted, specifications over recommended operating virtual-junction temperature range,  $V_1 - V_0 = 5V$  and  $I_0 = 40$ mA,  $P \le rated$  dissipation, measured with a  $0.1\mu F$  capacitor across the input and a  $1\mu F$  capacitor across the output.

| PARAMETER                                | Т                                               | EST CONDITION                                                         | S <sup>(1)</sup>    | MIN | TYP  | MAX  | UNIT |
|------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------|---------------------|-----|------|------|------|
|                                          |                                                 | T <sub>J</sub> = 25°C                                                 | Legacy and new chip |     | 0.01 | 0.02 |      |
| Line regulation                          | $V_I - V_O = 5V \text{ to } 35V$                | I <sub>O</sub> = 2.5mA to<br>100mA                                    | Legacy and new chip |     | 0.02 | 0.05 | %/V  |
|                                          | V <sub>O</sub> = 10V, f = 120Hz                 | •                                                                     | Legacy and new chip |     | 65   |      |      |
| Ripple rejection                         | , , ,                                           | V <sub>O</sub> = 10V, 10μF capacitor between<br>ADJUSTMENT and ground |                     | 66  | 80   |      | dB   |
|                                          | $V_1 - V_0 = 5V \text{ to } 35V, T_J =$         | V <sub>O</sub> ≤ 5V                                                   | Legacy and new chip |     | 25   |      | mV   |
| Output voltage regulation                | 25°C,<br>I <sub>O</sub> = 2.5mA to 100mA        | V <sub>O</sub> ≥ 5V                                                   | Legacy and new chip |     | 5    |      | mV/V |
| o anpar voltago i ogalation              | $V_1 - V_0 = 5V \text{ to } 35V,$               | V <sub>O</sub> ≤ 5V                                                   | Legacy and new chip |     | 50   |      | mV   |
|                                          | $I_0 = 2.5 \text{mA} \text{ to } 100 \text{mA}$ | V <sub>O</sub> ≥ 5V                                                   | Legacy and new chip |     | 10   |      | mV/V |
| Output voltage change with temperature   | T <sub>J</sub> = 0°C to 125°C                   |                                                                       | Legacy and new chip |     | 10   |      | mV/V |
| Output voltage long-term drift           | After 1000 hours at $T_J = 12$<br>$V_O = 35V$   | 25°C and V <sub>I</sub> –                                             | Legacy and new chip |     | 3    | 10   | mV/V |
| Output noise voltage                     | $f = 10Hz \text{ to } 10kHz, T_J = 25$          | 5°C                                                                   | Legacy and new chip |     | 30   |      | μV/V |
| Minimum output current to                | V <sub>I</sub> – V <sub>O</sub> = 35V           |                                                                       | Legacy chip         |     | 1.5  | 2.5  | mA   |
| maintain regulation                      | V  - V <sub>0</sub> - 33V                       |                                                                       | New chip            |     | 3.5  | 5    | ША   |
|                                          | $3V \le V_I - V_O \le 13V$                      |                                                                       | Legacy and new chip | 100 | 200  |      |      |
| Peak output current                      | V V - 25V                                       |                                                                       | Legacy chip         | 100 | 200  |      | mA   |
|                                          | $V_I - V_O = 35V$                               |                                                                       | New chip            | 25  | 50   | 150  |      |
| ADJUSTMENT current                       |                                                 |                                                                       | Legacy and new chip |     | 50   | 100  | μA   |
| Change in ADJUSTMENT current             | $V_I - V_O = 5V$ , $I_O = 40 \text{ mA}$        |                                                                       | Loggey and new chir |     | 0.2  | 5    | μΑ   |
| Reference voltage (output to ADJUSTMENT) | $V_I - V_O = 5V$ , $I_O = 40 \text{ mA}$        |                                                                       | Legacy and new chip | 1.2 | 1.25 | 1.3  | V    |

<sup>(1)</sup> For all tests unless otherwise noted, power dissipation ≤ 1.4W in PK, D, and PW packages and ≤ 0.625W for LP package. Pulse-testing techniques must be used that maintain the junction temperature as close to the ambient temperature as possible.



#### **5.6 Typical Characteristics**

Unless otherwise noted, specifications over recommended operating virtual-junction temperature range,  $V_I - V_O = 5V$  and  $I_O = 40$ mA,  $P \le rated$  dissipation.



Figure 5-1. Change in Adjustment Current Over Temperature (Legacy Chip)



Figure 5-2. Change in Adjustment Current Over Temperature (New Chip)

#### **6 Detailed Description**

#### 6.1 Overview

The LM317L is a 100mA linear regulator with high voltage tolerance up to 37V. The device has a feedback voltage that is relative to the output instead of ground. This ungrounded design allows the LM317L device to have superior line and load regulation. This design also allows the LM317L device to be used as a current source or current sink using a single resistor. Any output voltage from 1.25V to 32V can be obtained by using two resistors. The bias current of the device, up to 2.5mA, flows to the output; this current must be used by the load or the feedback resistors. The power dissipation is the product of pass transistor voltage and current, which is calculated as shown in Equation 1.

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
 (1)

The application heat sink must be able to absorb the power calculated in Equation 1.

In addition to higher performance than fixed regulators, this regulator offers full overload protection, available only in integrated circuits. Included on the chip are current-limiting and thermal-overload protection. All overload-protection circuitry remains fully functional even when ADJUSTMENT is disconnected. Normally, no capacitors are needed unless the device is situated far from the input filter capacitors, in which case an input bypass is needed. An optional output capacitor can be added to improve transient response. ADJUSTMENT can be bypassed to achieve very high ripple rejection, which is difficult to achieve with standard three-terminal regulators.

In addition to replacing fixed regulators, the LM317L regulator is useful in a wide variety of other applications. Because the regulator is floating and observes only the input-to-output differential voltage, supplies of several hundred volts can be regulated as long as the maximum input-to-output differential is not exceeded. The primary application is that of a programmable output regulator, but by connecting a fixed resistor between ADJUSTMENT and OUTPUT, this device can be used as a precision current regulator. Supplies with electronic shutdown can be achieved by clamping ADJUSTMENT to ground, programming the output to 1.25V, where most loads draw little current.

The LM317LC is characterized for operation over the virtual junction temperature range of 0°C to 125°C. The LM317LI is characterized for operation over the virtual junction temperature range of –40°C to 125°C.

#### 6.2 Functional Block Diagram





#### **6.3 Feature Description**

#### 6.3.1 NPN Darlington Output Drive

The NPN Darlington output topology provides naturally low output impedance and an output capacitor is optional. To support maximum current and lowest temperature, a 2.5V headroom is recommended  $(V_I - V_O)$ .

#### 6.3.2 Overload Block

Overcurrent and overtemperature shutdown protects the device against overload or damage from operating in excessive heat.

#### 6.3.3 Programmable Feedback

An op amp with a 1.25V offset input at the ADJUST pin provides easy output voltage or current (not both) programming. For current regulation applications, use a single resistor whose resistance value is  $1.25V / I_{OUT}$  and power rating is greater than  $(1.25V)^2 / R$ . For voltage regulation applications, two resistors set the output voltage. See the *Typical Application* section for a schematic and the resistor formula.

#### **6.4 Device Functional Modes**

#### 6.4.1 Normal operation

The device OUTPUT pin sources current necessary to make the OUTPUT pin 1.25V greater than the ADJUST terminal to provide output regulation.

#### 6.4.2 Operation With Low Input Voltage

The device requires up to a 2.5V headroom  $(V_1 - V_0)$  to operate in regulation. With less headroom, the device can drop out and the OUTPUT voltage is the INPUT voltage minus the dropout voltage.

#### 6.4.3 Operation at Light Loads

The device passes the bias current to the OUTPUT pin. The load or feedback must consume this minimum current for regulation or the output can be too high.

#### 6.4.4 Operation In Self Protection

When an overload occurs, the device shuts down the Darlington NPN output stage or reduces the output current to prevent device damage. The device automatically restarts when the over current is removed. The output can be reduced or cycle thermal shutdown on and off until the overload is removed.

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

## 7 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 7.1 Application Information

The two output resistors are the only components required to adjust V<sub>OUT</sub>.

#### 7.2 Typical Application



Figure 7-1. Typical Application Schematic

#### 7.2.1 Design Requirements

- 1. Use an input bypass capacitor if the regulator is far from the filter capacitors.
- 2. For this design example, use the parameters listed in Table 7-1.
- 3. Using an output capacitor improves transient response, but is optional.

**Table 7-1. Design Parameters** 

| DESIGN PARAMETER    | EXAMPLE VALUE                                         |
|---------------------|-------------------------------------------------------|
| Input voltage range | (Output voltage + 2.5V) to 32V                        |
| Output voltage      | $V_{REF} \times (1 + R_2 / R_1) + I_{ADJ} \times R_2$ |

#### 7.2.2 Detailed Design Procedure

#### 7.2.2.1 Input Capacitor

An input capacitor is not required, but is recommended, particularly if the regulator is not in close proximity to the power-supply filter capacitors. A  $0.1\mu F$  ceramic or  $1\mu F$  tantalum provides sufficient bypassing for most applications, especially when adjustment and output capacitors are used.

#### 7.2.2.2 Output Capacitor

An output capacitor improves transient response, but is not needed for stability.

#### 7.2.2.3 Feedback Resistors

The feedback resistor sets the output voltage using Equation 2.

$$V_{REF} \times (1 + R_2 / R_1) + I_{ADJ} \times R_2$$
 (2)

#### 7.2.2.4 Adjustment Terminal Capacitor

The optional adjustment pin capacitor improves ripple rejection by preventing the amplification of the ripple. When this capacitor is used and  $V_{OUT} > 6V$ , a protection diode from adjust to output is recommended.

#### 7.2.2.5 Design Options and Parameters

Common linear regulator designs are concerned with the following parameters:

- · Input voltage range
- · Input capacitor range
- Output voltage
- · Output current rating
- Output capacitor range
- · Input short protection
- Stability
- · Ripple rejection

#### 7.2.2.6 Output Voltage

V<sub>O</sub> is calculated as shown in Equation 3.

$$V_{OUT} = V_{REF} \times \left(1 + \frac{R_2}{R_1}\right) + \left(I_{ADJ} \times R_2\right)$$
(3)

Because  $I_{ADJ}$  typically is  $50\mu A$ , this parameter is negligible in most applications.

#### 7.2.2.7 Ripple Rejection

 $C_{ADJ}$  is used to improve ripple rejection. This capacitor prevents amplification of the ripple when the output voltage is adjusted higher. If  $C_{ADJ}$  is used, include protection diodes to prevent ADJ from reverse-biasing when VOUT collapses quickly.

#### 7.2.2.8 Input Short Protection

If the input is shorted to ground during a fault condition, protection diodes provide measures to prevent the possibility of external capacitors discharging through low-impedance paths in the device. By providing low-impedance discharge paths for  $C_3$  and  $C_2$ , respectively, a protection diode across the input to the output and a protection diode across ADJ to the output prevent the capacitors from discharging into the output of the regulator.

#### 7.2.3 Application Curve



Figure 7-2. Adjustment Voltage Relative to Output Over Temperature (Legacy Chip)

Submit Document Feedback

#### 7.3 System Examples

#### 7.3.1 Regulator Circuit With Improved Ripple Rejection

C2 helps stabilize the voltage at the adjustment pin, which helps reject noise. Diode D1 exists to discharge C2 in case the output is shorted to ground.



Figure 7-3. Regulator Circuit With Improved Ripple Rejection

#### 7.3.2 0V to 30V Regulator Circuit

In the 0V to 30V regulator circuit application, the output voltage is determined by Equation 4.



Figure 7-4. 0V to 30V Regulator Circuit

#### 7.3.3 Precision Current-Limiter Circuit

This application limits the output current to the I<sub>LIMIT</sub> shown in Figure 7-5.



Figure 7-5. Precision Current-Limiter Circuit



#### 7.3.4 Tracking Preregulator Circuit

The tracking preregulator circuit application keeps a constant voltage across the second LM317L in the circuit.



Figure 7-6. Tracking Preregulator Circuit

#### 7.3.5 Slow-Turn On 15V Regulator Circuit

The capacitor C1, in combination with the PNP transistor, helps the circuit to slowly start supplying voltage. In the beginning, the capacitor is not charged. Therefore, output voltage starts at 1.9V, as determined by Equation 5. As the capacitor voltage rises, V<sub>OUT</sub> rises at the same rate. When the output voltage reaches the value determined by R1 and R2, the PNP is turned off.



Figure 7-7. Slow-Turn On of the 15V Regulator Circuit

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

#### 7.3.6 50mA Constant-Current, Battery-Charger Circuit

The current-limit operation mode can be used to trickle charge a battery at a fixed current as determined by Equation 6.  $V_I$  must be greater than  $V_{BAT}$  + 3.75 $V_I$ .

$$I_{CHG} = 1.25V \div 24\Omega \tag{6}$$

 $(1.25V [V_{REF}] + 2.5V [headroom])$  (7)



Figure 7-8. 50mA Constant-Current, Battery-Charger Circuit

#### 7.3.7 Current-Limited 6V Charger

As the charge current increases, the voltage at the bottom resistor increases until the NPN starts sinking current from the adjustment pin. The voltage at the adjustment pin drops, and consequently the output voltage decreases until the NPN stops conducting.



Figure 7-9. Current-Limited 6V Charger

#### 7.3.8 High-Current Adjustable Regulator

This application allows higher currents at  $V_{OUT}$  than the LM317L can provide, while still keeping the output voltage at levels determined by the adjustment-pin resistor divider of the LM317L.



Figure 7-10. High-Current Adjustable Regulator

#### 7.4 Power Supply Recommendations

The LM317L is designed to operate from an input voltage supply range between 2.5V to 32V greater than the output voltage. If the device is more than six inches from the input filter capacitors, an input bypass capacitor, 0.1µF or greater, of any type is needed for stability.

#### 7.5 Layout

#### 7.5.1 Layout Guidelines

- · Bypass the input pin to ground with a bypass capacitor.
- The optimum placement is closest to the V<sub>IN</sub> of the device and the GND of the system. Care must be taken
  to minimize the loop area formed by the bypass capacitor connection, the INPUT pin, and the GND pin of the
  system.
- For operation at a full-rated load, use wide trace lengths to eliminate IR drop and heat dissipation.

#### 7.5.2 Layout Example



Figure 7-11. Layout Diagram

#### 7.6 Estimating Junction Temperature

The JEDEC standard now recommends the use of psi  $(\Psi)$  thermal metrics to estimate the junction temperatures of the linear regulator when in circuit on a typical PCB board application. These metrics are not thermal resistance parameters and instead offer a practical and relative way to estimate junction temperature. These psi metrics are determined to be significantly independent of the copper area available for heat-spreading. The Section 5.4 table lists the primary thermal metrics, which are the junction-to-top characterization parameter  $(\psi_{JT})$  and junction-to-board characterization parameter  $(\psi_{JB})$ . These parameters provide two methods for calculating the junction temperature  $(T_J)$ , as described in the following equations. Use the junction-to-top characterization parameter  $(\psi_{JT})$  with the temperature at the center-top of device package  $(T_T)$  to calculate the junction temperature. Use the junction-to-board characterization parameter  $(\psi_{JB})$  with the PCB surface temperature 1mm from the device package  $(T_B)$  to calculate the junction temperature.

$$T_I = T_T + \Psi_{IT} \times P_D \tag{8}$$

$$T_{J} = T_{T} + \psi_{JT} \times P_{D} \tag{9}$$

where:

- P<sub>D</sub> is the dissipated power
- T<sub>T</sub> is the temperature at the center-top of the device package

$$T_I = T_B + \Psi_{IB} \times P_D \tag{10}$$



#### where:

 T<sub>B</sub> is the PCB surface temperature measured 1mm from the device package and centered on the package edge

For detailed information on the thermal metrics and how to use them, see the *Semiconductor and IC Package Thermal Metrics* application note.

#### 8 Device and Documentation Support

#### 8.1 Device Support

#### 8.1.1 Device Nomenclature

#### **Device Nomenclature**

| PRODUCT <sup>(1)</sup> | V <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LM317L <b>xyyyz</b>    | <ul> <li>x is the operating temperature range designator.</li> <li>yyy is the package designator.</li> <li>z is the package quantity designator.</li> <li>Devices ship with either the legacy chip (CSO: SHE) or the new chip (CSO: TID). The reel packaging label provides CSO information to distinguish which chip is used. Device performance for new and legacy chips is denoted throughout the data sheet.</li> </ul> |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

#### 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### 



#### Changes from Revision D (October 2011) to Revision E (October 2014)

Page

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

www.ti.com

30-Jun-2025

#### **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| LM317LCD              | Active     | Production    | SOIC (D)   8    | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 125     | L317LC           |
| LM317LCD.A            | Active     | Production    | SOIC (D)   8    | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 125     | L317LC           |
| LM317LCDR             | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-1-260C-UNLIM         | 0 to 125     | L317LC           |
| LM317LCDR.A           | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 125     | L317LC           |
| LM317LCDR.B           | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 125     | L317LC           |
| LM317LCDRG4           | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 125     | L317LC           |
| LM317LCDRG4.A         | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 125     | L317LC           |
| LM317LCLP             | Active     | Production    | TO-92 (LP)   3  | 1000   BULK           | Yes             | SN                            | N/A for Pkg Type           | 0 to 125     | L317LC           |
| LM317LCLP.A           | Active     | Production    | TO-92 (LP)   3  | 1000   BULK           | Yes             | SN                            | N/A for Pkg Type           | 0 to 125     | L317LC           |
| LM317LCLPR            | Active     | Production    | TO-92 (LP)   3  | 2000   LARGE T&R      | Yes             | SN                            | N/A for Pkg Type           | 0 to 125     | L317LC           |
| LM317LCLPR.A          | Active     | Production    | TO-92 (LP)   3  | 2000   LARGE T&R      | Yes             | SN                            | N/A for Pkg Type           | 0 to 125     | L317LC           |
| LM317LCLPRE3          | Active     | Production    | TO-92 (LP)   3  | 2000   LARGE T&R      | Yes             | SN                            | N/A for Pkg Type           | 0 to 125     | L317LC           |
| LM317LCPK             | Active     | Production    | SOT-89 (PK)   3 | 1000   LARGE T&R      | Yes             | SN                            | Level-2-260C-1 YEAR        | 0 to 125     | LA               |
| LM317LCPK.A           | Active     | Production    | SOT-89 (PK)   3 | 1000   LARGE T&R      | Yes             | SN                            | Level-2-260C-1 YEAR        | 0 to 125     | LA               |
| LM317LCPK.B           | Active     | Production    | SOT-89 (PK)   3 | 1000   LARGE T&R      | Yes             | SN                            | Level-2-260C-1 YEAR        | 0 to 125     | LA               |
| LM317LCPKG3           | Active     | Production    | SOT-89 (PK)   3 | 1000   LARGE T&R      | Yes             | SN                            | Level-2-260C-1 YEAR        | 0 to 125     | LA               |
| LM317LCPW             | Active     | Production    | TSSOP (PW)   8  | 150   TUBE            | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 125     | L317LC           |
| LM317LCPW.A           | Active     | Production    | TSSOP (PW)   8  | 150   TUBE            | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 125     | L317LC           |
| LM317LCPWE4           | Active     | Production    | TSSOP (PW)   8  | 150   TUBE            | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 125     | L317LC           |
| LM317LCPWR            | Active     | Production    | TSSOP (PW)   8  | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 125     | L317LC           |
| LM317LCPWR.A          | Active     | Production    | TSSOP (PW)   8  | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 125     | L317LC           |
| LM317LCPWRG4          | Active     | Production    | TSSOP (PW)   8  | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 125     | L317LC           |
| LM317LID              | Active     | Production    | SOIC (D)   8    | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | L317LI           |
| LM317LID.A            | Active     | Production    | SOIC (D)   8    | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | L317LI           |
| LM317LIDR             | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | L317LI           |
| LM317LIDR.A           | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | L317LI           |
| LM317LIDR.B           | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | L317LI           |
| LM317LIDRG4           | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | L317LI           |
| LM317LIDRG4.A         | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | L317LI           |



-40 to 125

-40 to 125

Level-1-260C-UNLIM

Level-1-260C-UNLIM

30-Jun-2025

L317LI

L317LI



LM317LIPWR

LM317LIPWR.A

www.ti.com

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | (5)                        |              | (6)          |
| LM317LIDRG4.B         | Active | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM         | -40 to 125   | L317LI       |
| LM317LILP             | Active | Production    | TO-92 (LP)   3  | 1000   BULK           | Yes  | SN            | N/A for Pkg Type           | -40 to 125   | L317LI       |
| LM317LILP.A           | Active | Production    | TO-92 (LP)   3  | 1000   BULK           | Yes  | SN            | N/A for Pkg Type           | -40 to 125   | L317LI       |
| LM317LILPR            | Active | Production    | TO-92 (LP)   3  | 2000   LARGE T&R      | Yes  | SN            | N/A for Pkg Type           | -40 to 125   | L317LI       |
| LM317LILPR.A          | Active | Production    | TO-92 (LP)   3  | 2000   LARGE T&R      | Yes  | SN            | N/A for Pkg Type           | -40 to 125   | L317LI       |
| LM317LIPK             | Active | Production    | SOT-89 (PK)   3 | 1000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR        | -40 to 125   | LB           |
| LM317LIPK.A           | Active | Production    | SOT-89 (PK)   3 | 1000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR        | -40 to 125   | LB           |
| LM317LIPK.B           | Active | Production    | SOT-89 (PK)   3 | 1000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR        | -40 to 125   | LB           |
| LM317LIPKG3           | Active | Production    | SOT-89 (PK)   3 | 1000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR        | -40 to 125   | LB           |
| LM317LIPW             | Active | Production    | TSSOP (PW)   8  | 150   TUBE            | Yes  | NIPDAU        | Level-1-260C-UNLIM         | -40 to 125   | L317LI       |
| LM317LIPW.A           | Active | Production    | TSSOP (PW)   8  | 150   TUBE            | Yes  | NIPDAU        | Level-1-260C-UNLIM         | -40 to 125   | L317LI       |

Active

Active

Yes

Yes

**NIPDAU** 

**NIPDAU** 

2000 | LARGE T&R

2000 | LARGE T&R

Production

Production

TSSOP (PW) | 8

TSSOP (PW) | 8

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# PACKAGE OPTION ADDENDUM

www.ti.com 30-Jun-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com 24-Jul-2025

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity A0

| _  | <u> </u>                                                  |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM317LCDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LM317LCDRG4 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LM317LCPK   | SOT-89          | PK                 | 3 | 1000 | 180.0                    | 12.4                     | 4.91       | 4.52       | 1.9        | 8.0        | 12.0      | Q3               |
| LM317LCPWR  | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |
| LM317LIDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LM317LIDRG4 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LM317LIPK   | SOT-89          | PK                 | 3 | 1000 | 180.0                    | 12.4                     | 4.91       | 4.52       | 1.9        | 8.0        | 12.0      | Q3               |
| LM317LIPWR  | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 24-Jul-2025



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM317LCDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| LM317LCDRG4 | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| LM317LCPK   | SOT-89       | PK              | 3    | 1000 | 340.0       | 340.0      | 38.0        |
| LM317LCPWR  | TSSOP        | PW              | 8    | 2000 | 353.0       | 353.0      | 32.0        |
| LM317LIDR   | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| LM317LIDRG4 | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| LM317LIPK   | SOT-89       | PK              | 3    | 1000 | 340.0       | 340.0      | 38.0        |
| LM317LIPWR  | TSSOP        | PW              | 8    | 2000 | 353.0       | 353.0      | 32.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

#### **TUBE**



\*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LM317LCD    | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| LM317LCD.A  | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| LM317LCPW   | PW           | TSSOP        | 8    | 150 | 530    | 10.2   | 3600   | 3.5    |
| LM317LCPW.A | PW           | TSSOP        | 8    | 150 | 530    | 10.2   | 3600   | 3.5    |
| LM317LCPWE4 | PW           | TSSOP        | 8    | 150 | 530    | 10.2   | 3600   | 3.5    |
| LM317LID    | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| LM317LID.A  | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| LM317LIPW   | PW           | TSSOP        | 8    | 150 | 530    | 10.2   | 3600   | 3.5    |
| LM317LIPW.A | PW           | TSSOP        | 8    | 150 | 530    | 10.2   | 3600   | 3.5    |

# PK (R-PSSO-F3)

# PLASTIC SINGLE-IN-LINE PACKAGE



NOTES:

All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- This drawing is subject to change without notice.
- The center lead is in electrical contact with the tab.
- Body dimensions do not include mold flash or protrusion. Mold flash and protrusion not to exceed 0.15 per side.
- Thermal pad contour optional within these dimensions.
- Falls within JEDEC T0-243 variation AA, except minimum lead length, pin 2 minimum lead width, minimum tab width.



# PK (R-PDSO-G3)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



TO-92 - 5.34 mm max height

TO-92



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. Lead dimensions are not controlled within this area. 4. Reference JEDEC TO-226, variation AA.
- 5. Shipping method:

  - a. Straight lead option available in bulk pack only.
     b. Formed lead option available in tape and reel or ammo pack.
  - c. Specific products can be offered in limited combinations of shipping medium and lead options.
  - d. Consult product folder for more information on available options.



TO-92





TO-92







SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated